pcie-designware.c 22.2 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24 25
#include <linux/types.h>

26
#include "pcie-designware.h"
27 28 29 30

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
31 32
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
33
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)
34
#define PORT_LINK_MODE_8_LANES		(0xf << 16)
35 36 37 38

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1ff << 8)
39 40 41
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
42
#define PORT_LOGIC_LINK_WIDTH_8_LANES	(0x8 << 8)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

72 73
static struct hw_pci dw_pci;

74
static unsigned long global_io_offset;
75 76 77

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
78 79
	BUG_ON(!sys->private_data);

80 81 82
	return sys->private_data;
}

83
int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
84 85 86 87 88 89 90 91 92 93 94 95 96
{
	*val = readl(addr);

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 3))) & 0xffff;
	else if (size != 4)
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

97
int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
98 99 100 101 102 103 104 105 106 107 108 109 110
{
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
		writew(val, addr + (where & 2));
	else if (size == 1)
		writeb(val, addr + (where & 3));
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

111
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
112
{
113
	if (pp->ops->readl_rc)
114
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
115
	else
116
		*val = readl(pp->dbi_base + reg);
117 118
}

119
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
120
{
121
	if (pp->ops->writel_rc)
122
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
123
	else
124
		writel(val, pp->dbi_base + reg);
125 126
}

127 128
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
129 130 131
{
	int ret;

132 133 134
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
135 136
		ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
				size, val);
137

138 139 140
	return ret;
}

141 142
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
143 144 145
{
	int ret;

146 147 148
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
149 150
		ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
				size, val);
151

152 153 154
	return ret;
}

J
Jingoo Han 已提交
155 156
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
157 158 159 160
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
J
Jingoo Han 已提交
161 162 163
};

/* MSI int handler */
164
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
165 166
{
	unsigned long val;
167
	int i, pos, irq;
168
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
169 170 171 172 173

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
174
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
175 176
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
177 178
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
179 180 181
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
182
				generic_handle_irq(irq);
J
Jingoo Han 已提交
183 184 185 186
				pos++;
			}
		}
	}
187 188

	return ret;
J
Jingoo Han 已提交
189 190 191 192 193 194 195 196 197 198 199 200
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
			virt_to_phys((void *)pp->msi_data));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
}

201 202 203 204 205 206 207 208 209 210 211
static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val &= ~(1 << bit);
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

212
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
213
			    unsigned int nvec, unsigned int pos)
214
{
215
	unsigned int i;
216

217
	for (i = 0; i < nvec; i++) {
218
		irq_set_msi_desc_off(irq_base, i, NULL);
219
		/* Disable corresponding interrupt on MSI controller */
220 221 222 223
		if (pp->ops->msi_clear_irq)
			pp->ops->msi_clear_irq(pp, pos + i);
		else
			dw_pcie_msi_clear_irq(pp, pos + i);
224
	}
225 226

	bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
227 228
}

229 230 231 232 233 234 235 236 237 238 239
static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val |= 1 << bit;
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

J
Jingoo Han 已提交
240 241
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
242
	int irq, pos0, i;
J
Jingoo Han 已提交
243 244
	struct pcie_port *pp = sys_to_pcie(desc->dev->bus->sysdata);

245 246 247 248
	pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
				       order_base_2(no_irqs));
	if (pos0 < 0)
		goto no_valid_irq;
J
Jingoo Han 已提交
249

250 251
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
252 253
		goto no_valid_irq;

254 255 256 257 258 259 260
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

261
	for (i = 0; i < no_irqs; i++) {
262 263 264 265
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
266
		/*Enable corresponding interrupt in MSI interrupt controller */
267 268 269 270
		if (pp->ops->msi_set_irq)
			pp->ops->msi_set_irq(pp, pos0 + i);
		else
			dw_pcie_msi_set_irq(pp, pos0 + i);
J
Jingoo Han 已提交
271 272 273 274 275 276 277 278 279 280
	}

	*pos = pos0;
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

281
static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
J
Jingoo Han 已提交
282 283
			struct msi_desc *desc)
{
284
	int irq, pos;
J
Jingoo Han 已提交
285 286 287
	struct msi_msg msg;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

L
Lucas Stach 已提交
288 289 290
	if (desc->msi_attrib.is_msix)
		return -EINVAL;

291
	irq = assign_irq(1, desc, &pos);
J
Jingoo Han 已提交
292 293 294
	if (irq < 0)
		return irq;

295 296
	if (pp->ops->get_msi_addr)
		msg.address_lo = pp->ops->get_msi_addr(pp);
297 298
	else
		msg.address_lo = virt_to_phys((void *)pp->msi_data);
J
Jingoo Han 已提交
299
	msg.address_hi = 0x0;
300 301 302 303 304 305

	if (pp->ops->get_msi_data)
		msg.data = pp->ops->get_msi_data(pp, pos);
	else
		msg.data = pos;

306
	pci_write_msi_msg(irq, &msg);
J
Jingoo Han 已提交
307 308 309 310

	return 0;
}

311
static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
J
Jingoo Han 已提交
312
{
313 314 315 316 317
	struct irq_data *data = irq_get_irq_data(irq);
	struct msi_desc *msi = irq_data_get_msi(data);
	struct pcie_port *pp = sys_to_pcie(msi->dev->bus->sysdata);

	clear_irq_range(pp, irq, 1, data->hwirq);
J
Jingoo Han 已提交
318 319
}

320
static struct msi_controller dw_pcie_msi_chip = {
J
Jingoo Han 已提交
321 322 323 324
	.setup_irq = dw_msi_setup_irq,
	.teardown_irq = dw_msi_teardown_irq,
};

325 326 327 328 329 330 331 332
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

J
Jingoo Han 已提交
333 334 335 336 337 338 339 340 341 342 343 344 345 346
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);
	set_irq_flags(irq, IRQF_VALID);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

347
int dw_pcie_host_init(struct pcie_port *pp)
348 349
{
	struct device_node *np = pp->dev->of_node;
350
	struct platform_device *pdev = to_platform_device(pp->dev);
351 352
	struct of_pci_range range;
	struct of_pci_range_parser parser;
353
	struct resource *cfg_res;
354 355
	u32 val, na, ns;
	const __be32 *addrp;
356
	int i, index, ret;
357 358 359 360 361 362

	/* Find the address cell size and the number of cells in order to get
	 * the untranslated address.
	 */
	of_property_read_u32(np, "#address-cells", &na);
	ns = of_n_size_cells(np);
J
Jingoo Han 已提交
363

364 365
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
366 367
		pp->cfg0_size = resource_size(cfg_res)/2;
		pp->cfg1_size = resource_size(cfg_res)/2;
368
		pp->cfg0_base = cfg_res->start;
369
		pp->cfg1_base = cfg_res->start + pp->cfg0_size;
370 371 372

		/* Find the untranslated configuration space address */
		index = of_property_match_string(np, "reg-names", "config");
373
		addrp = of_get_address(np, index, NULL, NULL);
374
		pp->cfg0_mod_base = of_read_number(addrp, ns);
375
		pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
376 377 378 379
	} else {
		dev_err(pp->dev, "missing *config* reg space\n");
	}

380 381 382 383 384 385 386 387
	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
388

389 390 391 392 393 394 395 396 397
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
398
					   + global_io_offset - 1);
399 400
			pp->io_size = resource_size(&pp->io);
			pp->io_bus_addr = range.pci_addr;
401
			pp->io_base = range.cpu_addr;
402 403 404 405

			/* Find the untranslated IO space address */
			pp->io_mod_base = of_read_number(parser.range -
							 parser.np + na, ns);
406 407 408 409
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
410 411
			pp->mem_size = resource_size(&pp->mem);
			pp->mem_bus_addr = range.pci_addr;
412 413 414 415

			/* Find the untranslated MEM space address */
			pp->mem_mod_base = of_read_number(parser.range -
							  parser.np + na, ns);
416 417 418
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
419 420
			pp->cfg0_size = resource_size(&pp->cfg)/2;
			pp->cfg1_size = resource_size(&pp->cfg)/2;
421
			pp->cfg0_base = pp->cfg.start;
422
			pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
423 424 425 426 427

			/* Find the untranslated configuration space address */
			pp->cfg0_mod_base = of_read_number(parser.range -
							   parser.np + na, ns);
			pp->cfg1_mod_base = pp->cfg0_mod_base +
428
					    pp->cfg0_size;
429 430 431
		}
	}

432 433 434 435 436 437 438 439 440 441
	ret = of_pci_parse_bus_range(np, &pp->busn);
	if (ret < 0) {
		pp->busn.name = np->name;
		pp->busn.start = 0;
		pp->busn.end = 0xff;
		pp->busn.flags = IORESOURCE_BUS;
		dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
			ret, &pp->busn);
	}

442 443 444 445 446 447 448 449 450 451 452 453
	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->mem_base = pp->mem.start;

	if (!pp->va_cfg0_base) {
454
		pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
455
						pp->cfg0_size);
456 457 458 459
		if (!pp->va_cfg0_base) {
			dev_err(pp->dev, "error with ioremap in function\n");
			return -ENOMEM;
		}
460
	}
461

462
	if (!pp->va_cfg1_base) {
463
		pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
464
						pp->cfg1_size);
465 466 467 468
		if (!pp->va_cfg1_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
469 470 471 472 473 474 475
	}

	if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
		dev_err(pp->dev, "Failed to parse the number of lanes\n");
		return -EINVAL;
	}

J
Jingoo Han 已提交
476
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
477 478 479 480 481 482 483 484
		if (!pp->ops->msi_host_init) {
			pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
						MAX_MSI_IRQS, &msi_domain_ops,
						&dw_pcie_msi_chip);
			if (!pp->irq_domain) {
				dev_err(pp->dev, "irq domain init failed\n");
				return -ENXIO;
			}
J
Jingoo Han 已提交
485

486 487 488 489 490 491 492
			for (i = 0; i < MAX_MSI_IRQS; i++)
				irq_create_mapping(pp->irq_domain, i);
		} else {
			ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
			if (ret < 0)
				return ret;
		}
J
Jingoo Han 已提交
493 494
	}

495 496 497 498 499 500 501 502 503 504 505 506
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

507 508 509 510 511
#ifdef CONFIG_PCI_MSI
	dw_pcie_msi_chip.dev = pp->dev;
	dw_pci.msi_ctrl = &dw_pcie_msi_chip;
#endif

512 513 514
	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

515
	pci_common_init_dev(pp->dev, &dw_pci);
516 517 518 519 520

	return 0;
}

static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
521 522
{
	/* Program viewport 0 : OUTBOUND : CFG0 */
523 524
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
525 526
	dw_pcie_writel_rc(pp, pp->cfg0_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg0_mod_base >> 32), PCIE_ATU_UPPER_BASE);
527
	dw_pcie_writel_rc(pp, pp->cfg0_mod_base + pp->cfg0_size - 1,
528 529 530 531 532
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
533 534
}

535
static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
536 537
{
	/* Program viewport 1 : OUTBOUND : CFG1 */
538 539 540
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, PCIE_ATU_CR1);
541 542
	dw_pcie_writel_rc(pp, pp->cfg1_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg1_mod_base >> 32), PCIE_ATU_UPPER_BASE);
543
	dw_pcie_writel_rc(pp, pp->cfg1_mod_base + pp->cfg1_size - 1,
544 545 546
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
547
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
548 549
}

550
static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
551 552
{
	/* Program viewport 0 : OUTBOUND : MEM */
553 554 555
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
556 557
	dw_pcie_writel_rc(pp, pp->mem_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->mem_mod_base >> 32), PCIE_ATU_UPPER_BASE);
558
	dw_pcie_writel_rc(pp, pp->mem_mod_base + pp->mem_size - 1,
559
			  PCIE_ATU_LIMIT);
560 561
	dw_pcie_writel_rc(pp, pp->mem_bus_addr, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, upper_32_bits(pp->mem_bus_addr),
562
			  PCIE_ATU_UPPER_TARGET);
563
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
564 565
}

566
static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
567 568
{
	/* Program viewport 1 : OUTBOUND : IO */
569 570 571
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, PCIE_ATU_CR1);
572 573
	dw_pcie_writel_rc(pp, pp->io_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->io_mod_base >> 32), PCIE_ATU_UPPER_BASE);
574
	dw_pcie_writel_rc(pp, pp->io_mod_base + pp->io_size - 1,
575
			  PCIE_ATU_LIMIT);
576 577
	dw_pcie_writel_rc(pp, pp->io_bus_addr, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, upper_32_bits(pp->io_bus_addr),
578
			  PCIE_ATU_UPPER_TARGET);
579
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
580 581
}

582
static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
583 584 585 586 587 588 589 590 591 592
		u32 devfn, int where, int size, u32 *val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
593
		dw_pcie_prog_viewport_cfg0(pp, busdev);
594 595
		ret = dw_pcie_cfg_read(pp->va_cfg0_base + address, where, size,
				val);
596
		dw_pcie_prog_viewport_mem_outbound(pp);
597
	} else {
598
		dw_pcie_prog_viewport_cfg1(pp, busdev);
599 600
		ret = dw_pcie_cfg_read(pp->va_cfg1_base + address, where, size,
				val);
601
		dw_pcie_prog_viewport_io_outbound(pp);
602 603 604 605 606
	}

	return ret;
}

607
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
608 609 610 611 612 613 614 615 616 617
		u32 devfn, int where, int size, u32 val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
618
		dw_pcie_prog_viewport_cfg0(pp, busdev);
619 620
		ret = dw_pcie_cfg_write(pp->va_cfg0_base + address, where, size,
				val);
621
		dw_pcie_prog_viewport_mem_outbound(pp);
622
	} else {
623
		dw_pcie_prog_viewport_cfg1(pp, busdev);
624 625
		ret = dw_pcie_cfg_write(pp->va_cfg1_base + address, where, size,
				val);
626
		dw_pcie_prog_viewport_io_outbound(pp);
627 628 629 630 631
	}

	return ret;
}

632
static int dw_pcie_valid_config(struct pcie_port *pp,
633 634 635 636
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
637
		if (!dw_pcie_link_up(pp))
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

655
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
656 657 658 659 660
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

661
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
662 663 664 665 666
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	if (bus->number != pp->root_bus_nr)
667 668 669 670 671
		if (pp->ops->rd_other_conf)
			ret = pp->ops->rd_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_rd_other_conf(pp, bus, devfn,
672 673
						where, size, val);
	else
674
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
675 676 677 678

	return ret;
}

679
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
680 681 682 683 684
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

685
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
686 687 688
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (bus->number != pp->root_bus_nr)
689 690 691 692 693
		if (pp->ops->wr_other_conf)
			ret = pp->ops->wr_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_wr_other_conf(pp, bus, devfn,
694 695
						where, size, val);
	else
696
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
697 698 699 700

	return ret;
}

701 702 703
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
704 705
};

706
static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
707 708 709 710 711
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

712 713
	if (global_io_offset < SZ_1M && pp->io_size > 0) {
		sys->io_offset = global_io_offset - pp->io_bus_addr;
714
		pci_ioremap_io(global_io_offset, pp->io_base);
715 716 717 718 719
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

720
	sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
721
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
722
	pci_add_resource(&sys->resources, &pp->busn);
723 724 725 726

	return 1;
}

727
static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
728 729 730 731
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

732 733 734 735 736 737 738
	pp->root_bus_nr = sys->busnr;
	bus = pci_create_root_bus(pp->dev, sys->busnr,
				  &dw_pcie_ops, sys, &sys->resources);
	if (!bus)
		return NULL;

	pci_scan_child_bus(bus);
739

740 741 742
	if (bus && pp->ops->scan_bus)
		pp->ops->scan_bus(pp);

743 744 745
	return bus;
}

746
static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
747 748
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
749
	int irq;
750

751 752 753
	irq = of_irq_parse_and_map_pci(dev, slot, pin);
	if (!irq)
		irq = pp->irq;
754

755
	return irq;
756 757
}

758 759 760 761
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
762 763
};

764
void dw_pcie_setup_rc(struct pcie_port *pp)
765 766 767 768 769
{
	u32 val;
	u32 membase;
	u32 memlimit;

770
	/* set the number of lanes */
771
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
772
	val &= ~PORT_LINK_MODE_MASK;
773 774 775 776 777 778 779 780 781 782
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
783 784 785
	case 8:
		val |= PORT_LINK_MODE_8_LANES;
		break;
786
	}
787
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
788 789

	/* set link width speed control register */
790
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
791
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
792 793 794 795 796 797 798 799 800 801
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
802 803 804
	case 8:
		val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
		break;
805
	}
806
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
807 808

	/* setup RC BARs */
809
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
810
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
811 812

	/* setup interrupt pins */
813
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
814 815
	val &= 0xffff00ff;
	val |= 0x00000100;
816
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
817 818

	/* setup bus numbers */
819
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
820 821
	val &= 0xff000000;
	val |= 0x00010100;
822
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
823 824 825

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
826
	memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
827
	val = memlimit | membase;
828
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
829 830

	/* setup command register */
831
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
832 833 834
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
835
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
836 837 838
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
839
MODULE_DESCRIPTION("Designware PCIe host controller driver");
840
MODULE_LICENSE("GPL v2");