pcie-designware.c 21.4 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19 20 21 22 23
#include <linux/of_address.h>
#include <linux/pci.h>
#include <linux/pci_regs.h>
#include <linux/types.h>

24
#include "pcie-designware.h"
25 26 27 28

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
29 30
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
31 32 33 34 35
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1ff << 8)
36 37 38
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

68 69
static struct hw_pci dw_pci;

70
static unsigned long global_io_offset;
71 72 73 74 75 76

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
	return sys->private_data;
}

77
int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
78 79 80 81 82 83 84 85 86 87 88 89 90
{
	*val = readl(addr);

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 3))) & 0xffff;
	else if (size != 4)
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

91
int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
92 93 94 95 96 97 98 99 100 101 102 103 104
{
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
		writew(val, addr + (where & 2));
	else if (size == 1)
		writeb(val, addr + (where & 3));
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

105
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
106
{
107
	if (pp->ops->readl_rc)
108
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
109
	else
110
		*val = readl(pp->dbi_base + reg);
111 112
}

113
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
114
{
115
	if (pp->ops->writel_rc)
116
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
117
	else
118
		writel(val, pp->dbi_base + reg);
119 120
}

121 122
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
123 124 125
{
	int ret;

126 127 128
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
129 130
		ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
				size, val);
131

132 133 134
	return ret;
}

135 136
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
137 138 139
{
	int ret;

140 141 142
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
143 144
		ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
				size, val);
145

146 147 148
	return ret;
}

J
Jingoo Han 已提交
149 150 151 152 153 154 155 156 157 158 159 160
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
	.irq_enable = unmask_msi_irq,
	.irq_disable = mask_msi_irq,
	.irq_mask = mask_msi_irq,
	.irq_unmask = unmask_msi_irq,
};

/* MSI int handler */
void dw_handle_msi_irq(struct pcie_port *pp)
{
	unsigned long val;
161
	int i, pos, irq;
J
Jingoo Han 已提交
162 163 164 165 166 167 168

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
169 170
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
171 172 173
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
174
				generic_handle_irq(irq);
J
Jingoo Han 已提交
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
				pos++;
			}
		}
	}
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
			virt_to_phys((void *)pp->msi_data));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
}

static int find_valid_pos0(struct pcie_port *pp, int msgvec, int pos, int *pos0)
{
	int flag = 1;

	do {
		pos = find_next_zero_bit(pp->msi_irq_in_use,
				MAX_MSI_IRQS, pos);
		/*if you have reached to the end then get out from here.*/
		if (pos == MAX_MSI_IRQS)
			return -ENOSPC;
		/*
		 * Check if this position is at correct offset.nvec is always a
203
		 * power of two. pos0 must be nvec bit aligned.
J
Jingoo Han 已提交
204 205 206 207 208 209 210 211 212 213 214
		 */
		if (pos % msgvec)
			pos += msgvec - (pos % msgvec);
		else
			flag = 0;
	} while (flag);

	*pos0 = pos;
	return 0;
}

215
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
216
			    unsigned int nvec, unsigned int pos)
217 218 219
{
	unsigned int i, res, bit, val;

220
	for (i = 0; i < nvec; i++) {
221 222
		irq_set_msi_desc_off(irq_base, i, NULL);
		clear_bit(pos + i, pp->msi_irq_in_use);
223
		/* Disable corresponding interrupt on MSI controller */
224 225 226 227 228 229 230 231
		res = ((pos + i) / 32) * 12;
		bit = (pos + i) % 32;
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
		val &= ~(1 << bit);
		dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
	}
}

J
Jingoo Han 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
	int res, bit, irq, pos0, pos1, i;
	u32 val;
	struct pcie_port *pp = sys_to_pcie(desc->dev->bus->sysdata);

	if (!pp) {
		BUG();
		return -EINVAL;
	}

	pos0 = find_first_zero_bit(pp->msi_irq_in_use,
			MAX_MSI_IRQS);
	if (pos0 % no_irqs) {
		if (find_valid_pos0(pp, no_irqs, pos0, &pos0))
			goto no_valid_irq;
	}
	if (no_irqs > 1) {
		pos1 = find_next_bit(pp->msi_irq_in_use,
				MAX_MSI_IRQS, pos0);
		/* there must be nvec number of consecutive free bits */
		while ((pos1 - pos0) < no_irqs) {
			if (find_valid_pos0(pp, no_irqs, pos1, &pos0))
				goto no_valid_irq;
			pos1 = find_next_bit(pp->msi_irq_in_use,
					MAX_MSI_IRQS, pos0);
		}
	}

261 262
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
263 264
		goto no_valid_irq;

265 266 267 268 269 270 271
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

272
	for (i = 0; i < no_irqs; i++) {
273 274 275 276
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
		set_bit(pos0 + i, pp->msi_irq_in_use);
		/*Enable corresponding interrupt in MSI interrupt controller */
		res = ((pos0 + i) / 32) * 12;
		bit = (pos0 + i) % 32;
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
		val |= 1 << bit;
		dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
	}

	*pos = pos0;
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

static void clear_irq(unsigned int irq)
{
296
	unsigned int pos, nvec;
J
Jingoo Han 已提交
297 298
	struct msi_desc *msi;
	struct pcie_port *pp;
299
	struct irq_data *data = irq_get_irq_data(irq);
J
Jingoo Han 已提交
300 301

	/* get the port structure */
302
	msi = irq_data_get_msi(data);
J
Jingoo Han 已提交
303 304 305 306 307 308
	pp = sys_to_pcie(msi->dev->bus->sysdata);
	if (!pp) {
		BUG();
		return;
	}

309
	/* undo what was done in assign_irq */
310
	pos = data->hwirq;
311
	nvec = 1 << msi->msi_attrib.multiple;
J
Jingoo Han 已提交
312

313
	clear_irq_range(pp, irq, nvec, pos);
J
Jingoo Han 已提交
314

315 316 317
	/* all irqs cleared; reset attributes */
	msi->irq = 0;
	msi->msi_attrib.multiple = 0;
J
Jingoo Han 已提交
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
}

static int dw_msi_setup_irq(struct msi_chip *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos, msgvec;
	u16 msg_ctr;
	struct msi_msg msg;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	if (!pp) {
		BUG();
		return -EINVAL;
	}

	pci_read_config_word(pdev, desc->msi_attrib.pos+PCI_MSI_FLAGS,
				&msg_ctr);
	msgvec = (msg_ctr&PCI_MSI_FLAGS_QSIZE) >> 4;
	if (msgvec == 0)
		msgvec = (msg_ctr & PCI_MSI_FLAGS_QMASK) >> 1;
	if (msgvec > 5)
		msgvec = 0;

	irq = assign_irq((1 << msgvec), desc, &pos);
	if (irq < 0)
		return irq;

345 346 347 348
	/*
	 * write_msi_msg() will update PCI_MSI_FLAGS so there is
	 * no need to explicitly call pci_write_config_word().
	 */
J
Jingoo Han 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	desc->msi_attrib.multiple = msgvec;

	msg.address_lo = virt_to_phys((void *)pp->msi_data);
	msg.address_hi = 0x0;
	msg.data = pos;
	write_msi_msg(irq, &msg);

	return 0;
}

static void dw_msi_teardown_irq(struct msi_chip *chip, unsigned int irq)
{
	clear_irq(irq);
}

static struct msi_chip dw_pcie_msi_chip = {
	.setup_irq = dw_msi_setup_irq,
	.teardown_irq = dw_msi_teardown_irq,
};

369 370 371 372 373 374 375 376
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

J
Jingoo Han 已提交
377 378 379 380 381 382 383 384 385 386 387 388 389 390
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);
	set_irq_flags(irq, IRQF_VALID);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

391 392 393 394 395 396
int __init dw_pcie_host_init(struct pcie_port *pp)
{
	struct device_node *np = pp->dev->of_node;
	struct of_pci_range range;
	struct of_pci_range_parser parser;
	u32 val;
397
	int i;
J
Jingoo Han 已提交
398

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
					   + global_io_offset);
			pp->config.io_size = resource_size(&pp->io);
			pp->config.io_bus_addr = range.pci_addr;
419
			pp->io_base = range.cpu_addr;
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
			pp->config.mem_size = resource_size(&pp->mem);
			pp->config.mem_bus_addr = range.pci_addr;
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
			pp->config.cfg0_size = resource_size(&pp->cfg)/2;
			pp->config.cfg1_size = resource_size(&pp->cfg)/2;
		}
	}

	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->cfg0_base = pp->cfg.start;
	pp->cfg1_base = pp->cfg.start + pp->config.cfg0_size;
	pp->mem_base = pp->mem.start;

	pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
					pp->config.cfg0_size);
	if (!pp->va_cfg0_base) {
		dev_err(pp->dev, "error with ioremap in function\n");
		return -ENOMEM;
	}
	pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
					pp->config.cfg1_size);
	if (!pp->va_cfg1_base) {
		dev_err(pp->dev, "error with ioremap\n");
		return -ENOMEM;
	}

	if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
		dev_err(pp->dev, "Failed to parse the number of lanes\n");
		return -EINVAL;
	}

J
Jingoo Han 已提交
465
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
466
		pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
J
Jingoo Han 已提交
467 468
					MAX_MSI_IRQS, &msi_domain_ops,
					&dw_pcie_msi_chip);
469
		if (!pp->irq_domain) {
J
Jingoo Han 已提交
470 471 472 473
			dev_err(pp->dev, "irq domain init failed\n");
			return -ENXIO;
		}

474 475
		for (i = 0; i < MAX_MSI_IRQS; i++)
			irq_create_mapping(pp->irq_domain, i);
J
Jingoo Han 已提交
476 477
	}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

	pci_common_init(&dw_pci);
	pci_assign_unassigned_resources();
#ifdef CONFIG_PCI_DOMAINS
	dw_pci.domain++;
#endif

	return 0;
}

static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
503 504
{
	/* Program viewport 0 : OUTBOUND : CFG0 */
505 506 507 508
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, pp->cfg0_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg0_base >> 32), PCIE_ATU_UPPER_BASE);
509
	dw_pcie_writel_rc(pp, pp->cfg0_base + pp->config.cfg0_size - 1,
510 511 512 513 514
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
515 516
}

517
static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
518 519
{
	/* Program viewport 1 : OUTBOUND : CFG1 */
520 521 522 523 524 525
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
	dw_pcie_writel_rc(pp, pp->cfg1_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg1_base >> 32), PCIE_ATU_UPPER_BASE);
526
	dw_pcie_writel_rc(pp, pp->cfg1_base + pp->config.cfg1_size - 1,
527 528 529
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
530 531
}

532
static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
533 534
{
	/* Program viewport 0 : OUTBOUND : MEM */
535 536 537 538 539 540
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
	dw_pcie_writel_rc(pp, pp->mem_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->mem_base >> 32), PCIE_ATU_UPPER_BASE);
541
	dw_pcie_writel_rc(pp, pp->mem_base + pp->config.mem_size - 1,
542 543
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, pp->config.mem_bus_addr, PCIE_ATU_LOWER_TARGET);
544
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.mem_bus_addr),
545
			  PCIE_ATU_UPPER_TARGET);
546 547
}

548
static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
549 550
{
	/* Program viewport 1 : OUTBOUND : IO */
551 552 553 554 555 556
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
	dw_pcie_writel_rc(pp, pp->io_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->io_base >> 32), PCIE_ATU_UPPER_BASE);
557
	dw_pcie_writel_rc(pp, pp->io_base + pp->config.io_size - 1,
558 559
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, pp->config.io_bus_addr, PCIE_ATU_LOWER_TARGET);
560
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.io_bus_addr),
561
			  PCIE_ATU_UPPER_TARGET);
562 563
}

564
static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
565 566 567 568 569 570 571 572 573 574
		u32 devfn, int where, int size, u32 *val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
575
		dw_pcie_prog_viewport_cfg0(pp, busdev);
576 577
		ret = dw_pcie_cfg_read(pp->va_cfg0_base + address, where, size,
				val);
578
		dw_pcie_prog_viewport_mem_outbound(pp);
579
	} else {
580
		dw_pcie_prog_viewport_cfg1(pp, busdev);
581 582
		ret = dw_pcie_cfg_read(pp->va_cfg1_base + address, where, size,
				val);
583
		dw_pcie_prog_viewport_io_outbound(pp);
584 585 586 587 588
	}

	return ret;
}

589
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
590 591 592 593 594 595 596 597 598 599
		u32 devfn, int where, int size, u32 val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
600
		dw_pcie_prog_viewport_cfg0(pp, busdev);
601 602
		ret = dw_pcie_cfg_write(pp->va_cfg0_base + address, where, size,
				val);
603
		dw_pcie_prog_viewport_mem_outbound(pp);
604
	} else {
605
		dw_pcie_prog_viewport_cfg1(pp, busdev);
606 607
		ret = dw_pcie_cfg_write(pp->va_cfg1_base + address, where, size,
				val);
608
		dw_pcie_prog_viewport_io_outbound(pp);
609 610 611 612 613
	}

	return ret;
}

614
static int dw_pcie_valid_config(struct pcie_port *pp,
615 616 617 618
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
619
		if (!dw_pcie_link_up(pp))
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

637
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
638 639 640 641 642 643 644 645 646 647 648
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	unsigned long flags;
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

649
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
650 651 652 653 654 655
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	spin_lock_irqsave(&pp->conf_lock, flags);
	if (bus->number != pp->root_bus_nr)
656
		ret = dw_pcie_rd_other_conf(pp, bus, devfn,
657 658
						where, size, val);
	else
659
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
660 661 662 663 664
	spin_unlock_irqrestore(&pp->conf_lock, flags);

	return ret;
}

665
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
666 667 668 669 670 671 672 673 674 675 676
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	unsigned long flags;
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

677
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
678 679 680 681
		return PCIBIOS_DEVICE_NOT_FOUND;

	spin_lock_irqsave(&pp->conf_lock, flags);
	if (bus->number != pp->root_bus_nr)
682
		ret = dw_pcie_wr_other_conf(pp, bus, devfn,
683 684
						where, size, val);
	else
685
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
686 687 688 689 690
	spin_unlock_irqrestore(&pp->conf_lock, flags);

	return ret;
}

691 692 693
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
694 695
};

696
static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
697 698 699 700 701 702 703 704 705 706
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

	if (!pp)
		return 0;

	if (global_io_offset < SZ_1M && pp->config.io_size > 0) {
		sys->io_offset = global_io_offset - pp->config.io_bus_addr;
707
		pci_ioremap_io(global_io_offset, pp->io_base);
708 709 710 711 712 713 714 715 716 717 718
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

	sys->mem_offset = pp->mem.start - pp->config.mem_bus_addr;
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);

	return 1;
}

719
static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
720 721 722 723 724 725
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

	if (pp) {
		pp->root_bus_nr = sys->busnr;
726
		bus = pci_scan_root_bus(NULL, sys->busnr, &dw_pcie_ops,
727 728 729 730 731 732 733 734 735
					sys, &sys->resources);
	} else {
		bus = NULL;
		BUG();
	}

	return bus;
}

736
static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
737 738 739 740 741 742
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);

	return pp->irq;
}

J
Jingoo Han 已提交
743 744 745 746 747 748 749 750 751 752
static void dw_pcie_add_bus(struct pci_bus *bus)
{
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		struct pcie_port *pp = sys_to_pcie(bus->sysdata);

		dw_pcie_msi_chip.dev = pp->dev;
		bus->msi = &dw_pcie_msi_chip;
	}
}

753 754 755 756
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
J
Jingoo Han 已提交
757
	.add_bus	= dw_pcie_add_bus,
758 759
};

760
void dw_pcie_setup_rc(struct pcie_port *pp)
761 762 763 764 765 766 767
{
	struct pcie_port_info *config = &pp->config;
	u32 val;
	u32 membase;
	u32 memlimit;

	/* set the number of lines as 4 */
768
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
769
	val &= ~PORT_LINK_MODE_MASK;
770 771 772 773 774 775 776 777 778 779 780
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
	}
781
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
782 783

	/* set link width speed control register */
784
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
785
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
786 787 788 789 790 791 792 793 794 795 796
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
	}
797
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
798 799

	/* setup RC BARs */
800
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
801
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
802 803

	/* setup interrupt pins */
804
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
805 806
	val &= 0xffff00ff;
	val |= 0x00000100;
807
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
808 809

	/* setup bus numbers */
810
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
811 812
	val &= 0xff000000;
	val |= 0x00010100;
813
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
814 815 816 817 818

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
	memlimit = (config->mem_size + (u32)pp->mem_base) & 0xfff00000;
	val = memlimit | membase;
819
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
820 821

	/* setup command register */
822
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
823 824 825
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
826
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
827 828 829
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
830
MODULE_DESCRIPTION("Designware PCIe host controller driver");
831
MODULE_LICENSE("GPL v2");