pcie-designware.c 21.7 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24 25
#include <linux/types.h>

26
#include "pcie-designware.h"
27 28 29 30

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
31 32
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
33
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)
34
#define PORT_LINK_MODE_8_LANES		(0xf << 16)
35 36 37

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
38
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1f << 8)
39 40 41
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
42
#define PORT_LOGIC_LINK_WIDTH_8_LANES	(0x8 << 8)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

72 73
static struct hw_pci dw_pci;

74
static unsigned long global_io_offset;
75 76 77

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
78 79
	BUG_ON(!sys->private_data);

80 81 82
	return sys->private_data;
}

83
int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
84
{
85 86 87 88 89
	if ((uintptr_t)addr & (size - 1)) {
		*val = 0;
		return PCIBIOS_BAD_REGISTER_NUMBER;
	}

90 91
	if (size == 4)
		*val = readl(addr);
92
	else if (size == 2)
93
		*val = readw(addr);
94
	else if (size == 1)
95
		*val = readb(addr);
96 97
	else {
		*val = 0;
98
		return PCIBIOS_BAD_REGISTER_NUMBER;
99
	}
100 101 102 103

	return PCIBIOS_SUCCESSFUL;
}

104
int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
105
{
106 107 108
	if ((uintptr_t)addr & (size - 1))
		return PCIBIOS_BAD_REGISTER_NUMBER;

109 110 111
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
112
		writew(val, addr);
113
	else if (size == 1)
114
		writeb(val, addr);
115 116 117 118 119 120
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

121
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
122
{
123
	if (pp->ops->readl_rc)
124
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
125
	else
126
		*val = readl(pp->dbi_base + reg);
127 128
}

129
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
130
{
131
	if (pp->ops->writel_rc)
132
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
133
	else
134
		writel(val, pp->dbi_base + reg);
135 136
}

137 138
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
139 140 141
{
	int ret;

142 143 144
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
145
		ret = dw_pcie_cfg_read(pp->dbi_base + where, size, val);
146

147 148 149
	return ret;
}

150 151
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
152 153 154
{
	int ret;

155 156 157
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
158
		ret = dw_pcie_cfg_write(pp->dbi_base + where, size, val);
159

160 161 162
	return ret;
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
		int type, u64 cpu_addr, u64 pci_addr, u32 size)
{
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
}

J
Jingoo Han 已提交
178 179
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
180 181 182 183
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
J
Jingoo Han 已提交
184 185 186
};

/* MSI int handler */
187
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
188 189
{
	unsigned long val;
190
	int i, pos, irq;
191
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
192 193 194 195 196

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
197
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
198 199
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
200 201
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
202 203 204
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
205
				generic_handle_irq(irq);
J
Jingoo Han 已提交
206 207 208 209
				pos++;
			}
		}
	}
210 211

	return ret;
J
Jingoo Han 已提交
212 213 214 215
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
216 217
	u64 msi_target;

J
Jingoo Han 已提交
218
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
219
	msi_target = virt_to_phys((void *)pp->msi_data);
J
Jingoo Han 已提交
220 221 222

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
223 224 225
			    (u32)(msi_target & 0xffffffff));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
			    (u32)(msi_target >> 32 & 0xffffffff));
J
Jingoo Han 已提交
226 227
}

228 229 230 231 232 233 234 235 236 237 238
static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val &= ~(1 << bit);
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

239
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
240
			    unsigned int nvec, unsigned int pos)
241
{
242
	unsigned int i;
243

244
	for (i = 0; i < nvec; i++) {
245
		irq_set_msi_desc_off(irq_base, i, NULL);
246
		/* Disable corresponding interrupt on MSI controller */
247 248 249 250
		if (pp->ops->msi_clear_irq)
			pp->ops->msi_clear_irq(pp, pos + i);
		else
			dw_pcie_msi_clear_irq(pp, pos + i);
251
	}
252 253

	bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
254 255
}

256 257 258 259 260 261 262 263 264 265 266
static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val |= 1 << bit;
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

J
Jingoo Han 已提交
267 268
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
269
	int irq, pos0, i;
270
	struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(desc));
J
Jingoo Han 已提交
271

272 273 274 275
	pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
				       order_base_2(no_irqs));
	if (pos0 < 0)
		goto no_valid_irq;
J
Jingoo Han 已提交
276

277 278
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
279 280
		goto no_valid_irq;

281 282 283 284 285 286 287
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

288
	for (i = 0; i < no_irqs; i++) {
289 290 291 292
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
293
		/*Enable corresponding interrupt in MSI interrupt controller */
294 295 296 297
		if (pp->ops->msi_set_irq)
			pp->ops->msi_set_irq(pp, pos0 + i);
		else
			dw_pcie_msi_set_irq(pp, pos0 + i);
J
Jingoo Han 已提交
298 299 300
	}

	*pos = pos0;
301 302 303
	desc->nvec_used = no_irqs;
	desc->msi_attrib.multiple = order_base_2(no_irqs);

J
Jingoo Han 已提交
304 305 306 307 308 309 310
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

311
static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
J
Jingoo Han 已提交
312 313
{
	struct msi_msg msg;
314
	u64 msi_target;
J
Jingoo Han 已提交
315

316
	if (pp->ops->get_msi_addr)
317
		msi_target = pp->ops->get_msi_addr(pp);
318
	else
319 320 321 322
		msi_target = virt_to_phys((void *)pp->msi_data);

	msg.address_lo = (u32)(msi_target & 0xffffffff);
	msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
323 324 325 326 327 328

	if (pp->ops->get_msi_data)
		msg.data = pp->ops->get_msi_data(pp, pos);
	else
		msg.data = pos;

329
	pci_write_msi_msg(irq, &msg);
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
}

static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	if (desc->msi_attrib.is_msix)
		return -EINVAL;

	irq = assign_irq(1, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);
J
Jingoo Han 已提交
346 347 348 349

	return 0;
}

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
			     int nvec, int type)
{
#ifdef CONFIG_PCI_MSI
	int irq, pos;
	struct msi_desc *desc;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	/* MSI-X interrupts are not supported */
	if (type == PCI_CAP_ID_MSIX)
		return -EINVAL;

	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);

	irq = assign_irq(nvec, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);

	return 0;
#else
	return -EINVAL;
#endif
}

377
static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
J
Jingoo Han 已提交
378
{
379
	struct irq_data *data = irq_get_irq_data(irq);
380
	struct msi_desc *msi = irq_data_get_msi_desc(data);
381
	struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
382 383

	clear_irq_range(pp, irq, 1, data->hwirq);
J
Jingoo Han 已提交
384 385
}

386
static struct msi_controller dw_pcie_msi_chip = {
J
Jingoo Han 已提交
387
	.setup_irq = dw_msi_setup_irq,
388
	.setup_irqs = dw_msi_setup_irqs,
J
Jingoo Han 已提交
389 390 391
	.teardown_irq = dw_msi_teardown_irq,
};

392 393 394 395 396 397 398 399
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

J
Jingoo Han 已提交
400 401 402 403 404 405 406 407 408 409 410 411 412
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

413
int dw_pcie_host_init(struct pcie_port *pp)
414 415
{
	struct device_node *np = pp->dev->of_node;
416
	struct platform_device *pdev = to_platform_device(pp->dev);
417 418
	struct of_pci_range range;
	struct of_pci_range_parser parser;
419
	struct resource *cfg_res;
420
	u32 val, ns;
421
	const __be32 *addrp;
422
	int i, index, ret;
423 424

	ns = of_n_size_cells(np);
J
Jingoo Han 已提交
425

426 427
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
428 429
		pp->cfg0_size = resource_size(cfg_res)/2;
		pp->cfg1_size = resource_size(cfg_res)/2;
430
		pp->cfg0_base = cfg_res->start;
431
		pp->cfg1_base = cfg_res->start + pp->cfg0_size;
432 433 434

		/* Find the untranslated configuration space address */
		index = of_property_match_string(np, "reg-names", "config");
435
		addrp = of_get_address(np, index, NULL, NULL);
436
		pp->cfg0_mod_base = of_read_number(addrp, ns);
437
		pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
438
	} else if (!pp->va_cfg0_base) {
439 440 441
		dev_err(pp->dev, "missing *config* reg space\n");
	}

442 443 444 445 446 447 448 449
	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
450

451 452 453 454 455 456 457 458 459
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
460
					   + global_io_offset - 1);
461 462
			pp->io_size = resource_size(&pp->io);
			pp->io_bus_addr = range.pci_addr;
463
			pp->io_base = range.cpu_addr;
464 465

			/* Find the untranslated IO space address */
466
			pp->io_mod_base = range.cpu_addr;
467 468 469 470
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
471 472
			pp->mem_size = resource_size(&pp->mem);
			pp->mem_bus_addr = range.pci_addr;
473 474

			/* Find the untranslated MEM space address */
475
			pp->mem_mod_base = range.cpu_addr;
476 477 478
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
479 480
			pp->cfg0_size = resource_size(&pp->cfg)/2;
			pp->cfg1_size = resource_size(&pp->cfg)/2;
481
			pp->cfg0_base = pp->cfg.start;
482
			pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
483 484

			/* Find the untranslated configuration space address */
485
			pp->cfg0_mod_base = range.cpu_addr;
486
			pp->cfg1_mod_base = pp->cfg0_mod_base +
487
					    pp->cfg0_size;
488 489 490
		}
	}

491 492 493 494 495 496 497 498 499 500
	ret = of_pci_parse_bus_range(np, &pp->busn);
	if (ret < 0) {
		pp->busn.name = np->name;
		pp->busn.start = 0;
		pp->busn.end = 0xff;
		pp->busn.flags = IORESOURCE_BUS;
		dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
			ret, &pp->busn);
	}

501 502 503 504 505 506 507 508 509 510 511 512
	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->mem_base = pp->mem.start;

	if (!pp->va_cfg0_base) {
513
		pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
514
						pp->cfg0_size);
515 516 517 518
		if (!pp->va_cfg0_base) {
			dev_err(pp->dev, "error with ioremap in function\n");
			return -ENOMEM;
		}
519
	}
520

521
	if (!pp->va_cfg1_base) {
522
		pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
523
						pp->cfg1_size);
524 525 526 527
		if (!pp->va_cfg1_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
528 529
	}

530 531 532
	ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
	if (ret)
		pp->lanes = 0;
533

J
Jingoo Han 已提交
534
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
535 536 537 538 539 540 541 542
		if (!pp->ops->msi_host_init) {
			pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
						MAX_MSI_IRQS, &msi_domain_ops,
						&dw_pcie_msi_chip);
			if (!pp->irq_domain) {
				dev_err(pp->dev, "irq domain init failed\n");
				return -ENXIO;
			}
J
Jingoo Han 已提交
543

544 545 546 547 548 549 550
			for (i = 0; i < MAX_MSI_IRQS; i++)
				irq_create_mapping(pp->irq_domain, i);
		} else {
			ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
			if (ret < 0)
				return ret;
		}
J
Jingoo Han 已提交
551 552
	}

553 554 555
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

556 557 558 559 560
	if (!pp->ops->rd_other_conf)
		dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
					  PCIE_ATU_TYPE_MEM, pp->mem_mod_base,
					  pp->mem_bus_addr, pp->mem_size);

561 562 563 564 565 566 567 568 569
	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

570 571 572 573
#ifdef CONFIG_PCI_MSI
	dw_pcie_msi_chip.dev = pp->dev;
#endif

574 575 576
	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

577
	pci_common_init_dev(pp->dev, &dw_pci);
578 579 580 581 582

	return 0;
}

static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
583 584
		u32 devfn, int where, int size, u32 *val)
{
585
	int ret, type;
586
	u32 busdev, cfg_size;
587 588
	u64 cpu_addr;
	void __iomem *va_cfg_base;
589 590 591 592 593

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));

	if (bus->parent->number == pp->root_bus_nr) {
594 595 596 597
		type = PCIE_ATU_TYPE_CFG0;
		cpu_addr = pp->cfg0_mod_base;
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
598
	} else {
599 600 601 602
		type = PCIE_ATU_TYPE_CFG1;
		cpu_addr = pp->cfg1_mod_base;
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
603 604
	}

605 606 607
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
608
	ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
609 610 611 612
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  PCIE_ATU_TYPE_IO, pp->io_mod_base,
				  pp->io_bus_addr, pp->io_size);

613 614 615
	return ret;
}

616
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
617 618
		u32 devfn, int where, int size, u32 val)
{
619
	int ret, type;
620
	u32 busdev, cfg_size;
621 622
	u64 cpu_addr;
	void __iomem *va_cfg_base;
623 624 625 626 627

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));

	if (bus->parent->number == pp->root_bus_nr) {
628 629 630 631
		type = PCIE_ATU_TYPE_CFG0;
		cpu_addr = pp->cfg0_mod_base;
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
632
	} else {
633 634 635 636
		type = PCIE_ATU_TYPE_CFG1;
		cpu_addr = pp->cfg1_mod_base;
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
637 638
	}

639 640 641
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
642
	ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
643 644 645 646
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  PCIE_ATU_TYPE_IO, pp->io_mod_base,
				  pp->io_bus_addr, pp->io_size);

647 648 649
	return ret;
}

650
static int dw_pcie_valid_config(struct pcie_port *pp,
651 652 653 654
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
655
		if (!dw_pcie_link_up(pp))
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

673
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
674 675 676 677 678
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

679
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
680 681 682 683 684
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	if (bus->number != pp->root_bus_nr)
685 686 687 688 689
		if (pp->ops->rd_other_conf)
			ret = pp->ops->rd_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_rd_other_conf(pp, bus, devfn,
690 691
						where, size, val);
	else
692
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
693 694 695 696

	return ret;
}

697
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
698 699 700 701 702
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

703
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
704 705 706
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (bus->number != pp->root_bus_nr)
707 708 709 710 711
		if (pp->ops->wr_other_conf)
			ret = pp->ops->wr_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_wr_other_conf(pp, bus, devfn,
712 713
						where, size, val);
	else
714
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
715 716 717 718

	return ret;
}

719 720 721
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
722 723
};

724
static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
725 726 727 728 729
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

730 731
	if (global_io_offset < SZ_1M && pp->io_size > 0) {
		sys->io_offset = global_io_offset - pp->io_bus_addr;
732
		pci_ioremap_io(global_io_offset, pp->io_base);
733 734 735 736 737
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

738
	sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
739
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
740
	pci_add_resource(&sys->resources, &pp->busn);
741 742 743 744

	return 1;
}

745
static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
746 747 748 749
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

750
	pp->root_bus_nr = sys->busnr;
751 752 753 754 755 756 757 758 759

	if (IS_ENABLED(CONFIG_PCI_MSI))
		bus = pci_scan_root_bus_msi(pp->dev, sys->busnr, &dw_pcie_ops,
					    sys, &sys->resources,
					    &dw_pcie_msi_chip);
	else
		bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
					sys, &sys->resources);

760 761 762
	if (!bus)
		return NULL;

763 764 765
	if (bus && pp->ops->scan_bus)
		pp->ops->scan_bus(pp);

766 767 768
	return bus;
}

769
static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
770 771
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
772
	int irq;
773

774 775 776
	irq = of_irq_parse_and_map_pci(dev, slot, pin);
	if (!irq)
		irq = pp->irq;
777

778
	return irq;
779 780
}

781 782 783 784
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
785 786
};

787
void dw_pcie_setup_rc(struct pcie_port *pp)
788 789 790 791 792
{
	u32 val;
	u32 membase;
	u32 memlimit;

793
	/* set the number of lanes */
794
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
795
	val &= ~PORT_LINK_MODE_MASK;
796 797 798 799 800 801 802 803 804 805
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
806 807 808
	case 8:
		val |= PORT_LINK_MODE_8_LANES;
		break;
809 810 811
	default:
		dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
		return;
812
	}
813
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
814 815

	/* set link width speed control register */
816
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
817
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
818 819 820 821 822 823 824 825 826 827
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
828 829 830
	case 8:
		val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
		break;
831
	}
832
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
833 834

	/* setup RC BARs */
835
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
836
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
837 838

	/* setup interrupt pins */
839
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
840 841
	val &= 0xffff00ff;
	val |= 0x00000100;
842
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
843 844

	/* setup bus numbers */
845
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
846 847
	val &= 0xff000000;
	val |= 0x00010100;
848
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
849 850 851

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
852
	memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
853
	val = memlimit | membase;
854
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
855 856

	/* setup command register */
857
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
858 859 860
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
861
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
862 863 864
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
865
MODULE_DESCRIPTION("Designware PCIe host controller driver");
866
MODULE_LICENSE("GPL v2");