i915_debugfs.c 53.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <drm/drmP.h>
34
#include "intel_drv.h"
35
#include "intel_ringbuffer.h"
36
#include <drm/i915_drm.h>
37 38 39 40 41 42 43
#include "i915_drv.h"

#define DRM_I915_RING_DEBUG 1


#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
44
enum {
45
	ACTIVE_LIST,
C
Chris Wilson 已提交
46
	INACTIVE_LIST,
47
	PINNED_LIST,
C
Chris Wilson 已提交
48
};
49

50 51 52 53 54 55 56 57 58 59 60 61
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
63 64 65 66 67
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
68 69 70

	return 0;
}
71

72
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
73
{
74
	if (obj->user_pin_count > 0)
75
		return "P";
76
	else if (obj->pin_count > 0)
77 78 79 80 81
		return "p";
	else
		return " ";
}

82
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
83
{
84 85 86 87 88 89
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
90 91
}

92 93 94
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
95
	seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
96 97 98
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
99
		   obj->base.size / 1024,
100 101
		   obj->base.read_domains,
		   obj->base.write_domain,
102 103
		   obj->last_read_seqno,
		   obj->last_write_seqno,
104
		   obj->last_fenced_seqno,
105
		   i915_cache_level_str(obj->cache_level),
106 107 108 109
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
110 111
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
112 113
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
114 115 116
	if (i915_gem_obj_ggtt_bound(obj))
		seq_printf(m, " (gtt offset: %08lx, size: %08x)",
			   i915_gem_obj_ggtt_offset(obj), (unsigned int)i915_gem_obj_ggtt_size(obj));
117 118
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
119 120 121 122 123 124 125 126 127
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
128 129
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
130 131
}

132
static int i915_gem_object_list_info(struct seq_file *m, void *data)
133 134
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
135 136
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
137 138
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
139
	struct drm_i915_gem_object *obj;
140 141
	size_t total_obj_size, total_gtt_size;
	int count, ret;
142 143 144 145

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
146

147 148
	switch (list) {
	case ACTIVE_LIST:
149
		seq_puts(m, "Active:\n");
150
		head = &dev_priv->mm.active_list;
151 152
		break;
	case INACTIVE_LIST:
153
		seq_puts(m, "Inactive:\n");
154 155 156
		head = &dev_priv->mm.inactive_list;
		break;
	default:
157 158
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
159 160
	}

161
	total_obj_size = total_gtt_size = count = 0;
162
	list_for_each_entry(obj, head, mm_list) {
163
		seq_puts(m, "   ");
164
		describe_obj(m, obj);
165
		seq_putc(m, '\n');
166
		total_obj_size += obj->base.size;
167
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
168
		count++;
169
	}
170
	mutex_unlock(&dev->struct_mutex);
171

172 173
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
174 175 176
	return 0;
}

177 178
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
179
		size += i915_gem_obj_ggtt_size(obj); \
180 181
		++count; \
		if (obj->map_and_fenceable) { \
182
			mappable_size += i915_gem_obj_ggtt_size(obj); \
183 184 185
			++mappable_count; \
		} \
	} \
186
} while (0)
187

188 189 190 191 192 193 194 195 196 197 198 199 200
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

201
	if (i915_gem_obj_ggtt_bound(obj)) {
202 203 204 205 206 207 208 209 210 211 212 213
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

214
static int i915_gem_object_info(struct seq_file *m, void *data)
215 216 217 218
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
219 220
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
221
	struct drm_i915_gem_object *obj;
222
	struct drm_file *file;
223 224 225 226 227 228
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

229 230 231 232 233
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
234
	count_objects(&dev_priv->mm.bound_list, global_list);
235 236 237 238 239 240 241 242 243 244 245 246 247
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
	count_objects(&dev_priv->mm.active_list, mm_list);
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
	count_objects(&dev_priv->mm.inactive_list, mm_list);
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

248
	size = count = purgeable_size = purgeable_count = 0;
249
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
250
		size += obj->base.size, ++count;
251 252 253
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
254 255
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

256
	size = count = mappable_size = mappable_count = 0;
257
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258
		if (obj->fault_mappable) {
259
			size += i915_gem_obj_ggtt_size(obj);
260 261 262
			++count;
		}
		if (obj->pin_mappable) {
263
			mappable_size += i915_gem_obj_ggtt_size(obj);
264 265
			++mappable_count;
		}
266 267 268 269
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
270
	}
271 272
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
273 274 275 276 277
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

278
	seq_printf(m, "%zu [%lu] gtt total\n",
279 280
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
281

282
	seq_putc(m, '\n');
283 284 285 286 287 288 289 290 291 292 293 294 295 296
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

297 298 299 300 301
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

302
static int i915_gem_gtt_info(struct seq_file *m, void *data)
303 304 305
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
306
	uintptr_t list = (uintptr_t) node->info_ent->data;
307 308 309 310 311 312 313 314 315 316
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
317
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
318 319 320
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

321
		seq_puts(m, "   ");
322
		describe_obj(m, obj);
323
		seq_putc(m, '\n');
324
		total_obj_size += obj->base.size;
325
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
326 327 328 329 330 331 332 333 334 335 336
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

337 338 339 340 341 342 343 344
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
345 346
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
347 348 349 350 351
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
352
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
353 354
				   pipe, plane);
		} else {
355
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
356
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
357 358
					   pipe, plane);
			} else {
359
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
360 361 362
					   pipe, plane);
			}
			if (work->enable_stall_check)
363
				seq_puts(m, "Stall check enabled, ");
364
			else
365
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
366
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
367 368

			if (work->old_fb_obj) {
369 370
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
371 372
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
373 374
			}
			if (work->pending_flip_obj) {
375 376
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
377 378
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
379 380 381 382 383 384 385 386
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

387 388 389 390 391
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
392
	struct intel_ring_buffer *ring;
393
	struct drm_i915_gem_request *gem_request;
394
	int ret, count, i;
395 396 397 398

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
399

400
	count = 0;
401 402 403 404 405
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
406
		list_for_each_entry(gem_request,
407
				    &ring->request_list,
408 409 410 411 412 413
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
414
	}
415 416
	mutex_unlock(&dev->struct_mutex);

417
	if (count == 0)
418
		seq_puts(m, "No requests\n");
419

420 421 422
	return 0;
}

423 424 425 426
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
427
		seq_printf(m, "Current sequence (%s): %u\n",
428
			   ring->name, ring->get_seqno(ring, false));
429 430 431
	}
}

432 433 434 435 436
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
437
	struct intel_ring_buffer *ring;
438
	int ret, i;
439 440 441 442

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
443

444 445
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
446 447 448

	mutex_unlock(&dev->struct_mutex);

449 450 451 452 453 454 455 456 457
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
458
	struct intel_ring_buffer *ring;
459
	int ret, i, pipe;
460 461 462 463

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
464

J
Jesse Barnes 已提交
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
504 505 506 507 508 509
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
510 511 512 513
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
534 535
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
536
	for_each_ring(ring, dev_priv, i) {
537
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
538 539 540
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
541
		}
542
		i915_ring_seqno_info(m, ring);
543
	}
544 545
	mutex_unlock(&dev->struct_mutex);

546 547 548
	return 0;
}

549 550 551 552 553
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
554 555 556 557 558
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
559 560 561 562

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
563
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
564

C
Chris Wilson 已提交
565 566
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
567
		if (obj == NULL)
568
			seq_puts(m, "unused");
569
		else
570
			describe_obj(m, obj);
571
		seq_putc(m, '\n');
572 573
	}

574
	mutex_unlock(&dev->struct_mutex);
575 576 577
	return 0;
}

578 579 580 581 582
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
583
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
584
	const u32 *hws;
585 586
	int i;

587
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
588
	hws = ring->status_page.page_addr;
589 590 591 592 593 594 595 596 597 598 599
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

600 601 602 603 604 605
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
606
	struct i915_error_state_file_priv *error_priv = filp->private_data;
607
	struct drm_device *dev = error_priv->dev;
608
	int ret;
609 610 611

	DRM_DEBUG_DRIVER("Resetting error state\n");

612 613 614 615
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

633
	i915_error_state_get(dev, error_priv);
634

635 636 637
	file->private_data = error_priv;

	return 0;
638 639 640 641
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
642
	struct i915_error_state_file_priv *error_priv = file->private_data;
643

644
	i915_error_state_put(error_priv);
645 646
	kfree(error_priv);

647 648 649
	return 0;
}

650 651 652 653 654 655 656 657 658 659 660 661
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
662

663
	ret = i915_error_state_to_str(&error_str, error_priv);
664 665 666 667 668 669 670 671 672 673 674 675
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
676
	i915_error_state_buf_release(&error_str);
677
	return ret ?: ret_count;
678 679 680 681 682
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
683
	.read = i915_error_state_read,
684 685 686 687 688
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

689 690
static int
i915_next_seqno_get(void *data, u64 *val)
691
{
692
	struct drm_device *dev = data;
693 694 695 696 697 698 699
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

700
	*val = dev_priv->next_seqno;
701 702
	mutex_unlock(&dev->struct_mutex);

703
	return 0;
704 705
}

706 707 708 709
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
710 711 712 713 714 715
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

716
	ret = i915_gem_set_seqno(dev, val);
717 718
	mutex_unlock(&dev->struct_mutex);

719
	return ret;
720 721
}

722 723
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
724
			"0x%llx\n");
725

726 727 728 729 730
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
731 732 733 734 735 736 737 738 739 740
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
741 742 743 744 745 746 747 748 749 750 751

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
752
	int ret;
753 754 755 756 757 758 759 760 761 762 763

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
764
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
765 766 767
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
B
Ben Widawsky 已提交
768
		u32 rpstat, cagf;
769 770
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
771 772 773
		int max_freq;

		/* RPSTAT1 is in the GT power well */
774 775 776 777
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

778
		gen6_gt_force_wake_get(dev_priv);
779

780 781 782 783 784 785 786
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
787 788 789 790 791
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
792

793 794 795
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

796
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
797
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
798 799 800 801 802 803
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
B
Ben Widawsky 已提交
804
		seq_printf(m, "CAGF: %dMHz\n", cagf);
805 806 807 808 809 810 811 812 813 814 815 816
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
817 818 819

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
820
			   max_freq * GT_FREQUENCY_MULTIPLIER);
821 822 823

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
824
			   max_freq * GT_FREQUENCY_MULTIPLIER);
825 826 827

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
828
			   max_freq * GT_FREQUENCY_MULTIPLIER);
829 830 831

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
832 833 834
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

835
		mutex_lock(&dev_priv->rps.hw_lock);
836
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
837 838 839
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

840
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
841 842 843
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

844
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
845 846 847 848 849 850
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
851
		mutex_unlock(&dev_priv->rps.hw_lock);
852
	} else {
853
		seq_puts(m, "no P-state info available\n");
854
	}
855 856 857 858 859 860 861 862 863 864

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
865 866 867 868 869
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
870 871 872

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
873 874
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
875 876
	}

877 878
	mutex_unlock(&dev->struct_mutex);

879 880 881 882 883 884 885 886 887 888 889 890 891 892
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
893 894 895 896 897
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
898 899 900 901 902 903

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

904 905
	mutex_unlock(&dev->struct_mutex);

906 907 908
	return 0;
}

909
static int ironlake_drpc_info(struct seq_file *m)
910 911 912 913
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
914 915 916 917 918 919 920 921 922 923 924 925 926
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
927 928 929 930 931 932 933 934 935 936 937 938 939 940

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
941
	seq_printf(m, "Max P-state: P%d\n",
942
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
943 944 945 946 947
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
948
	seq_puts(m, "Current RS state: ");
949 950
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
951
		seq_puts(m, "on\n");
952 953
		break;
	case RSX_STATUS_RC1:
954
		seq_puts(m, "RC1\n");
955 956
		break;
	case RSX_STATUS_RC1E:
957
		seq_puts(m, "RC1E\n");
958 959
		break;
	case RSX_STATUS_RS1:
960
		seq_puts(m, "RS1\n");
961 962
		break;
	case RSX_STATUS_RS2:
963
		seq_puts(m, "RS2 (RC6)\n");
964 965
		break;
	case RSX_STATUS_RS3:
966
		seq_puts(m, "RC3 (RC6+)\n");
967 968
		break;
	default:
969
		seq_puts(m, "unknown\n");
970 971
		break;
	}
972 973 974 975

	return 0;
}

976 977 978 979 980 981
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
982
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
983
	unsigned forcewake_count;
984
	int count = 0, ret;
985 986 987 988 989

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

990 991 992 993 994
	spin_lock_irq(&dev_priv->gt_lock);
	forcewake_count = dev_priv->forcewake_count;
	spin_unlock_irq(&dev_priv->gt_lock);

	if (forcewake_count) {
995 996
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1010 1011 1012
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1013 1014 1015 1016 1017 1018 1019 1020

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1021
	seq_printf(m, "RC1e Enabled: %s\n",
1022 1023 1024 1025 1026 1027 1028
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1029
	seq_puts(m, "Current RC state: ");
1030 1031 1032
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1033
			seq_puts(m, "Core Power Down\n");
1034
		else
1035
			seq_puts(m, "on\n");
1036 1037
		break;
	case GEN6_RC3:
1038
		seq_puts(m, "RC3\n");
1039 1040
		break;
	case GEN6_RC6:
1041
		seq_puts(m, "RC6\n");
1042 1043
		break;
	case GEN6_RC7:
1044
		seq_puts(m, "RC7\n");
1045 1046
		break;
	default:
1047
		seq_puts(m, "Unknown\n");
1048 1049 1050 1051 1052
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1064 1065 1066 1067 1068 1069
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1084 1085 1086 1087 1088 1089
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1090
	if (!I915_HAS_FBC(dev)) {
1091
		seq_puts(m, "FBC unsupported on this chipset\n");
1092 1093 1094
		return 0;
	}

1095
	if (intel_fbc_enabled(dev)) {
1096
		seq_puts(m, "FBC enabled\n");
1097
	} else {
1098
		seq_puts(m, "FBC disabled: ");
1099
		switch (dev_priv->fbc.no_fbc_reason) {
C
Chris Wilson 已提交
1100
		case FBC_NO_OUTPUT:
1101
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1102
			break;
1103
		case FBC_STOLEN_TOO_SMALL:
1104
			seq_puts(m, "not enough stolen memory");
1105 1106
			break;
		case FBC_UNSUPPORTED_MODE:
1107
			seq_puts(m, "mode not supported");
1108 1109
			break;
		case FBC_MODE_TOO_LARGE:
1110
			seq_puts(m, "mode too large");
1111 1112
			break;
		case FBC_BAD_PLANE:
1113
			seq_puts(m, "FBC unsupported on plane");
1114 1115
			break;
		case FBC_NOT_TILED:
1116
			seq_puts(m, "scanout buffer not tiled");
1117
			break;
1118
		case FBC_MULTIPLE_PIPES:
1119
			seq_puts(m, "multiple pipes are enabled");
1120
			break;
1121
		case FBC_MODULE_PARAM:
1122
			seq_puts(m, "disabled per module param (default off)");
1123
			break;
1124
		case FBC_CHIP_DEFAULT:
1125
			seq_puts(m, "disabled per chip default");
1126
			break;
1127
		default:
1128
			seq_puts(m, "unknown reason");
1129
		}
1130
		seq_putc(m, '\n');
1131 1132 1133 1134
	}
	return 0;
}

1135 1136 1137 1138 1139 1140
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1141
	if (!HAS_IPS(dev)) {
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1154 1155 1156 1157 1158 1159 1160
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1161
	if (HAS_PCH_SPLIT(dev))
1162
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1163
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1164 1165 1166 1167 1168 1169
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1170 1171
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1172 1173 1174 1175

	return 0;
}

1176 1177 1178 1179 1180 1181
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1182 1183
	int ret;

1184 1185 1186
	if (!IS_GEN5(dev))
		return -ENODEV;

1187 1188 1189
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1190 1191 1192 1193

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1194
	mutex_unlock(&dev->struct_mutex);
1195 1196 1197 1198 1199 1200 1201 1202 1203

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1204 1205 1206 1207 1208 1209 1210 1211
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1212
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1213
		seq_puts(m, "unsupported on this chipset\n");
1214 1215 1216
		return 0;
	}

1217
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1218 1219 1220
	if (ret)
		return ret;

1221
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1222

1223 1224
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1225
	     gpu_freq++) {
B
Ben Widawsky 已提交
1226 1227 1228 1229
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1230 1231 1232 1233
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1234 1235
	}

1236
	mutex_unlock(&dev_priv->rps.hw_lock);
1237 1238 1239 1240

	return 0;
}

1241 1242 1243 1244 1245
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1246 1247 1248 1249 1250
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1251 1252 1253

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1254 1255
	mutex_unlock(&dev->struct_mutex);

1256 1257 1258
	return 0;
}

1259 1260 1261 1262 1263 1264
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1265
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1266 1267
	int ret;

1268 1269 1270
	if (data == NULL)
		return -ENOMEM;

1271 1272
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1273
		goto out;
1274

1275 1276 1277 1278
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1279 1280 1281

	mutex_unlock(&dev->struct_mutex);

1282 1283
out:
	kfree(data);
1284 1285 1286
	return 0;
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1303
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1304 1305 1306
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1307 1308
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1309
	describe_obj(m, fb->obj);
1310
	seq_putc(m, '\n');
1311
	mutex_unlock(&dev->mode_config.mutex);
1312

1313
	mutex_lock(&dev->mode_config.fb_lock);
1314 1315 1316 1317
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1318
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1319 1320 1321
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1322 1323
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1324
		describe_obj(m, fb->obj);
1325
		seq_putc(m, '\n');
1326
	}
1327
	mutex_unlock(&dev->mode_config.fb_lock);
1328 1329 1330 1331

	return 0;
}

1332 1333 1334 1335 1336
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1337 1338
	struct intel_ring_buffer *ring;
	int ret, i;
1339 1340 1341 1342 1343

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1344
	if (dev_priv->ips.pwrctx) {
1345
		seq_puts(m, "power context ");
1346
		describe_obj(m, dev_priv->ips.pwrctx);
1347
		seq_putc(m, '\n');
1348
	}
1349

1350
	if (dev_priv->ips.renderctx) {
1351
		seq_puts(m, "render context ");
1352
		describe_obj(m, dev_priv->ips.renderctx);
1353
		seq_putc(m, '\n');
1354
	}
1355

1356 1357 1358 1359
	for_each_ring(ring, dev_priv, i) {
		if (ring->default_context) {
			seq_printf(m, "HW default context %s ring ", ring->name);
			describe_obj(m, ring->default_context->obj);
1360
			seq_putc(m, '\n');
1361 1362 1363
		}
	}

1364 1365 1366 1367 1368
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1369 1370 1371 1372 1373
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1374
	unsigned forcewake_count;
1375

1376 1377 1378
	spin_lock_irq(&dev_priv->gt_lock);
	forcewake_count = dev_priv->forcewake_count;
	spin_unlock_irq(&dev_priv->gt_lock);
1379

1380
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1381 1382 1383 1384

	return 0;
}

1385 1386
static const char *swizzle_string(unsigned swizzle)
{
1387
	switch (swizzle) {
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1403
		return "unknown";
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1414 1415 1416 1417 1418
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1445 1446 1447 1448 1449 1450
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1466
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1477
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1478 1479 1480 1481 1482 1483 1484 1485
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1486 1487 1488 1489 1490 1491 1492 1493 1494
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1495
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1496 1497 1498
		return 0;
	}

1499
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1500 1501 1502 1503 1504 1505
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1506
		   vlv_dpio_read(dev_priv, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1507
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1508
		   vlv_dpio_read(dev_priv, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1509 1510

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1511
		   vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1512
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1513
		   vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1514 1515

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1516
		   vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1517
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1518
		   vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1519

1520 1521 1522 1523
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
		   vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
		   vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1524 1525

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1526
		   vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1527

1528
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1529 1530 1531 1532

	return 0;
}

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1546 1547
static int
i915_wedged_get(void *data, u64 *val)
1548
{
1549
	struct drm_device *dev = data;
1550 1551
	drm_i915_private_t *dev_priv = dev->dev_private;

1552
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1553

1554
	return 0;
1555 1556
}

1557 1558
static int
i915_wedged_set(void *data, u64 val)
1559
{
1560
	struct drm_device *dev = data;
1561

1562
	DRM_INFO("Manually setting wedged to %llu\n", val);
1563
	i915_handle_error(dev, val);
1564

1565
	return 0;
1566 1567
}

1568 1569
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
1570
			"%llu\n");
1571

1572 1573
static int
i915_ring_stop_get(void *data, u64 *val)
1574
{
1575
	struct drm_device *dev = data;
1576 1577
	drm_i915_private_t *dev_priv = dev->dev_private;

1578
	*val = dev_priv->gpu_error.stop_rings;
1579

1580
	return 0;
1581 1582
}

1583 1584
static int
i915_ring_stop_set(void *data, u64 val)
1585
{
1586
	struct drm_device *dev = data;
1587
	struct drm_i915_private *dev_priv = dev->dev_private;
1588
	int ret;
1589

1590
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1591

1592 1593 1594 1595
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1596
	dev_priv->gpu_error.stop_rings = val;
1597 1598
	mutex_unlock(&dev->struct_mutex);

1599
	return 0;
1600 1601
}

1602 1603 1604
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
1605

1606 1607 1608 1609 1610 1611 1612 1613
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
1614 1615
static int
i915_drop_caches_get(void *data, u64 *val)
1616
{
1617
	*val = DROP_ALL;
1618

1619
	return 0;
1620 1621
}

1622 1623
static int
i915_drop_caches_set(void *data, u64 val)
1624
{
1625
	struct drm_device *dev = data;
1626 1627
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
1628
	int ret;
1629

1630
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
		list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
			if (obj->pin_count == 0) {
				ret = i915_gem_object_unbind(obj);
				if (ret)
					goto unlock;
			}
	}

	if (val & DROP_UNBOUND) {
1657 1658
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

1669
	return ret;
1670 1671
}

1672 1673 1674
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
1675

1676 1677
static int
i915_max_freq_get(void *data, u64 *val)
1678
{
1679
	struct drm_device *dev = data;
1680
	drm_i915_private_t *dev_priv = dev->dev_private;
1681
	int ret;
1682 1683 1684 1685

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1686
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1687 1688
	if (ret)
		return ret;
1689

1690 1691 1692 1693 1694
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
1695
	mutex_unlock(&dev_priv->rps.hw_lock);
1696

1697
	return 0;
1698 1699
}

1700 1701
static int
i915_max_freq_set(void *data, u64 val)
1702
{
1703
	struct drm_device *dev = data;
1704
	struct drm_i915_private *dev_priv = dev->dev_private;
1705
	int ret;
1706 1707 1708

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1709

1710
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
1711

1712
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1713 1714 1715
	if (ret)
		return ret;

1716 1717 1718
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

1729
	mutex_unlock(&dev_priv->rps.hw_lock);
1730

1731
	return 0;
1732 1733
}

1734 1735
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
1736
			"%llu\n");
1737

1738 1739
static int
i915_min_freq_get(void *data, u64 *val)
1740
{
1741
	struct drm_device *dev = data;
1742
	drm_i915_private_t *dev_priv = dev->dev_private;
1743
	int ret;
1744 1745 1746 1747

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1748
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1749 1750
	if (ret)
		return ret;
1751

1752 1753 1754 1755 1756
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
1757
	mutex_unlock(&dev_priv->rps.hw_lock);
1758

1759
	return 0;
1760 1761
}

1762 1763
static int
i915_min_freq_set(void *data, u64 val)
1764
{
1765
	struct drm_device *dev = data;
1766
	struct drm_i915_private *dev_priv = dev->dev_private;
1767
	int ret;
1768 1769 1770

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1771

1772
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1773

1774
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1775 1776 1777
	if (ret)
		return ret;

1778 1779 1780
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
1781 1782 1783 1784 1785 1786 1787 1788 1789
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
1790
	mutex_unlock(&dev_priv->rps.hw_lock);
1791

1792
	return 0;
1793 1794
}

1795 1796
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
1797
			"%llu\n");
1798

1799 1800
static int
i915_cache_sharing_get(void *data, u64 *val)
1801
{
1802
	struct drm_device *dev = data;
1803 1804
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
1805
	int ret;
1806

1807 1808 1809
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1810 1811 1812 1813
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1814 1815 1816
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

1817
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
1818

1819
	return 0;
1820 1821
}

1822 1823
static int
i915_cache_sharing_set(void *data, u64 val)
1824
{
1825
	struct drm_device *dev = data;
1826 1827 1828
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

1829 1830 1831
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1832
	if (val > 3)
1833 1834
		return -EINVAL;

1835
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
1836 1837 1838 1839 1840 1841 1842

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

1843
	return 0;
1844 1845
}

1846 1847 1848
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
1849

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
1868 1869 1870 1871

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
1872 1873 1874 1875

	return 0;
}

1876 1877 1878 1879 1880
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

1881
	if (INTEL_INFO(dev)->gen < 6)
1882 1883 1884 1885 1886 1887 1888
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

1889
static int i915_forcewake_release(struct inode *inode, struct file *file)
1890 1891 1892 1893
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

1894
	if (INTEL_INFO(dev)->gen < 6)
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
1914
				  S_IRUSR,
1915 1916 1917 1918 1919
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
1920
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
1921 1922
}

1923 1924 1925 1926
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
1927 1928 1929 1930
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

1931
	ent = debugfs_create_file(name,
1932 1933
				  S_IRUGO | S_IWUSR,
				  root, dev,
1934
				  fops);
1935 1936 1937
	if (IS_ERR(ent))
		return PTR_ERR(ent);

1938
	return drm_add_fake_info_node(minor, ent, fops);
1939 1940
}

1941
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
1942
	{"i915_capabilities", i915_capabilities, 0},
1943
	{"i915_gem_objects", i915_gem_object_info, 0},
1944
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
1945
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
1946 1947
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
1948
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
1949 1950
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
1951
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
1952
	{"i915_gem_interrupt", i915_interrupt_info, 0},
1953 1954 1955
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
1956
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
1957 1958 1959 1960 1961
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
1962
	{"i915_emon_status", i915_emon_status, 0},
1963
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
1964
	{"i915_gfxec", i915_gfxec, 0},
1965
	{"i915_fbc_status", i915_fbc_status, 0},
1966
	{"i915_ips_status", i915_ips_status, 0},
1967
	{"i915_sr_status", i915_sr_status, 0},
1968
	{"i915_opregion", i915_opregion, 0},
1969
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
1970
	{"i915_context_status", i915_context_status, 0},
1971
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
1972
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
1973
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
1974
	{"i915_dpio", i915_dpio_info, 0},
1975
	{"i915_llc", i915_llc, 0},
1976
};
1977
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
1978

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
struct i915_debugfs_files {
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
};

1993
int i915_debugfs_init(struct drm_minor *minor)
1994
{
1995
	int ret, i;
1996

1997
	ret = i915_forcewake_create(minor->debugfs_root, minor);
1998 1999
	if (ret)
		return ret;
2000

2001 2002 2003 2004 2005 2006 2007
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2008

2009 2010
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2011 2012 2013
					minor->debugfs_root, minor);
}

2014
void i915_debugfs_cleanup(struct drm_minor *minor)
2015
{
2016 2017
	int i;

2018 2019
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2020 2021
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2022 2023 2024 2025 2026 2027
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2028 2029 2030
}

#endif /* CONFIG_DEBUG_FS */