i915_debugfs.c 60.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <linux/list_sort.h>
34
#include <asm/msr-index.h>
35
#include <drm/drmP.h>
36
#include "intel_drv.h"
37
#include "intel_ringbuffer.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53 54 55 56 57 58 59 60
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
61
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
62 63 64 65 66
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
67 68 69

	return 0;
}
70

71
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
72
{
73
	if (obj->user_pin_count > 0)
74
		return "P";
75
	else if (obj->pin_count > 0)
76 77 78 79 80
		return "p";
	else
		return " ";
}

81
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
82
{
83 84 85 86 87 88
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
89 90
}

B
Ben Widawsky 已提交
91 92 93 94 95
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

96 97 98
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
99
	struct i915_vma *vma;
100
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
101 102 103
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
104
		   get_global_flag(obj),
105
		   obj->base.size / 1024,
106 107
		   obj->base.read_domains,
		   obj->base.write_domain,
108 109
		   obj->last_read_seqno,
		   obj->last_write_seqno,
110
		   obj->last_fenced_seqno,
111
		   i915_cache_level_str(obj->cache_level),
112 113 114 115
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
116 117
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
118 119
	if (obj->pin_display)
		seq_printf(m, " (display)");
120 121
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
122 123 124 125 126 127 128 129
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
130 131
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
132 133 134 135 136 137 138 139 140
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
141 142
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
143 144
}

145 146 147 148 149 150 151
static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

152
static int i915_gem_object_list_info(struct seq_file *m, void *data)
153 154
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
155 156
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
157
	struct drm_device *dev = node->minor->dev;
158 159
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
160
	struct i915_vma *vma;
161 162
	size_t total_obj_size, total_gtt_size;
	int count, ret;
163 164 165 166

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
167

B
Ben Widawsky 已提交
168
	/* FIXME: the user of this interface might want more than just GGTT */
169 170
	switch (list) {
	case ACTIVE_LIST:
171
		seq_puts(m, "Active:\n");
172
		head = &vm->active_list;
173 174
		break;
	case INACTIVE_LIST:
175
		seq_puts(m, "Inactive:\n");
176
		head = &vm->inactive_list;
177 178
		break;
	default:
179 180
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
181 182
	}

183
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
184 185 186 187 188 189
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
190
		count++;
191
	}
192
	mutex_unlock(&dev->struct_mutex);
193

194 195
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
196 197 198
	return 0;
}

199 200 201 202
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
203
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
204
	struct drm_i915_gem_object *b =
205
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

229
		list_add(&obj->obj_exec_link, &stolen);
230 231 232 233 234 235 236 237 238

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

239
		list_add(&obj->obj_exec_link, &stolen);
240 241 242 243 244 245 246

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
247
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
248 249 250
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
251
		list_del_init(&obj->obj_exec_link);
252 253 254 255 256 257 258 259
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

260 261
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
262
		size += i915_gem_obj_ggtt_size(obj); \
263 264
		++count; \
		if (obj->map_and_fenceable) { \
265
			mappable_size += i915_gem_obj_ggtt_size(obj); \
266 267 268
			++mappable_count; \
		} \
	} \
269
} while (0)
270

271 272 273 274 275 276 277 278 279 280 281 282 283
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

284
	if (i915_gem_obj_ggtt_bound(obj)) {
285 286 287 288 289 290 291 292 293 294 295 296
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
297 298 299 300 301 302 303 304 305 306 307 308
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
309 310 311 312
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
313 314
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
315
	struct drm_i915_gem_object *obj;
316
	struct i915_address_space *vm = &dev_priv->gtt.base;
317
	struct drm_file *file;
B
Ben Widawsky 已提交
318
	struct i915_vma *vma;
319 320 321 322 323 324
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

325 326 327 328 329
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
330
	count_objects(&dev_priv->mm.bound_list, global_list);
331 332 333 334
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
335
	count_vmas(&vm->active_list, mm_list);
336 337 338 339
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
340
	count_vmas(&vm->inactive_list, mm_list);
341 342 343
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

344
	size = count = purgeable_size = purgeable_count = 0;
345
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
346
		size += obj->base.size, ++count;
347 348 349
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
350 351
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

352
	size = count = mappable_size = mappable_count = 0;
353
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
354
		if (obj->fault_mappable) {
355
			size += i915_gem_obj_ggtt_size(obj);
356 357 358
			++count;
		}
		if (obj->pin_mappable) {
359
			mappable_size += i915_gem_obj_ggtt_size(obj);
360 361
			++mappable_count;
		}
362 363 364 365
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
366
	}
367 368
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
369 370 371 372 373
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

374
	seq_printf(m, "%zu [%lu] gtt total\n",
375 376
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
377

378
	seq_putc(m, '\n');
379 380 381 382 383 384 385 386 387 388 389 390 391 392
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

393 394 395 396 397
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

398
static int i915_gem_gtt_info(struct seq_file *m, void *data)
399 400 401
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
402
	uintptr_t list = (uintptr_t) node->info_ent->data;
403 404 405 406 407 408 409 410 411 412
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
413
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
414 415 416
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

417
		seq_puts(m, "   ");
418
		describe_obj(m, obj);
419
		seq_putc(m, '\n');
420
		total_obj_size += obj->base.size;
421
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
422 423 424 425 426 427 428 429 430 431 432
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

433 434 435 436 437 438 439 440
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
441 442
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
443 444 445 446 447
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
448
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
449 450
				   pipe, plane);
		} else {
451
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
452
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
453 454
					   pipe, plane);
			} else {
455
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
456 457 458
					   pipe, plane);
			}
			if (work->enable_stall_check)
459
				seq_puts(m, "Stall check enabled, ");
460
			else
461
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
462
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
463 464

			if (work->old_fb_obj) {
465 466
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
467 468
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
469 470
			}
			if (work->pending_flip_obj) {
471 472
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
473 474
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
475 476 477 478 479 480 481 482
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

483 484 485 486 487
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
488
	struct intel_ring_buffer *ring;
489
	struct drm_i915_gem_request *gem_request;
490
	int ret, count, i;
491 492 493 494

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
495

496
	count = 0;
497 498 499 500 501
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
502
		list_for_each_entry(gem_request,
503
				    &ring->request_list,
504 505 506 507 508 509
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
510
	}
511 512
	mutex_unlock(&dev->struct_mutex);

513
	if (count == 0)
514
		seq_puts(m, "No requests\n");
515

516 517 518
	return 0;
}

519 520 521 522
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
523
		seq_printf(m, "Current sequence (%s): %u\n",
524
			   ring->name, ring->get_seqno(ring, false));
525 526 527
	}
}

528 529 530 531 532
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
533
	struct intel_ring_buffer *ring;
534
	int ret, i;
535 536 537 538

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
539

540 541
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
542 543 544

	mutex_unlock(&dev->struct_mutex);

545 546 547 548 549 550 551 552 553
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
554
	struct intel_ring_buffer *ring;
555
	int ret, i, pipe;
556 557 558 559

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
560

J
Jesse Barnes 已提交
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
600 601 602 603 604 605
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
606 607 608 609
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
630 631
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
632
	for_each_ring(ring, dev_priv, i) {
633
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
634 635 636
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
637
		}
638
		i915_ring_seqno_info(m, ring);
639
	}
640 641
	mutex_unlock(&dev->struct_mutex);

642 643 644
	return 0;
}

645 646 647 648 649
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
650 651 652 653 654
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
655 656 657 658

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
659
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
660

C
Chris Wilson 已提交
661 662
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
663
		if (obj == NULL)
664
			seq_puts(m, "unused");
665
		else
666
			describe_obj(m, obj);
667
		seq_putc(m, '\n');
668 669
	}

670
	mutex_unlock(&dev->struct_mutex);
671 672 673
	return 0;
}

674 675 676 677 678
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
679
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
680
	const u32 *hws;
681 682
	int i;

683
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
684
	hws = ring->status_page.page_addr;
685 686 687 688 689 690 691 692 693 694 695
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

696 697 698 699 700 701
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
702
	struct i915_error_state_file_priv *error_priv = filp->private_data;
703
	struct drm_device *dev = error_priv->dev;
704
	int ret;
705 706 707

	DRM_DEBUG_DRIVER("Resetting error state\n");

708 709 710 711
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

729
	i915_error_state_get(dev, error_priv);
730

731 732 733
	file->private_data = error_priv;

	return 0;
734 735 736 737
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
738
	struct i915_error_state_file_priv *error_priv = file->private_data;
739

740
	i915_error_state_put(error_priv);
741 742
	kfree(error_priv);

743 744 745
	return 0;
}

746 747 748 749 750 751 752 753 754 755 756 757
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
758

759
	ret = i915_error_state_to_str(&error_str, error_priv);
760 761 762 763 764 765 766 767 768 769 770 771
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
772
	i915_error_state_buf_release(&error_str);
773
	return ret ?: ret_count;
774 775 776 777 778
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
779
	.read = i915_error_state_read,
780 781 782 783 784
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

785 786
static int
i915_next_seqno_get(void *data, u64 *val)
787
{
788
	struct drm_device *dev = data;
789 790 791 792 793 794 795
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

796
	*val = dev_priv->next_seqno;
797 798
	mutex_unlock(&dev->struct_mutex);

799
	return 0;
800 801
}

802 803 804 805
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
806 807 808 809 810 811
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

812
	ret = i915_gem_set_seqno(dev, val);
813 814
	mutex_unlock(&dev->struct_mutex);

815
	return ret;
816 817
}

818 819
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
820
			"0x%llx\n");
821

822 823 824 825 826
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
827 828 829 830 831 832 833 834 835 836
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
837 838 839 840 841 842 843 844 845 846 847

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
848
	int ret;
849 850 851 852 853 854 855 856 857 858 859

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
860
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
861 862 863
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
864
		u32 rpstat, cagf, reqf;
865 866
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
867 868 869
		int max_freq;

		/* RPSTAT1 is in the GT power well */
870 871 872 873
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

874
		gen6_gt_force_wake_get(dev_priv);
875

876 877 878 879 880 881 882 883
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
		if (IS_HASWELL(dev))
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

884 885 886 887 888 889 890
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
891 892 893 894 895
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
896

897 898 899
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

900
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
901
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
902 903 904 905 906 907
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
908
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
909
		seq_printf(m, "CAGF: %dMHz\n", cagf);
910 911 912 913 914 915 916 917 918 919 920 921
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
922 923 924

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
925
			   max_freq * GT_FREQUENCY_MULTIPLIER);
926 927 928

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
929
			   max_freq * GT_FREQUENCY_MULTIPLIER);
930 931 932

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
933
			   max_freq * GT_FREQUENCY_MULTIPLIER);
934 935 936

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
937 938 939
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

940
		mutex_lock(&dev_priv->rps.hw_lock);
941
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
942 943 944
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

945
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
946 947 948
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

949
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
950 951 952 953 954 955
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
956
		mutex_unlock(&dev_priv->rps.hw_lock);
957
	} else {
958
		seq_puts(m, "no P-state info available\n");
959
	}
960 961 962 963 964 965 966 967 968 969

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
970 971 972 973 974
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
975 976 977

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
978 979
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
980 981
	}

982 983
	mutex_unlock(&dev->struct_mutex);

984 985 986 987 988 989 990 991 992 993 994 995 996 997
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
998 999 1000 1001 1002
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1003 1004 1005 1006 1007 1008

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1009 1010
	mutex_unlock(&dev->struct_mutex);

1011 1012 1013
	return 0;
}

1014
static int ironlake_drpc_info(struct seq_file *m)
1015 1016 1017 1018
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1046
	seq_printf(m, "Max P-state: P%d\n",
1047
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1048 1049 1050 1051 1052
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1053
	seq_puts(m, "Current RS state: ");
1054 1055
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1056
		seq_puts(m, "on\n");
1057 1058
		break;
	case RSX_STATUS_RC1:
1059
		seq_puts(m, "RC1\n");
1060 1061
		break;
	case RSX_STATUS_RC1E:
1062
		seq_puts(m, "RC1E\n");
1063 1064
		break;
	case RSX_STATUS_RS1:
1065
		seq_puts(m, "RS1\n");
1066 1067
		break;
	case RSX_STATUS_RS2:
1068
		seq_puts(m, "RS2 (RC6)\n");
1069 1070
		break;
	case RSX_STATUS_RS3:
1071
		seq_puts(m, "RC3 (RC6+)\n");
1072 1073
		break;
	default:
1074
		seq_puts(m, "unknown\n");
1075 1076
		break;
	}
1077 1078 1079 1080

	return 0;
}

1081 1082 1083 1084 1085 1086
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1087
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1088
	unsigned forcewake_count;
1089
	int count = 0, ret;
1090 1091 1092 1093 1094

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1095 1096 1097
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1098 1099

	if (forcewake_count) {
1100 1101
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1102 1103 1104 1105 1106 1107 1108 1109
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1110
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1111 1112 1113 1114

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1115 1116 1117
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1118 1119 1120 1121 1122 1123 1124 1125

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1126
	seq_printf(m, "RC1e Enabled: %s\n",
1127 1128 1129 1130 1131 1132 1133
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1134
	seq_puts(m, "Current RC state: ");
1135 1136 1137
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1138
			seq_puts(m, "Core Power Down\n");
1139
		else
1140
			seq_puts(m, "on\n");
1141 1142
		break;
	case GEN6_RC3:
1143
		seq_puts(m, "RC3\n");
1144 1145
		break;
	case GEN6_RC6:
1146
		seq_puts(m, "RC6\n");
1147 1148
		break;
	case GEN6_RC7:
1149
		seq_puts(m, "RC7\n");
1150 1151
		break;
	default:
1152
		seq_puts(m, "Unknown\n");
1153 1154 1155 1156 1157
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1169 1170 1171 1172 1173 1174
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1189 1190 1191 1192 1193 1194
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1195
	if (!I915_HAS_FBC(dev)) {
1196
		seq_puts(m, "FBC unsupported on this chipset\n");
1197 1198 1199
		return 0;
	}

1200
	if (intel_fbc_enabled(dev)) {
1201
		seq_puts(m, "FBC enabled\n");
1202
	} else {
1203
		seq_puts(m, "FBC disabled: ");
1204
		switch (dev_priv->fbc.no_fbc_reason) {
1205 1206 1207 1208 1209 1210
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1211
		case FBC_NO_OUTPUT:
1212
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1213
			break;
1214
		case FBC_STOLEN_TOO_SMALL:
1215
			seq_puts(m, "not enough stolen memory");
1216 1217
			break;
		case FBC_UNSUPPORTED_MODE:
1218
			seq_puts(m, "mode not supported");
1219 1220
			break;
		case FBC_MODE_TOO_LARGE:
1221
			seq_puts(m, "mode too large");
1222 1223
			break;
		case FBC_BAD_PLANE:
1224
			seq_puts(m, "FBC unsupported on plane");
1225 1226
			break;
		case FBC_NOT_TILED:
1227
			seq_puts(m, "scanout buffer not tiled");
1228
			break;
1229
		case FBC_MULTIPLE_PIPES:
1230
			seq_puts(m, "multiple pipes are enabled");
1231
			break;
1232
		case FBC_MODULE_PARAM:
1233
			seq_puts(m, "disabled per module param (default off)");
1234
			break;
1235
		case FBC_CHIP_DEFAULT:
1236
			seq_puts(m, "disabled per chip default");
1237
			break;
1238
		default:
1239
			seq_puts(m, "unknown reason");
1240
		}
1241
		seq_putc(m, '\n');
1242 1243 1244 1245
	}
	return 0;
}

1246 1247 1248 1249 1250 1251
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1252
	if (!HAS_IPS(dev)) {
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1265 1266 1267 1268 1269 1270 1271
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1272
	if (HAS_PCH_SPLIT(dev))
1273
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1274
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1275 1276 1277 1278 1279 1280
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1281 1282
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1283 1284 1285 1286

	return 0;
}

1287 1288 1289 1290 1291 1292
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1293 1294
	int ret;

1295 1296 1297
	if (!IS_GEN5(dev))
		return -ENODEV;

1298 1299 1300
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1301 1302 1303 1304

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1305
	mutex_unlock(&dev->struct_mutex);
1306 1307 1308 1309 1310 1311 1312 1313 1314

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1315 1316 1317 1318 1319 1320 1321 1322
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1323
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1324
		seq_puts(m, "unsupported on this chipset\n");
1325 1326 1327
		return 0;
	}

1328
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1329 1330 1331
	if (ret)
		return ret;

1332
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1333

1334 1335
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1336
	     gpu_freq++) {
B
Ben Widawsky 已提交
1337 1338 1339 1340
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1341 1342 1343 1344
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1345 1346
	}

1347
	mutex_unlock(&dev_priv->rps.hw_lock);
1348 1349 1350 1351

	return 0;
}

1352 1353 1354 1355 1356
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1357 1358 1359 1360 1361
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1362 1363 1364

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1365 1366
	mutex_unlock(&dev->struct_mutex);

1367 1368 1369
	return 0;
}

1370 1371 1372 1373 1374 1375
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1376
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1377 1378
	int ret;

1379 1380 1381
	if (data == NULL)
		return -ENOMEM;

1382 1383
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1384
		goto out;
1385

1386 1387 1388 1389
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1390 1391 1392

	mutex_unlock(&dev->struct_mutex);

1393 1394
out:
	kfree(data);
1395 1396 1397
	return 0;
}

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1414
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1415 1416 1417
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1418 1419
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1420
	describe_obj(m, fb->obj);
1421
	seq_putc(m, '\n');
1422
	mutex_unlock(&dev->mode_config.mutex);
1423

1424
	mutex_lock(&dev->mode_config.fb_lock);
1425 1426 1427 1428
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1429
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1430 1431 1432
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1433 1434
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1435
		describe_obj(m, fb->obj);
1436
		seq_putc(m, '\n');
1437
	}
1438
	mutex_unlock(&dev->mode_config.fb_lock);
1439 1440 1441 1442

	return 0;
}

1443 1444 1445 1446 1447
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1448
	struct intel_ring_buffer *ring;
1449
	struct i915_hw_context *ctx;
1450
	int ret, i;
1451 1452 1453 1454 1455

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1456
	if (dev_priv->ips.pwrctx) {
1457
		seq_puts(m, "power context ");
1458
		describe_obj(m, dev_priv->ips.pwrctx);
1459
		seq_putc(m, '\n');
1460
	}
1461

1462
	if (dev_priv->ips.renderctx) {
1463
		seq_puts(m, "render context ");
1464
		describe_obj(m, dev_priv->ips.renderctx);
1465
		seq_putc(m, '\n');
1466
	}
1467

1468 1469
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		seq_puts(m, "HW context ");
1470
		describe_ctx(m, ctx);
1471 1472 1473 1474 1475 1476
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1477 1478
	}

1479 1480 1481 1482 1483
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1484 1485 1486 1487 1488
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1489
	unsigned forcewake_count;
1490

1491 1492 1493
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1494

1495
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1496 1497 1498 1499

	return 0;
}

1500 1501
static const char *swizzle_string(unsigned swizzle)
{
1502
	switch (swizzle) {
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1518
		return "unknown";
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1529 1530 1531 1532 1533
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1560 1561 1562 1563 1564 1565
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1581
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1592
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1593 1594 1595 1596 1597 1598 1599 1600
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1601 1602 1603 1604 1605 1606 1607 1608 1609
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1610
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1611 1612 1613
		return 0;
	}

1614
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1615 1616 1617 1618 1619 1620
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1621
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1622
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1623
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1624 1625

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1626
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1627
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1628
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1629 1630

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1631
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1632
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1633
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1634

1635
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1636
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
1637
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1638
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1639 1640

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1641
		   vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1642

1643
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1644 1645 1646 1647

	return 0;
}

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1661 1662 1663 1664 1665
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1666 1667
	u32 psrperf = 0;
	bool enabled = false;
1668

R
Rodrigo Vivi 已提交
1669 1670
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1671

R
Rodrigo Vivi 已提交
1672 1673 1674
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	seq_printf(m, "Enabled: %s\n", yesno(enabled));
1675

R
Rodrigo Vivi 已提交
1676 1677 1678 1679
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1680 1681 1682 1683

	return 0;
}

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

	seq_printf(m, "%llu", (long long unsigned)power);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	mutex_lock(&dev_priv->pc8.lock);
	seq_printf(m, "Requirements met: %s\n",
		   yesno(dev_priv->pc8.requirements_met));
	seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
	seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
	seq_printf(m, "IRQs disabled: %s\n",
		   yesno(dev_priv->pc8.irqs_disabled));
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
	mutex_unlock(&dev_priv->pc8.lock);

1727 1728 1729
	return 0;
}

1730 1731
static int
i915_wedged_get(void *data, u64 *val)
1732
{
1733
	struct drm_device *dev = data;
1734 1735
	drm_i915_private_t *dev_priv = dev->dev_private;

1736
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1737

1738
	return 0;
1739 1740
}

1741 1742
static int
i915_wedged_set(void *data, u64 val)
1743
{
1744
	struct drm_device *dev = data;
1745

1746
	DRM_INFO("Manually setting wedged to %llu\n", val);
1747
	i915_handle_error(dev, val);
1748

1749
	return 0;
1750 1751
}

1752 1753
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
1754
			"%llu\n");
1755

1756 1757
static int
i915_ring_stop_get(void *data, u64 *val)
1758
{
1759
	struct drm_device *dev = data;
1760 1761
	drm_i915_private_t *dev_priv = dev->dev_private;

1762
	*val = dev_priv->gpu_error.stop_rings;
1763

1764
	return 0;
1765 1766
}

1767 1768
static int
i915_ring_stop_set(void *data, u64 val)
1769
{
1770
	struct drm_device *dev = data;
1771
	struct drm_i915_private *dev_priv = dev->dev_private;
1772
	int ret;
1773

1774
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1775

1776 1777 1778 1779
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1780
	dev_priv->gpu_error.stop_rings = val;
1781 1782
	mutex_unlock(&dev->struct_mutex);

1783
	return 0;
1784 1785
}

1786 1787 1788
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
1789

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

1856 1857 1858 1859 1860 1861 1862 1863
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
1864 1865
static int
i915_drop_caches_get(void *data, u64 *val)
1866
{
1867
	*val = DROP_ALL;
1868

1869
	return 0;
1870 1871
}

1872 1873
static int
i915_drop_caches_set(void *data, u64 val)
1874
{
1875
	struct drm_device *dev = data;
1876 1877
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
1878 1879
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
1880
	int ret;
1881

1882
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
				if (vma->obj->pin_count)
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
1910
		}
1911 1912 1913
	}

	if (val & DROP_UNBOUND) {
1914 1915
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

1926
	return ret;
1927 1928
}

1929 1930 1931
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
1932

1933 1934
static int
i915_max_freq_get(void *data, u64 *val)
1935
{
1936
	struct drm_device *dev = data;
1937
	drm_i915_private_t *dev_priv = dev->dev_private;
1938
	int ret;
1939 1940 1941 1942

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1943
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1944 1945
	if (ret)
		return ret;
1946

1947 1948 1949 1950 1951
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
1952
	mutex_unlock(&dev_priv->rps.hw_lock);
1953

1954
	return 0;
1955 1956
}

1957 1958
static int
i915_max_freq_set(void *data, u64 val)
1959
{
1960
	struct drm_device *dev = data;
1961
	struct drm_i915_private *dev_priv = dev->dev_private;
1962
	int ret;
1963 1964 1965

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1966

1967
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
1968

1969
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1970 1971 1972
	if (ret)
		return ret;

1973 1974 1975
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

1986
	mutex_unlock(&dev_priv->rps.hw_lock);
1987

1988
	return 0;
1989 1990
}

1991 1992
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
1993
			"%llu\n");
1994

1995 1996
static int
i915_min_freq_get(void *data, u64 *val)
1997
{
1998
	struct drm_device *dev = data;
1999
	drm_i915_private_t *dev_priv = dev->dev_private;
2000
	int ret;
2001 2002 2003 2004

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2005
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2006 2007
	if (ret)
		return ret;
2008

2009 2010 2011 2012 2013
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
2014
	mutex_unlock(&dev_priv->rps.hw_lock);
2015

2016
	return 0;
2017 2018
}

2019 2020
static int
i915_min_freq_set(void *data, u64 val)
2021
{
2022
	struct drm_device *dev = data;
2023
	struct drm_i915_private *dev_priv = dev->dev_private;
2024
	int ret;
2025 2026 2027

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2028

2029
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
2030

2031
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2032 2033 2034
	if (ret)
		return ret;

2035 2036 2037
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
2038 2039 2040 2041 2042 2043 2044 2045 2046
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
2047
	mutex_unlock(&dev_priv->rps.hw_lock);
2048

2049
	return 0;
2050 2051
}

2052 2053
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
2054
			"%llu\n");
2055

2056 2057
static int
i915_cache_sharing_get(void *data, u64 *val)
2058
{
2059
	struct drm_device *dev = data;
2060 2061
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
2062
	int ret;
2063

2064 2065 2066
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2067 2068 2069 2070
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2071 2072 2073
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

2074
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
2075

2076
	return 0;
2077 2078
}

2079 2080
static int
i915_cache_sharing_set(void *data, u64 val)
2081
{
2082
	struct drm_device *dev = data;
2083 2084 2085
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

2086 2087 2088
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2089
	if (val > 3)
2090 2091
		return -EINVAL;

2092
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2093 2094 2095 2096 2097 2098 2099

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

2100
	return 0;
2101 2102
}

2103 2104 2105
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
2106

2107 2108 2109 2110 2111 2112 2113 2114 2115
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

2116
	node = kmalloc(sizeof(*node), GFP_KERNEL);
2117 2118 2119 2120 2121 2122 2123 2124
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2125 2126 2127 2128

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2129 2130 2131 2132

	return 0;
}

2133 2134 2135 2136 2137
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2138
	if (INTEL_INFO(dev)->gen < 6)
2139 2140 2141 2142 2143 2144 2145
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2146
static int i915_forcewake_release(struct inode *inode, struct file *file)
2147 2148 2149 2150
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2151
	if (INTEL_INFO(dev)->gen < 6)
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2171
				  S_IRUSR,
2172 2173 2174 2175 2176
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2177
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2178 2179
}

2180 2181 2182 2183
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2184 2185 2186 2187
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2188
	ent = debugfs_create_file(name,
2189 2190
				  S_IRUGO | S_IWUSR,
				  root, dev,
2191
				  fops);
2192 2193 2194
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2195
	return drm_add_fake_info_node(minor, ent, fops);
2196 2197
}

2198
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2199
	{"i915_capabilities", i915_capabilities, 0},
2200
	{"i915_gem_objects", i915_gem_object_info, 0},
2201
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2202
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2203 2204
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2205
	{"i915_gem_stolen", i915_gem_stolen_list_info },
2206
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2207 2208
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2209
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2210
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2211 2212 2213
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
2214
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2215 2216 2217 2218 2219
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2220
	{"i915_emon_status", i915_emon_status, 0},
2221
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2222
	{"i915_gfxec", i915_gfxec, 0},
2223
	{"i915_fbc_status", i915_fbc_status, 0},
2224
	{"i915_ips_status", i915_ips_status, 0},
2225
	{"i915_sr_status", i915_sr_status, 0},
2226
	{"i915_opregion", i915_opregion, 0},
2227
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2228
	{"i915_context_status", i915_context_status, 0},
2229
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2230
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2231
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2232
	{"i915_dpio", i915_dpio_info, 0},
2233
	{"i915_llc", i915_llc, 0},
2234
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
2235
	{"i915_energy_uJ", i915_energy_uJ, 0},
2236
	{"i915_pc8_status", i915_pc8_status, 0},
2237
};
2238
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2239

2240
static struct i915_debugfs_files {
2241 2242 2243 2244 2245 2246 2247 2248
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
2249 2250
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
2251 2252 2253 2254 2255
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
};

2256
int i915_debugfs_init(struct drm_minor *minor)
2257
{
2258
	int ret, i;
2259

2260
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2261 2262
	if (ret)
		return ret;
2263

2264 2265 2266 2267 2268 2269 2270
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2271

2272 2273
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2274 2275 2276
					minor->debugfs_root, minor);
}

2277
void i915_debugfs_cleanup(struct drm_minor *minor)
2278
{
2279 2280
	int i;

2281 2282
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2283 2284
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2285 2286 2287 2288 2289 2290
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2291 2292 2293
}

#endif /* CONFIG_DEBUG_FS */