stmmac_main.c 81.9 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

31
#include <linux/clk.h>
32 33 34 35 36 37 38 39 40
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
44
#include <linux/slab.h>
45
#include <linux/prefetch.h>
46 47 48
#ifdef CONFIG_STMMAC_DEBUG_FS
#include <linux/debugfs.h>
#include <linux/seq_file.h>
G
Giuseppe CAVALLARO 已提交
49
#endif /* CONFIG_STMMAC_DEBUG_FS */
50 51
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
52
#include "stmmac.h"
53 54 55 56 57

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
#define JUMBO_LEN	9000

/* Module parameters */
58
#define TX_TIMEO	5000
59 60
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
61
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
62

63
static int debug = -1;
64
module_param(debug, int, S_IRUGO | S_IWUSR);
65
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
66

67
int phyaddr = -1;
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

#define DMA_TX_SIZE 256
static int dma_txsize = DMA_TX_SIZE;
module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");

#define DMA_RX_SIZE 256
static int dma_rxsize = DMA_RX_SIZE;
module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

#define DMA_BUFFER_SIZE	BUF_SIZE_2KiB
static int buf_sz = DMA_BUFFER_SIZE;
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

103 104 105 106
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
107
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
108

109 110 111 112 113 114 115
/* By default the driver will use the ring mode to manage tx and rx descriptors
 * but passing this value so user can force to use the chain instead of the ring
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

116 117
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

118 119 120 121 122
#ifdef CONFIG_STMMAC_DEBUG_FS
static int stmmac_init_fs(struct net_device *dev);
static void stmmac_exit_fs(void);
#endif

123 124
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
/**
 * stmmac_verify_args - verify the driver parameters.
 * Description: it verifies if some wrong parameter is passed to the driver.
 * Note that wrong parameters are replaced with the default values.
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
	if (unlikely(dma_rxsize < 0))
		dma_rxsize = DMA_RX_SIZE;
	if (unlikely(dma_txsize < 0))
		dma_txsize = DMA_TX_SIZE;
	if (unlikely((buf_sz < DMA_BUFFER_SIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DMA_BUFFER_SIZE;
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
146 147
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
148 149
}

150 151 152 153 154 155 156 157 158 159 160 161
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
162 163 164 165 166 167 168
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

	clk_rate = clk_get_rate(priv->stmmac_clk);

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
169 170 171 172 173 174
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
175 176 177 178 179 180 181 182 183 184 185 186 187
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
188
	}
189 190
}

191 192 193
static void print_pkt(unsigned char *buf, int len)
{
	int j;
194
	pr_debug("len = %d byte, buf addr: 0x%p", len, buf);
195 196
	for (j = 0; j < len; j++) {
		if ((j % 16) == 0)
197 198
			pr_debug("\n %03x:", j);
		pr_debug(" %02x", buf[j]);
199
	}
200
	pr_debug("\n");
201 202 203 204 205 206 207 208 209 210
}

/* minimum number of free TX descriptors required to wake up TX process */
#define STMMAC_TX_THRESH(x)	(x->dma_tx_size/4)

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
	return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
}

211 212 213 214 215
/**
 * stmmac_hw_fix_mac_speed: callback for speed selection
 * @priv: driver private structure
 * Description: on some platforms (e.g. ST), some HW system configuraton
 * registers have to be set according to the link speed negotiated.
216 217 218 219 220 221
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
	struct phy_device *phydev = priv->phydev;

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
222
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
223 224
}

225 226 227 228 229
/**
 * stmmac_enable_eee_mode: Check and enter in LPI mode
 * @priv: driver private structure
 * Description: this function is to verify and enter in LPI mode for EEE.
 */
230 231 232 233 234 235 236 237
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
		priv->hw->mac->set_eee_mode(priv->ioaddr);
}

238 239 240 241 242 243
/**
 * stmmac_disable_eee_mode: disable/exit from EEE
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
244 245 246 247 248 249 250 251
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
	priv->hw->mac->reset_eee_mode(priv->ioaddr);
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
252
 * stmmac_eee_ctrl_timer: EEE TX SW timer.
253 254
 * @arg : data hook
 * Description:
255
 *  if there is no data transfer and if we are not in LPI state,
256 257 258 259 260 261 262
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
263
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
264 265 266
}

/**
267 268
 * stmmac_eee_init: init EEE
 * @priv: driver private structure
269 270 271 272 273 274 275 276 277 278
 * Description:
 *  If the EEE support has been enabled while configuring the driver,
 *  if the GMAC actually supports the EEE (from the HW cap reg) and the
 *  phy can also manage EEE, so enable the LPI state and start the timer
 *  to verify if the tx path can enter in LPI state.
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
279 280 281 282 283 284 285
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
	if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
	    (priv->pcs == STMMAC_PCS_RTBI))
		goto out;

286 287 288 289 290 291
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
		/* Check if the PHY supports EEE */
		if (phy_init_eee(priv->phydev, 1))
			goto out;

G
Giuseppe CAVALLARO 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
		if (!priv->eee_active) {
			priv->eee_active = 1;
			init_timer(&priv->eee_ctrl_timer);
			priv->eee_ctrl_timer.function = stmmac_eee_ctrl_timer;
			priv->eee_ctrl_timer.data = (unsigned long)priv;
			priv->eee_ctrl_timer.expires = STMMAC_LPI_T(eee_timer);
			add_timer(&priv->eee_ctrl_timer);

			priv->hw->mac->set_eee_timer(priv->ioaddr,
						     STMMAC_DEFAULT_LIT_LS,
						     priv->tx_lpi_timer);
		} else
			/* Set HW EEE according to the speed */
			priv->hw->mac->set_eee_pls(priv->ioaddr,
						   priv->phydev->link);
307 308 309 310 311 312 313 314 315

		pr_info("stmmac: Energy-Efficient Ethernet initialized\n");

		ret = true;
	}
out:
	return ret;
}

316 317
/* stmmac_get_tx_hwtstamp: get HW TX timestamps
 * @priv: driver private structure
318 319 320 321 322 323 324
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
325
				   unsigned int entry, struct sk_buff *skb)
326 327 328 329 330 331 332 333
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
334
	/* exit if skb doesn't support hw tstamp */
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
		return;

	if (priv->adv_ts)
		desc = (priv->dma_etx + entry);
	else
		desc = (priv->dma_tx + entry);

	/* check tx tstamp status */
	if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
		return;

	/* get the valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);

	memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp.hwtstamp = ns_to_ktime(ns);
	/* pass tstamp to stack */
	skb_tstamp_tx(skb, &shhwtstamp);

	return;
}

358 359
/* stmmac_get_rx_hwtstamp: get HW RX timestamps
 * @priv: driver private structure
360 361 362 363 364 365 366
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
367
				   unsigned int entry, struct sk_buff *skb)
368 369 370 371 372 373 374 375 376 377 378 379 380
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_rx_en)
		return;

	if (priv->adv_ts)
		desc = (priv->dma_erx + entry);
	else
		desc = (priv->dma_rx + entry);

G
Giuseppe CAVALLARO 已提交
381
	/* exit if rx tstamp is not valid */
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
	if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
		return;

	/* get valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
	shhwtstamp = skb_hwtstamps(skb);
	memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp->hwtstamp = ns_to_ktime(ns);
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
	struct timespec now;
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
428
			   sizeof(struct hwtstamp_config)))
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
		return -EFAULT;

	pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		 __func__, config.flags, config.tx_type, config.rx_filter);

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
		priv->hwts_tx_en = 0;
		break;
	case HWTSTAMP_TX_ON:
		priv->hwts_tx_en = 1;
		break;
	default:
		return -ERANGE;
	}

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
452
			/* time stamp no incoming packet at all */
453 454 455 456
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
457
			/* PTP v1, UDP, any kind of event packet */
458 459 460 461 462 463 464 465 466
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
467
			/* PTP v1, UDP, Sync packet */
468 469 470 471 472 473 474 475 476
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
477
			/* PTP v1, UDP, Delay_req packet */
478 479 480 481 482 483 484 485 486 487
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
488
			/* PTP v2, UDP, any kind of event packet */
489 490 491 492 493 494 495 496 497 498
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
499
			/* PTP v2, UDP, Sync packet */
500 501 502 503 504 505 506 507 508 509
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
510
			/* PTP v2, UDP, Delay_req packet */
511 512 513 514 515 516 517 518 519 520 521
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
522
			/* PTP v2/802.AS1 any layer, any kind of event packet */
523 524 525 526 527 528 529 530 531 532 533
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
534
			/* PTP v2/802.AS1, any layer, Sync packet */
535 536 537 538 539 540 541 542 543 544 545
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
546
			/* PTP v2/802.AS1, any layer, Delay_req packet */
547 548 549 550 551 552 553 554 555 556 557 558
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
559
			/* time stamp any incoming packet */
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
584 585 586
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603

		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);

		/* program Sub Second Increment reg */
		priv->hw->ptp->config_sub_second_increment(priv->ioaddr);

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
		 * where, freq_div_ratio = STMMAC_SYSCLOCK/50MHz
		 * hence, addend = ((2^32) * 50MHz)/STMMAC_SYSCLOCK;
		 * NOTE: STMMAC_SYSCLOCK should be >= 50MHz to
		 *       achive 20ns accuracy.
		 *
		 * 2^x * y == (y << x), hence
		 * 2^32 * 50000000 ==> (50000000 << 32)
		 */
G
Giuseppe CAVALLARO 已提交
604
		temp = (u64) (50000000ULL << 32);
605 606 607 608 609 610 611 612 613 614 615 616 617 618
		priv->default_addend = div_u64(temp, STMMAC_SYSCLOCK);
		priv->hw->ptp->config_addend(priv->ioaddr,
					     priv->default_addend);

		/* initialize system time */
		getnstimeofday(&now);
		priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

619 620 621 622 623 624 625
/**
 * stmmac_init_ptp: init PTP
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PTPv1 or v2.
 * This is done by looking at the HW cap. register.
 * Also it registers the ptp driver.
 */
626
static int stmmac_init_ptp(struct stmmac_priv *priv)
627
{
628 629 630 631 632 633 634 635 636
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	if (netif_msg_hw(priv)) {
		if (priv->dma_cap.time_stamp) {
			pr_debug("IEEE 1588-2002 Time Stamp supported\n");
			priv->adv_ts = 0;
		}
		if (priv->dma_cap.atime_stamp && priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
637 638
			pr_debug
			    ("IEEE 1588-2008 Advanced Time Stamp supported\n");
639 640
			priv->adv_ts = 1;
		}
641 642 643 644 645
	}

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
646 647 648 649 650 651 652

	return stmmac_ptp_register(priv);
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
	stmmac_ptp_unregister(priv);
653 654
}

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
/**
 * stmmac_adjust_link
 * @dev: net device structure
 * Description: it adjusts the link parameters.
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev = priv->phydev;
	unsigned long flags;
	int new_state = 0;
	unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;

	if (phydev == NULL)
		return;

	spin_lock_irqsave(&priv->lock, flags);
672

673
	if (phydev->link) {
674
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
675 676 677 678 679 680

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
681
				ctrl &= ~priv->hw->link.duplex;
682
			else
683
				ctrl |= priv->hw->link.duplex;
684 685 686 687
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
688
			priv->hw->mac->flow_ctrl(priv->ioaddr, phydev->duplex,
689
						 fc, pause_time);
690 691 692 693 694

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
695
				if (likely(priv->plat->has_gmac))
696
					ctrl &= ~priv->hw->link.port;
G
Giuseppe CAVALLARO 已提交
697
				stmmac_hw_fix_mac_speed(priv);
698 699 700
				break;
			case 100:
			case 10:
701
				if (priv->plat->has_gmac) {
702
					ctrl |= priv->hw->link.port;
703
					if (phydev->speed == SPEED_100) {
704
						ctrl |= priv->hw->link.speed;
705
					} else {
706
						ctrl &= ~(priv->hw->link.speed);
707 708
					}
				} else {
709
					ctrl &= ~priv->hw->link.port;
710
				}
711
				stmmac_hw_fix_mac_speed(priv);
712 713 714
				break;
			default:
				if (netif_msg_link(priv))
G
Giuseppe CAVALLARO 已提交
715 716
					pr_warn("%s: Speed (%d) not 10/100\n",
						dev->name, phydev->speed);
717 718 719 720 721 722
				break;
			}

			priv->speed = phydev->speed;
		}

723
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
		priv->speed = 0;
		priv->oldduplex = -1;
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

G
Giuseppe CAVALLARO 已提交
739 740 741 742
	/* At this stage, it could be needed to setup the EEE or adjust some
	 * MAC related HW registers.
	 */
	priv->eee_enabled = stmmac_eee_init(priv);
743

744 745 746
	spin_unlock_irqrestore(&priv->lock, flags);
}

747 748 749 750 751 752 753
/**
 * stmmac_check_pcs_mode: verify if RGMII/SGMII is supported
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
754 755 756 757 758
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
759 760 761 762
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
763 764
			pr_debug("STMMAC: PCS RGMII support enable\n");
			priv->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
765
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
766 767 768 769 770 771
			pr_debug("STMMAC: PCS SGMII support enable\n");
			priv->pcs = STMMAC_PCS_SGMII;
		}
	}
}

772 773 774 775 776 777 778 779 780 781 782 783
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
784
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
785
	char bus_id[MII_BUS_ID_SIZE];
786
	int interface = priv->plat->interface;
787 788 789 790
	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;

791 792
	if (priv->plat->phy_bus_name)
		snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
G
Giuseppe CAVALLARO 已提交
793
			 priv->plat->phy_bus_name, priv->plat->bus_id);
794 795
	else
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
G
Giuseppe CAVALLARO 已提交
796
			 priv->plat->bus_id);
797

798
	snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
799
		 priv->plat->phy_addr);
800
	pr_debug("stmmac_init_phy:  trying to attach to %s\n", phy_id_fmt);
801

802
	phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
803 804 805 806 807 808

	if (IS_ERR(phydev)) {
		pr_err("%s: Could not attach to PHY\n", dev->name);
		return PTR_ERR(phydev);
	}

809
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
810 811 812 813
	if ((interface == PHY_INTERFACE_MODE_MII) ||
	    (interface == PHY_INTERFACE_MODE_RMII))
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
814

815 816 817 818 819 820 821 822 823 824 825 826
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
	if (phydev->phy_id == 0) {
		phy_disconnect(phydev);
		return -ENODEV;
	}
	pr_debug("stmmac_init_phy:  %s: attached to PHY (UID 0x%x)"
827
		 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
828 829 830 831 832 833 834

	priv->phydev = phydev;

	return 0;
}

/**
835 836
 * stmmac_display_ring: display ring
 * @head: pointer to the head of the ring passed.
837
 * @size: size of the ring.
838
 * @extend_desc: to verify if extended descriptors are used.
839
 * Description: display the control/status and buffer descriptors.
840
 */
841
static void stmmac_display_ring(void *head, int size, int extend_desc)
842 843
{
	int i;
G
Giuseppe CAVALLARO 已提交
844 845
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
846

847
	for (i = 0; i < size; i++) {
848 849 850 851
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
852 853
				i, (unsigned int)virt_to_phys(ep),
				(unsigned int)x, (unsigned int)(x >> 32),
854 855 856 857 858
				ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
G
Giuseppe CAVALLARO 已提交
859 860
				i, (unsigned int)virt_to_phys(p),
				(unsigned int)x, (unsigned int)(x >> 32),
861 862 863
				p->des2, p->des3);
			p++;
		}
864 865 866 867
		pr_info("\n");
	}
}

868 869 870 871 872 873 874
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	unsigned int txsize = priv->dma_tx_size;
	unsigned int rxsize = priv->dma_rx_size;

	if (priv->extend_desc) {
		pr_info("Extended RX descriptor ring:\n");
G
Giuseppe CAVALLARO 已提交
875
		stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
876
		pr_info("Extended TX descriptor ring:\n");
G
Giuseppe CAVALLARO 已提交
877
		stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
878 879 880 881 882 883 884 885
	} else {
		pr_info("RX descriptor ring:\n");
		stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
		pr_info("TX descriptor ring:\n");
		stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
	}
}

886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
	else if (mtu >= DMA_BUFFER_SIZE)
		ret = BUF_SIZE_2KiB;
	else
		ret = DMA_BUFFER_SIZE;

	return ret;
}

902 903 904 905 906 907
/**
 * stmmac_clear_descriptors: clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;
	unsigned int txsize = priv->dma_tx_size;
	unsigned int rxsize = priv->dma_rx_size;

	/* Clear the Rx/Tx descriptors */
	for (i = 0; i < rxsize; i++)
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
						     (i == rxsize - 1));
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
						     (i == rxsize - 1));
	for (i = 0; i < txsize; i++)
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
						     (i == txsize - 1));
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
						     (i == txsize - 1));
}

static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
				  int i)
{
	struct sk_buff *skb;

	skb = __netdev_alloc_skb(priv->dev, priv->dma_buf_sz + NET_IP_ALIGN,
				 GFP_KERNEL);
942
	if (!skb) {
943
		pr_err("%s: Rx init fails; skb is NULL\n", __func__);
944
		return -ENOMEM;
945 946 947 948 949 950
	}
	skb_reserve(skb, NET_IP_ALIGN);
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
951 952 953 954 955
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
		pr_err("%s: DMA mapping error\n", __func__);
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
956 957 958 959 960 961 962 963 964 965

	p->des2 = priv->rx_skbuff_dma[i];

	if ((priv->mode == STMMAC_RING_MODE) &&
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
		priv->hw->ring->init_desc3(p);

	return 0;
}

966 967 968 969 970 971 972 973 974 975
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

976 977 978 979
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * Description:  this function initializes the DMA RX/TX descriptors
980 981
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
982
 */
983
static int init_dma_desc_rings(struct net_device *dev)
984 985 986 987 988
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
	unsigned int txsize = priv->dma_tx_size;
	unsigned int rxsize = priv->dma_rx_size;
989
	unsigned int bfsize = 0;
990
	int ret = -ENOMEM;
991

992
	/* Set the max buffer size according to the DESC mode
G
Giuseppe CAVALLARO 已提交
993 994
	 * and the MTU. Note that RING mode allows 16KiB bsize.
	 */
995 996
	if (priv->mode == STMMAC_RING_MODE)
		bfsize = priv->hw->ring->set_16kib_bfsize(dev->mtu);
997

998
	if (bfsize < BUF_SIZE_16KiB)
999
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1000

1001 1002 1003
	if (netif_msg_probe(priv))
		pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
			 txsize, rxsize, bfsize);
1004

1005 1006 1007 1008 1009 1010
	if (priv->extend_desc) {
		priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
						   sizeof(struct
							  dma_extended_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1011 1012 1013
		if (!priv->dma_erx)
			goto err_dma;

1014 1015 1016 1017 1018
		priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
						   sizeof(struct
							  dma_extended_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1019 1020 1021 1022 1023 1024
		if (!priv->dma_etx) {
			dma_free_coherent(priv->device, priv->dma_rx_size *
					sizeof(struct dma_extended_desc),
					priv->dma_erx, priv->dma_rx_phy);
			goto err_dma;
		}
1025 1026 1027 1028 1029
	} else {
		priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
						  sizeof(struct dma_desc),
						  &priv->dma_rx_phy,
						  GFP_KERNEL);
1030 1031 1032
		if (!priv->dma_rx)
			goto err_dma;

1033 1034 1035 1036
		priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
						  sizeof(struct dma_desc),
						  &priv->dma_tx_phy,
						  GFP_KERNEL);
1037 1038 1039 1040 1041 1042
		if (!priv->dma_tx) {
			dma_free_coherent(priv->device, priv->dma_rx_size *
					sizeof(struct dma_desc),
					priv->dma_rx, priv->dma_rx_phy);
			goto err_dma;
		}
1043 1044
	}

1045 1046
	priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
					    GFP_KERNEL);
1047 1048 1049
	if (!priv->rx_skbuff_dma)
		goto err_rx_skbuff_dma;

1050 1051
	priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
					GFP_KERNEL);
1052 1053 1054
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1055
	priv->tx_skbuff_dma = kmalloc_array(txsize, sizeof(dma_addr_t),
G
Giuseppe CAVALLARO 已提交
1056
					    GFP_KERNEL);
1057 1058 1059
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1060 1061
	priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
					GFP_KERNEL);
1062 1063 1064
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

1065
	if (netif_msg_probe(priv)) {
1066 1067
		pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
			 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
1068

1069 1070 1071
		/* RX INITIALIZATION */
		pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
	}
1072
	for (i = 0; i < rxsize; i++) {
1073 1074 1075 1076 1077
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1078

1079 1080 1081
		ret = stmmac_init_rx_buffers(priv, p, i);
		if (ret)
			goto err_init_rx_buffers;
1082

1083 1084 1085 1086
		if (netif_msg_probe(priv))
			pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
				 priv->rx_skbuff[i]->data,
				 (unsigned int)priv->rx_skbuff_dma[i]);
1087 1088 1089 1090 1091 1092
	}
	priv->cur_rx = 0;
	priv->dirty_rx = (unsigned int)(i - rxsize);
	priv->dma_buf_sz = bfsize;
	buf_sz = bfsize;

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
			priv->hw->chain->init(priv->dma_erx, priv->dma_rx_phy,
					      rxsize, 1);
			priv->hw->chain->init(priv->dma_etx, priv->dma_tx_phy,
					      txsize, 1);
		} else {
			priv->hw->chain->init(priv->dma_rx, priv->dma_rx_phy,
					      rxsize, 0);
			priv->hw->chain->init(priv->dma_tx, priv->dma_tx_phy,
					      txsize, 0);
		}
	}

1108 1109
	/* TX INITIALIZATION */
	for (i = 0; i < txsize; i++) {
1110 1111 1112 1113 1114 1115
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
		p->des2 = 0;
1116
		priv->tx_skbuff_dma[i] = 0;
1117 1118
		priv->tx_skbuff[i] = NULL;
	}
1119

1120 1121 1122
	priv->dirty_tx = 0;
	priv->cur_tx = 0;

1123
	stmmac_clear_descriptors(priv);
1124

1125 1126
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
err_rx_skbuff_dma:
	if (priv->extend_desc) {
		dma_free_coherent(priv->device, priv->dma_tx_size *
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
		dma_free_coherent(priv->device, priv->dma_rx_size *
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	} else {
		dma_free_coherent(priv->device,
				priv->dma_tx_size * sizeof(struct dma_desc),
				priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
				priv->dma_rx_size * sizeof(struct dma_desc),
				priv->dma_rx, priv->dma_rx_phy);
	}
err_dma:
	return ret;
1157 1158 1159 1160 1161 1162
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1163 1164
	for (i = 0; i < priv->dma_rx_size; i++)
		stmmac_free_rx_buffers(priv, i);
1165 1166 1167 1168 1169 1170 1171 1172
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

	for (i = 0; i < priv->dma_tx_size; i++) {
		if (priv->tx_skbuff[i] != NULL) {
1173 1174 1175 1176 1177 1178
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((priv->dma_etx + i)->basic);
			else
				p = priv->dma_tx + i;

1179 1180 1181
			if (priv->tx_skbuff_dma[i])
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i],
1182 1183
						 priv->hw->desc->get_tx_len(p),
						 DMA_TO_DEVICE);
1184 1185
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
1186
			priv->tx_skbuff_dma[i] = 0;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
		}
	}
}

static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1197
	/* Free DMA regions of consistent memory previously allocated */
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
				  priv->dma_tx_size * sizeof(struct dma_desc),
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
				  priv->dma_rx_size * sizeof(struct dma_desc),
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
		dma_free_coherent(priv->device, priv->dma_tx_size *
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
		dma_free_coherent(priv->device, priv->dma_rx_size *
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1213 1214
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1215
	kfree(priv->tx_skbuff_dma);
1216 1217 1218 1219 1220
	kfree(priv->tx_skbuff);
}

/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1221
 *  @priv: driver private structure
1222
 *  Description: it sets the DMA operation mode: tx/rx DMA thresholds
1223
 *  or Store-And-Forward capability.
1224 1225 1226
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1227
	if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1228 1229 1230
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1231 1232 1233 1234
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
G
Giuseppe CAVALLARO 已提交
1235
		priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE);
1236 1237 1238
		tc = SF_DMA_MODE;
	} else
		priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
1239 1240 1241
}

/**
1242
 * stmmac_tx_clean:
1243
 * @priv: driver private structure
1244 1245
 * Description: it reclaims resources after transmission completes.
 */
1246
static void stmmac_tx_clean(struct stmmac_priv *priv)
1247 1248 1249
{
	unsigned int txsize = priv->dma_tx_size;

1250 1251
	spin_lock(&priv->tx_lock);

1252 1253
	priv->xstats.tx_clean++;

1254 1255 1256 1257
	while (priv->dirty_tx != priv->cur_tx) {
		int last;
		unsigned int entry = priv->dirty_tx % txsize;
		struct sk_buff *skb = priv->tx_skbuff[entry];
1258 1259 1260
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1261
			p = (struct dma_desc *)(priv->dma_etx + entry);
1262 1263
		else
			p = priv->dma_tx + entry;
1264 1265

		/* Check if the descriptor is owned by the DMA. */
1266
		if (priv->hw->desc->get_tx_owner(p))
1267 1268
			break;

1269
		/* Verify tx error by looking at the last segment. */
1270
		last = priv->hw->desc->get_tx_ls(p);
1271 1272
		if (likely(last)) {
			int tx_error =
G
Giuseppe CAVALLARO 已提交
1273 1274 1275
			    priv->hw->desc->tx_status(&priv->dev->stats,
						      &priv->xstats, p,
						      priv->ioaddr);
1276 1277 1278 1279 1280
			if (likely(tx_error == 0)) {
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
			} else
				priv->dev->stats.tx_errors++;
1281 1282

			stmmac_get_tx_hwtstamp(priv, entry, skb);
1283
		}
1284 1285 1286
		if (netif_msg_tx_done(priv))
			pr_debug("%s: curr %d, dirty %d\n", __func__,
				 priv->cur_tx, priv->dirty_tx);
1287

1288 1289 1290
		if (likely(priv->tx_skbuff_dma[entry])) {
			dma_unmap_single(priv->device,
					 priv->tx_skbuff_dma[entry],
1291
					 priv->hw->desc->get_tx_len(p),
1292
					 DMA_TO_DEVICE);
1293 1294
			priv->tx_skbuff_dma[entry] = 0;
		}
1295
		priv->hw->ring->clean_desc3(priv, p);
1296 1297

		if (likely(skb != NULL)) {
E
Eric Dumazet 已提交
1298
			dev_kfree_skb(skb);
1299 1300 1301
			priv->tx_skbuff[entry] = NULL;
		}

1302
		priv->hw->desc->release_tx_desc(p, priv->mode);
1303

1304
		priv->dirty_tx++;
1305 1306 1307 1308 1309
	}
	if (unlikely(netif_queue_stopped(priv->dev) &&
		     stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
		netif_tx_lock(priv->dev);
		if (netif_queue_stopped(priv->dev) &&
G
Giuseppe CAVALLARO 已提交
1310
		    stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
1311 1312
			if (netif_msg_tx_done(priv))
				pr_debug("%s: restart transmit\n", __func__);
1313 1314 1315 1316
			netif_wake_queue(priv->dev);
		}
		netif_tx_unlock(priv->dev);
	}
1317 1318 1319

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1320
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1321
	}
1322
	spin_unlock(&priv->tx_lock);
1323 1324
}

1325
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
1326
{
1327
	priv->hw->dma->enable_dma_irq(priv->ioaddr);
1328 1329
}

1330
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
1331
{
1332
	priv->hw->dma->disable_dma_irq(priv->ioaddr);
1333 1334 1335
}

/**
1336 1337
 * stmmac_tx_err: irq tx error mng function
 * @priv: driver private structure
1338 1339 1340 1341 1342
 * Description: it cleans the descriptors and restarts the transmission
 * in case of errors.
 */
static void stmmac_tx_err(struct stmmac_priv *priv)
{
1343 1344
	int i;
	int txsize = priv->dma_tx_size;
1345 1346
	netif_stop_queue(priv->dev);

1347
	priv->hw->dma->stop_tx(priv->ioaddr);
1348
	dma_free_tx_skbufs(priv);
1349 1350 1351 1352 1353 1354 1355 1356 1357
	for (i = 0; i < txsize; i++)
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
						     (i == txsize - 1));
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
						     (i == txsize - 1));
1358 1359
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
1360
	priv->hw->dma->start_tx(priv->ioaddr);
1361 1362 1363 1364 1365

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1366 1367 1368 1369 1370 1371 1372 1373
/**
 * stmmac_dma_interrupt: DMA ISR
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
 * It calls the dwmac dma routine to understand which type of interrupt
 * happened. In case of there is a Normal interrupt and either TX or RX
 * interrupt happened so the NAPI is scheduled.
 */
1374 1375 1376 1377
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
	int status;

1378
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1379 1380 1381 1382 1383 1384 1385
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
			stmmac_disable_dma_irq(priv);
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1386 1387 1388
		/* Try to bump up the dma threshold on this failure */
		if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
			tc += 64;
1389
			priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
1390
			priv->xstats.threshold = tc;
1391
		}
1392 1393
	} else if (unlikely(status == tx_hard_error))
		stmmac_tx_err(priv);
1394 1395
}

1396 1397 1398 1399 1400
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1401 1402 1403
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
G
Giuseppe CAVALLARO 已提交
1404
	    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1405 1406

	dwmac_mmc_intr_all_mask(priv->ioaddr);
G
Giuseppe CAVALLARO 已提交
1407 1408 1409 1410 1411

	if (priv->dma_cap.rmon) {
		dwmac_mmc_ctrl(priv->ioaddr, mode);
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1412
		pr_info(" No MAC Management Counters available\n");
1413 1414
}

1415 1416 1417 1418
static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
{
	u32 hwid = priv->hw->synopsys_uid;

G
Giuseppe CAVALLARO 已提交
1419
	/* Check Synopsys Id (not available on old chips) */
1420 1421 1422 1423
	if (likely(hwid)) {
		u32 uid = ((hwid & 0x0000ff00) >> 8);
		u32 synid = (hwid & 0x000000ff);

1424
		pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
1425 1426 1427 1428 1429 1430
			uid, synid);

		return synid;
	}
	return 0;
}
1431

1432
/**
1433 1434 1435 1436 1437
 * stmmac_selec_desc_mode: to select among: normal/alternate/extend descriptors
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
 * In case of Enhanced/Alternate, it looks at the extended descriptors are
 * supported by the HW cap. register.
1438
 */
1439 1440 1441 1442
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
		pr_info(" Enhanced/Alternate descriptors\n");
1443 1444 1445 1446 1447 1448 1449 1450

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
			pr_info("\tEnabled extended descriptors\n");
			priv->extend_desc = 1;
		} else
			pr_warn("Extended descriptors not supported\n");

1451 1452 1453 1454 1455 1456 1457 1458
		priv->hw->desc = &enh_desc_ops;
	} else {
		pr_info(" Normal descriptors\n");
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1459 1460
 * stmmac_get_hw_features: get MAC capabilities from the HW cap. register.
 * @priv: driver private structure
1461 1462 1463 1464 1465
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1466 1467 1468
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1469
	u32 hw_cap = 0;
1470

1471 1472
	if (priv->hw->dma->get_hw_feature) {
		hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
1473

1474 1475 1476 1477
		priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
		priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
		priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
		priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
G
Giuseppe CAVALLARO 已提交
1478
		priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
1479 1480 1481
		priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
		priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
		priv->dma_cap.pmt_remote_wake_up =
G
Giuseppe CAVALLARO 已提交
1482
		    (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
1483
		priv->dma_cap.pmt_magic_frame =
G
Giuseppe CAVALLARO 已提交
1484
		    (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
1485
		/* MMC */
1486
		priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
G
Giuseppe CAVALLARO 已提交
1487
		/* IEEE 1588-2002 */
1488
		priv->dma_cap.time_stamp =
G
Giuseppe CAVALLARO 已提交
1489 1490
		    (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
		/* IEEE 1588-2008 */
1491
		priv->dma_cap.atime_stamp =
G
Giuseppe CAVALLARO 已提交
1492
		    (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
1493
		/* 802.3az - Energy-Efficient Ethernet (EEE) */
1494 1495
		priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
		priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
1496
		/* TX and RX csum */
1497 1498
		priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
		priv->dma_cap.rx_coe_type1 =
G
Giuseppe CAVALLARO 已提交
1499
		    (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
1500
		priv->dma_cap.rx_coe_type2 =
G
Giuseppe CAVALLARO 已提交
1501
		    (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
1502
		priv->dma_cap.rxfifo_over_2048 =
G
Giuseppe CAVALLARO 已提交
1503
		    (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
1504
		/* TX and RX number of channels */
1505
		priv->dma_cap.number_rx_channel =
G
Giuseppe CAVALLARO 已提交
1506
		    (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
1507
		priv->dma_cap.number_tx_channel =
G
Giuseppe CAVALLARO 已提交
1508 1509 1510
		    (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
		/* Alternate (enhanced) DESC mode */
		priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
1511
	}
1512 1513 1514 1515

	return hw_cap;
}

1516 1517 1518 1519 1520 1521 1522
/**
 * stmmac_check_ether_addr: check if the MAC addr is valid
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1523 1524 1525 1526 1527 1528
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
		priv->hw->mac->get_umac_addr((void __iomem *)
					     priv->dev->base_addr,
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1529
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1530
			eth_hw_addr_random(priv->dev);
1531
	}
G
Giuseppe CAVALLARO 已提交
1532 1533
	pr_warn("%s: device MAC address %pM\n", priv->dev->name,
		priv->dev->dev_addr);
1534 1535
}

1536 1537 1538 1539 1540 1541 1542 1543
/**
 * stmmac_init_dma_engine: DMA init.
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1544 1545 1546
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
	int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
1547
	int mixed_burst = 0;
1548
	int atds = 0;
1549 1550 1551 1552

	if (priv->plat->dma_cfg) {
		pbl = priv->plat->dma_cfg->pbl;
		fixed_burst = priv->plat->dma_cfg->fixed_burst;
1553
		mixed_burst = priv->plat->dma_cfg->mixed_burst;
1554 1555 1556
		burst_len = priv->plat->dma_cfg->burst_len;
	}

1557 1558 1559
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1560
	return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
1561
				   burst_len, priv->dma_tx_phy,
1562
				   priv->dma_rx_phy, atds);
1563 1564
}

1565
/**
1566
 * stmmac_tx_timer: mitigation sw timer for tx.
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1579 1580
 * stmmac_init_tx_coalesce: init tx mitigation options.
 * @priv: driver private structure
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

1611
	clk_prepare_enable(priv->stmmac_clk);
1612 1613 1614

	stmmac_check_ether_addr(priv);

1615 1616
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
1617 1618 1619 1620
		ret = stmmac_init_phy(dev);
		if (ret) {
			pr_err("%s: Cannot attach to PHY (error: %d)\n",
			       __func__, ret);
1621
			goto phy_error;
1622
		}
1623
	}
1624 1625 1626 1627 1628

	/* Create and initialize the TX/RX descriptors chains. */
	priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
	priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
1629 1630 1631 1632 1633 1634

	ret = init_dma_desc_rings(dev);
	if (ret < 0) {
		pr_err("%s: DMA descriptors initialization failed\n", __func__);
		goto dma_desc_error;
	}
1635 1636

	/* DMA initialization and SW reset */
1637
	ret = stmmac_init_dma_engine(priv);
1638
	if (ret < 0) {
1639
		pr_err("%s: DMA engine initialization failed\n", __func__);
1640
		goto init_error;
1641 1642 1643
	}

	/* Copy the MAC addr into the HW  */
1644
	priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
1645

1646
	/* If required, perform hw setup of the bus. */
1647 1648
	if (priv->plat->bus_setup)
		priv->plat->bus_setup(priv->ioaddr);
1649

1650
	/* Initialize the MAC Core */
1651
	priv->hw->mac->core_init(priv->ioaddr);
1652

1653 1654
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
1655
			  IRQF_SHARED, dev->name, dev);
1656 1657 1658
	if (unlikely(ret < 0)) {
		pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
		       __func__, dev->irq, ret);
1659
		goto init_error;
1660 1661
	}

1662 1663 1664 1665 1666
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
G
Giuseppe CAVALLARO 已提交
1667 1668
			pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
			       __func__, priv->wol_irq, ret);
1669
			goto wolirq_error;
1670 1671 1672
		}
	}

1673 1674 1675 1676 1677 1678 1679
	/* Request the IRQ lines */
	if (priv->lpi_irq != -ENXIO) {
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
			pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
			       __func__, priv->lpi_irq, ret);
1680
			goto lpiirq_error;
1681 1682 1683
		}
	}

1684
	/* Enable the MAC Rx/Tx */
1685
	stmmac_set_mac(priv->ioaddr, true);
1686 1687 1688 1689 1690 1691 1692 1693

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

G
Giuseppe CAVALLARO 已提交
1694
	stmmac_mmc_setup(priv);
1695

1696 1697 1698
	ret = stmmac_init_ptp(priv);
	if (ret)
		pr_warn("%s: failed PTP initialisation\n", __func__);
1699

1700 1701 1702
#ifdef CONFIG_STMMAC_DEBUG_FS
	ret = stmmac_init_fs(dev);
	if (ret < 0)
G
Giuseppe CAVALLARO 已提交
1703
		pr_warn("%s: failed debugFS registration\n", __func__);
1704
#endif
1705
	/* Start the ball rolling... */
1706
	pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1707 1708
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);
1709 1710 1711

	/* Dump DMA/MAC registers */
	if (netif_msg_hw(priv)) {
1712 1713
		priv->hw->mac->dump_regs(priv->ioaddr);
		priv->hw->dma->dump_regs(priv->ioaddr);
1714 1715 1716 1717 1718
	}

	if (priv->phydev)
		phy_start(priv->phydev);

G
Giuseppe CAVALLARO 已提交
1719
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1720

G
Giuseppe CAVALLARO 已提交
1721
	priv->eee_enabled = stmmac_eee_init(priv);
1722

1723 1724
	stmmac_init_tx_coalesce(priv);

1725 1726 1727 1728 1729
	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

1730 1731 1732
	if (priv->pcs && priv->hw->mac->ctrl_ane)
		priv->hw->mac->ctrl_ane(priv->ioaddr, 0);

1733 1734
	napi_enable(&priv->napi);
	netif_start_queue(dev);
1735

1736
	return 0;
1737

1738
lpiirq_error:
1739 1740
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1741
wolirq_error:
1742 1743
	free_irq(dev->irq, dev);

1744 1745
init_error:
	free_dma_desc_resources(priv);
1746
dma_desc_error:
1747 1748
	if (priv->phydev)
		phy_disconnect(priv->phydev);
1749
phy_error:
1750
	clk_disable_unprepare(priv->stmmac_clk);
1751

1752
	return ret;
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

1765 1766 1767
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	/* Stop and disconnect the PHY */
	if (priv->phydev) {
		phy_stop(priv->phydev);
		phy_disconnect(priv->phydev);
		priv->phydev = NULL;
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

1779 1780
	del_timer_sync(&priv->txtimer);

1781 1782
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
1783 1784
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1785 1786
	if (priv->lpi_irq != -ENXIO)
		free_irq(priv->lpi_irq, dev);
1787 1788

	/* Stop TX/RX DMA and clear the descriptors */
1789 1790
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
1791 1792 1793 1794

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

1795
	/* Disable the MAC Rx/Tx */
1796
	stmmac_set_mac(priv->ioaddr, false);
1797 1798 1799

	netif_carrier_off(dev);

1800 1801 1802
#ifdef CONFIG_STMMAC_DEBUG_FS
	stmmac_exit_fs();
#endif
1803
	clk_disable_unprepare(priv->stmmac_clk);
1804

1805 1806
	stmmac_release_ptp(priv);

1807 1808 1809 1810
	return 0;
}

/**
1811
 *  stmmac_xmit: Tx entry point of the driver
1812 1813
 *  @skb : the socket buffer
 *  @dev : device pointer
1814 1815 1816
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
1817 1818 1819 1820 1821 1822
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	unsigned int txsize = priv->dma_tx_size;
	unsigned int entry;
1823
	int i, csum_insertion = 0, is_jumbo = 0;
1824 1825
	int nfrags = skb_shinfo(skb)->nr_frags;
	struct dma_desc *desc, *first;
1826
	unsigned int nopaged_len = skb_headlen(skb);
1827 1828 1829 1830 1831

	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
G
Giuseppe CAVALLARO 已提交
1832
			pr_err("%s: Tx Ring full when queue awake\n", __func__);
1833 1834 1835 1836
		}
		return NETDEV_TX_BUSY;
	}

1837 1838
	spin_lock(&priv->tx_lock);

1839 1840 1841
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

1842 1843
	entry = priv->cur_tx % txsize;

1844
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
1845

1846
	if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1847
		desc = (struct dma_desc *)(priv->dma_etx + entry);
1848 1849 1850
	else
		desc = priv->dma_tx + entry;

1851 1852 1853
	first = desc;

	priv->tx_skbuff[entry] = skb;
1854

1855 1856 1857 1858 1859 1860 1861
	/* To program the descriptors according to the size of the frame */
	if (priv->mode == STMMAC_RING_MODE) {
		is_jumbo = priv->hw->ring->is_jumbo_frm(skb->len,
							priv->plat->enh_desc);
		if (unlikely(is_jumbo))
			entry = priv->hw->ring->jumbo_frm(priv, skb,
							  csum_insertion);
1862
	} else {
1863
		is_jumbo = priv->hw->chain->is_jumbo_frm(skb->len,
G
Giuseppe CAVALLARO 已提交
1864
							 priv->plat->enh_desc);
1865 1866 1867 1868 1869
		if (unlikely(is_jumbo))
			entry = priv->hw->chain->jumbo_frm(priv, skb,
							   csum_insertion);
	}
	if (likely(!is_jumbo)) {
1870
		desc->des2 = dma_map_single(priv->device, skb->data,
G
Giuseppe CAVALLARO 已提交
1871
					    nopaged_len, DMA_TO_DEVICE);
1872
		priv->tx_skbuff_dma[entry] = desc->des2;
1873
		priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
1874 1875
						csum_insertion, priv->mode);
	} else
1876
		desc = first;
1877 1878

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
1879 1880
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
1881 1882

		entry = (++priv->cur_tx) % txsize;
1883
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1884
			desc = (struct dma_desc *)(priv->dma_etx + entry);
1885 1886
		else
			desc = priv->dma_tx + entry;
1887

1888 1889
		desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
					      DMA_TO_DEVICE);
1890
		priv->tx_skbuff_dma[entry] = desc->des2;
1891
		priv->tx_skbuff[entry] = NULL;
1892 1893
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
						priv->mode);
1894
		wmb();
1895
		priv->hw->desc->set_tx_owner(desc);
1896
		wmb();
1897 1898
	}

1899
	/* Finalize the latest segment. */
1900
	priv->hw->desc->close_tx_desc(desc);
1901

1902
	wmb();
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
	/* According to the coalesce parameter the IC bit for the latest
	 * segment could be reset and the timer re-started to invoke the
	 * stmmac_tx function. This approach takes care about the fragments.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames > priv->tx_count_frames) {
		priv->hw->desc->clear_tx_ic(desc);
		priv->xstats.tx_reset_ic_bit++;
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else
		priv->tx_count_frames = 0;
1915

1916
	/* To avoid raise condition */
1917
	priv->hw->desc->set_tx_owner(first);
1918
	wmb();
1919 1920 1921 1922

	priv->cur_tx++;

	if (netif_msg_pktdata(priv)) {
1923
		pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
G
Giuseppe CAVALLARO 已提交
1924 1925
			__func__, (priv->cur_tx % txsize),
			(priv->dirty_tx % txsize), entry, first, nfrags);
1926

1927 1928 1929 1930 1931
		if (priv->extend_desc)
			stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
		else
			stmmac_display_ring((void *)priv->dma_tx, txsize, 0);

1932
		pr_debug(">>> frame to be transmitted: ");
1933 1934 1935
		print_pkt(skb->data, skb->len);
	}
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
1936 1937
		if (netif_msg_hw(priv))
			pr_debug("%s: stop transmitted packets\n", __func__);
1938 1939 1940 1941 1942
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

1943 1944 1945 1946 1947 1948 1949 1950 1951
	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
1952

1953 1954
	priv->hw->dma->enable_dma_transmission(priv->ioaddr);

1955 1956
	spin_unlock(&priv->tx_lock);

1957 1958 1959
	return NETDEV_TX_OK;
}

1960 1961 1962 1963 1964 1965
/**
 * stmmac_rx_refill: refill used skb preallocated buffers
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
1966 1967 1968 1969 1970 1971 1972
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	unsigned int rxsize = priv->dma_rx_size;
	int bfsize = priv->dma_buf_sz;

	for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
		unsigned int entry = priv->dirty_rx % rxsize;
1973 1974 1975
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1976
			p = (struct dma_desc *)(priv->dma_erx + entry);
1977 1978 1979
		else
			p = priv->dma_rx + entry;

1980 1981 1982
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
1983
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
1984 1985 1986 1987 1988 1989 1990 1991 1992

			if (unlikely(skb == NULL))
				break;

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);

1993
			p->des2 = priv->rx_skbuff_dma[entry];
1994

1995
			priv->hw->ring->refill_desc3(priv, p);
1996

1997 1998
			if (netif_msg_rx_status(priv))
				pr_debug("\trefill entry #%d\n", entry);
1999
		}
2000
		wmb();
2001
		priv->hw->desc->set_rx_owner(p);
2002
		wmb();
2003 2004 2005
	}
}

2006 2007 2008 2009 2010 2011 2012
/**
 * stmmac_rx_refill: refill used skb preallocated buffers
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2013 2014 2015 2016 2017 2018
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
	unsigned int rxsize = priv->dma_rx_size;
	unsigned int entry = priv->cur_rx % rxsize;
	unsigned int next_entry;
	unsigned int count = 0;
G
Giuseppe CAVALLARO 已提交
2019
	int coe = priv->plat->rx_coe;
2020

2021 2022
	if (netif_msg_rx_status(priv)) {
		pr_debug("%s: descriptor ring:\n", __func__);
2023
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2024
			stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
2025 2026
		else
			stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
2027
	}
2028
	while (count < limit) {
2029
		int status;
2030
		struct dma_desc *p;
2031

2032
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2033
			p = (struct dma_desc *)(priv->dma_erx + entry);
2034
		else
G
Giuseppe CAVALLARO 已提交
2035
			p = priv->dma_rx + entry;
2036 2037

		if (priv->hw->desc->get_rx_owner(p))
2038 2039 2040 2041 2042
			break;

		count++;

		next_entry = (++priv->cur_rx) % rxsize;
2043
		if (priv->extend_desc)
2044
			prefetch(priv->dma_erx + next_entry);
2045
		else
2046
			prefetch(priv->dma_rx + next_entry);
2047 2048

		/* read the status of the incoming frame */
2049 2050 2051 2052 2053 2054 2055
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2056
		if (unlikely(status == discard_frame)) {
2057
			priv->dev->stats.rx_errors++;
2058 2059 2060 2061 2062 2063 2064 2065
			if (priv->hwts_rx_en && !priv->extend_desc) {
				/* DESC2 & DESC3 will be overwitten by device
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2066 2067 2068
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2069 2070
			}
		} else {
2071
			struct sk_buff *skb;
2072
			int frame_len;
2073

G
Giuseppe CAVALLARO 已提交
2074 2075
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

2076
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2077 2078
			 * Type frames (LLC/LLC-SNAP)
			 */
2079 2080
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2081

2082
			if (netif_msg_rx_status(priv)) {
2083
				pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
G
Giuseppe CAVALLARO 已提交
2084
					 p, entry, p->des2);
2085 2086 2087 2088
				if (frame_len > ETH_FRAME_LEN)
					pr_debug("\tframe size %d, COE: %d\n",
						 frame_len, status);
			}
2089 2090 2091
			skb = priv->rx_skbuff[entry];
			if (unlikely(!skb)) {
				pr_err("%s: Inconsistent Rx descriptor chain\n",
G
Giuseppe CAVALLARO 已提交
2092
				       priv->dev->name);
2093 2094 2095 2096 2097 2098
				priv->dev->stats.rx_dropped++;
				break;
			}
			prefetch(skb->data - NET_IP_ALIGN);
			priv->rx_skbuff[entry] = NULL;

2099 2100
			stmmac_get_rx_hwtstamp(priv, entry, skb);

2101 2102 2103 2104
			skb_put(skb, frame_len);
			dma_unmap_single(priv->device,
					 priv->rx_skbuff_dma[entry],
					 priv->dma_buf_sz, DMA_FROM_DEVICE);
2105

2106
			if (netif_msg_pktdata(priv)) {
2107
				pr_debug("frame received (%dbytes)", frame_len);
2108 2109
				print_pkt(skb->data, frame_len);
			}
2110

2111 2112
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2113
			if (unlikely(!coe))
2114
				skb_checksum_none_assert(skb);
2115
			else
2116
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2117 2118

			napi_gro_receive(&priv->napi, skb);
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2139
 *  To look at the incoming frames and clear the tx resources.
2140 2141 2142 2143 2144 2145
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;

2146 2147
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2148

2149
	work_done = stmmac_rx(priv, budget);
2150 2151
	if (work_done < budget) {
		napi_complete(napi);
2152
		stmmac_enable_dma_irq(priv);
2153 2154 2155 2156 2157 2158 2159 2160
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2161
 *   complete within a reasonable time. The driver will mark the error in the
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Clear Tx resources and restart transmitting again */
	stmmac_tx_err(priv);
}

/* Configuration changes (passed on by ifconfig) */
static int stmmac_config(struct net_device *dev, struct ifmap *map)
{
	if (dev->flags & IFF_UP)	/* can't act on a running interface */
		return -EBUSY;

	/* Don't allow changing the I/O address */
	if (map->base_addr != dev->base_addr) {
G
Giuseppe CAVALLARO 已提交
2181
		pr_warn("%s: can't change I/O address\n", dev->name);
2182 2183 2184 2185 2186
		return -EOPNOTSUPP;
	}

	/* Don't allow changing the IRQ */
	if (map->irq != dev->irq) {
G
Giuseppe CAVALLARO 已提交
2187
		pr_warn("%s: not change IRQ number %d\n", dev->name, dev->irq);
2188 2189 2190 2191 2192 2193 2194
		return -EOPNOTSUPP;
	}

	return 0;
}

/**
2195
 *  stmmac_set_rx_mode - entry point for multicast addressing
2196 2197 2198 2199 2200 2201 2202
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2203
static void stmmac_set_rx_mode(struct net_device *dev)
2204 2205 2206 2207
{
	struct stmmac_priv *priv = netdev_priv(dev);

	spin_lock(&priv->lock);
2208
	priv->hw->mac->set_filter(dev, priv->synopsys_id);
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
	spin_unlock(&priv->lock);
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int max_mtu;

	if (netif_running(dev)) {
		pr_err("%s: must be stopped to change its MTU\n", dev->name);
		return -EBUSY;
	}

2233
	if (priv->plat->enh_desc)
2234 2235
		max_mtu = JUMBO_LEN;
	else
2236
		max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
2237 2238 2239 2240 2241 2242

	if ((new_mtu < 46) || (new_mtu > max_mtu)) {
		pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
		return -EINVAL;
	}

2243 2244 2245 2246 2247 2248
	dev->mtu = new_mtu;
	netdev_update_features(dev);

	return 0;
}

2249
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2250
					     netdev_features_t features)
2251 2252 2253
{
	struct stmmac_priv *priv = netdev_priv(dev);

2254
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
2255
		features &= ~NETIF_F_RXCSUM;
2256 2257
	else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
		features &= ~NETIF_F_IPV6_CSUM;
2258 2259 2260
	if (!priv->plat->tx_coe)
		features &= ~NETIF_F_ALL_CSUM;

2261 2262 2263
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
G
Giuseppe CAVALLARO 已提交
2264 2265
	 * the TX csum insertionin the TDES and not use SF.
	 */
2266 2267
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
		features &= ~NETIF_F_ALL_CSUM;
2268

2269
	return features;
2270 2271
}

2272 2273 2274 2275 2276 2277 2278 2279
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
 *  It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
 *  interrupts.
 */
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	if (unlikely(!dev)) {
		pr_err("%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

2290 2291 2292
	/* To handle GMAC own interrupts */
	if (priv->plat->has_gmac) {
		int status = priv->hw->mac->host_irq_status((void __iomem *)
2293 2294
							    dev->base_addr,
							    &priv->xstats);
2295 2296
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
2297
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
2298
				priv->tx_path_in_lpi_mode = true;
2299
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
2300 2301 2302
				priv->tx_path_in_lpi_mode = false;
		}
	}
2303

2304
	/* To handle DMA interrupts */
2305
	stmmac_dma_interrupt(priv);
2306 2307 2308 2309 2310 2311

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
2312 2313
 * to allow network I/O with interrupts disabled.
 */
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
2329
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
2330 2331 2332 2333
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2334
	int ret = -EOPNOTSUPP;
2335 2336 2337 2338

	if (!netif_running(dev))
		return -EINVAL;

2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (!priv->phydev)
			return -EINVAL;
		ret = phy_mii_ioctl(priv->phydev, rq, cmd);
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
2353

2354 2355 2356
	return ret;
}

2357 2358 2359
#ifdef CONFIG_STMMAC_DEBUG_FS
static struct dentry *stmmac_fs_dir;
static struct dentry *stmmac_rings_status;
2360
static struct dentry *stmmac_dma_cap;
2361

2362
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
2363
			       struct seq_file *seq)
2364 2365
{
	int i;
G
Giuseppe CAVALLARO 已提交
2366 2367
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
2368

2369 2370 2371 2372 2373
	for (i = 0; i < size; i++) {
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2374 2375
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2376 2377 2378 2379 2380
				   ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2381 2382
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2383 2384 2385
				   p->des2, p->des3);
			p++;
		}
2386 2387
		seq_printf(seq, "\n");
	}
2388
}
2389

2390 2391 2392 2393 2394 2395
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
	unsigned int txsize = priv->dma_tx_size;
	unsigned int rxsize = priv->dma_rx_size;
2396

2397 2398
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
G
Giuseppe CAVALLARO 已提交
2399
		sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
2400
		seq_printf(seq, "Extended TX descriptor ring:\n");
G
Giuseppe CAVALLARO 已提交
2401
		sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
2402 2403 2404 2405 2406
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
		sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
		seq_printf(seq, "TX descriptor ring:\n");
		sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
2422
	.release = single_release,
2423 2424
};

2425 2426 2427 2428 2429
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

2430
	if (!priv->hw_cap_support) {
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

	seq_printf(seq, "\t10/100 Mbps %s\n",
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
	seq_printf(seq, "\t1000 Mbps %s\n",
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
	seq_printf(seq, "\tHalf duple %s\n",
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
2494
	.release = single_release,
2495 2496
};

2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
static int stmmac_init_fs(struct net_device *dev)
{
	/* Create debugfs entries */
	stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

	if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
		pr_err("ERROR %s, debugfs create directory failed\n",
		       STMMAC_RESOURCE_NAME);

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
	stmmac_rings_status = debugfs_create_file("descriptors_status",
G
Giuseppe CAVALLARO 已提交
2511 2512
						  S_IRUGO, stmmac_fs_dir, dev,
						  &stmmac_rings_status_fops);
2513 2514 2515 2516 2517 2518 2519 2520

	if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
		pr_info("ERROR creating stmmac ring debugfs file\n");
		debugfs_remove(stmmac_fs_dir);

		return -ENOMEM;
	}

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	/* Entry to report the DMA HW features */
	stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
					     dev, &stmmac_dma_cap_fops);

	if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
		pr_info("ERROR creating stmmac MMC debugfs file\n");
		debugfs_remove(stmmac_rings_status);
		debugfs_remove(stmmac_fs_dir);

		return -ENOMEM;
	}

2533 2534 2535 2536 2537 2538
	return 0;
}

static void stmmac_exit_fs(void)
{
	debugfs_remove(stmmac_rings_status);
2539
	debugfs_remove(stmmac_dma_cap);
2540 2541 2542 2543
	debugfs_remove(stmmac_fs_dir);
}
#endif /* CONFIG_STMMAC_DEBUG_FS */

2544 2545 2546 2547 2548
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
2549
	.ndo_fix_features = stmmac_fix_features,
2550
	.ndo_set_rx_mode = stmmac_set_rx_mode,
2551 2552 2553 2554 2555 2556 2557 2558 2559
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
	.ndo_set_config = stmmac_config,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

2560 2561
/**
 *  stmmac_hw_init - Init the MAC device
2562
 *  @priv: driver private structure
2563 2564 2565 2566 2567 2568 2569 2570
 *  Description: this function detects which MAC device
 *  (GMAC/MAC10-100) has to attached, checks the HW capability
 *  (if supported) and sets the driver's features (for example
 *  to use the ring or chaine mode or support the normal/enh
 *  descriptor structure).
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
2571
	int ret;
2572 2573 2574
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
2575 2576
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
2577
		mac = dwmac1000_setup(priv->ioaddr);
2578
	} else {
2579
		mac = dwmac100_setup(priv->ioaddr);
2580
	}
2581 2582 2583 2584 2585 2586
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

	/* Get and dump the chip ID */
2587
	priv->synopsys_id = stmmac_get_synopsys_id(priv);
2588

2589
	/* To use the chained or ring mode */
G
Giuseppe CAVALLARO 已提交
2590
	if (chain_mode) {
2591 2592 2593 2594 2595 2596 2597 2598 2599
		priv->hw->chain = &chain_mode_ops;
		pr_info(" Chain mode enabled\n");
		priv->mode = STMMAC_CHAIN_MODE;
	} else {
		priv->hw->ring = &ring_mode_ops;
		pr_info(" Ring mode enabled\n");
		priv->mode = STMMAC_RING_MODE;
	}

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
		pr_info(" DMA HW capability register supported");

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
2612 2613 2614 2615 2616 2617 2618 2619

		priv->plat->tx_coe = priv->dma_cap.tx_coe;

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

2620 2621 2622
	} else
		pr_info(" No HW DMA feature register supported");

2623 2624 2625
	/* To use alternate (extended) or normal descriptor structures */
	stmmac_selec_desc_mode(priv);

2626 2627
	ret = priv->hw->mac->rx_ipc(priv->ioaddr);
	if (!ret) {
G
Giuseppe CAVALLARO 已提交
2628
		pr_warn(" RX IPC Checksum Offload not configured.\n");
2629 2630 2631 2632 2633 2634
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
	}

	if (priv->plat->rx_coe)
		pr_info(" RX Checksum Offload Engine supported (type %d)\n",
			priv->plat->rx_coe);
2635 2636 2637 2638 2639 2640 2641 2642
	if (priv->plat->tx_coe)
		pr_info(" TX Checksum insertion supported\n");

	if (priv->plat->pmt) {
		pr_info(" Wake-Up On Lan supported\n");
		device_set_wakeup_capable(priv->device, 1);
	}

2643
	return 0;
2644 2645
}

2646
/**
2647 2648
 * stmmac_dvr_probe
 * @device: device pointer
2649 2650
 * @plat_dat: platform data pointer
 * @addr: iobase memory address
2651 2652
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
2653
 */
2654
struct stmmac_priv *stmmac_dvr_probe(struct device *device,
2655 2656
				     struct plat_stmmacenet_data *plat_dat,
				     void __iomem *addr)
2657 2658
{
	int ret = 0;
2659 2660
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
2661

2662
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
2663
	if (!ndev)
2664 2665 2666 2667 2668 2669 2670
		return NULL;

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
2671

2672
	ether_setup(ndev);
2673

2674
	stmmac_set_ethtool_ops(ndev);
2675 2676 2677 2678 2679 2680 2681
	priv->pause = pause;
	priv->plat = plat_dat;
	priv->ioaddr = addr;
	priv->dev->base_addr = (unsigned long)addr;

	/* Verify driver arguments */
	stmmac_verify_args();
2682

2683
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
2684 2685
	 * this needs to have multiple instances
	 */
2686 2687 2688 2689
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

	/* Init MAC and get the capabilities */
2690 2691 2692
	ret = stmmac_hw_init(priv);
	if (ret)
		goto error_free_netdev;
2693 2694

	ndev->netdev_ops = &stmmac_netdev_ops;
2695

2696 2697
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
2698 2699
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
2700 2701
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
2702
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
2703 2704 2705 2706 2707 2708
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
	}

2719
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
2720

2721
	spin_lock_init(&priv->lock);
2722
	spin_lock_init(&priv->tx_lock);
2723

2724
	ret = register_netdev(ndev);
2725
	if (ret) {
2726
		pr_err("%s: ERROR %i registering the device\n", __func__, ret);
2727
		goto error_netdev_register;
2728 2729
	}

2730
	priv->stmmac_clk = clk_get(priv->device, STMMAC_RESOURCE_NAME);
2731
	if (IS_ERR(priv->stmmac_clk)) {
G
Giuseppe CAVALLARO 已提交
2732
		pr_warn("%s: warning: cannot get CSR clock\n", __func__);
2733 2734
		goto error_clk_get;
	}
2735

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

2747 2748
	stmmac_check_pcs_mode(priv);

2749 2750
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
2751 2752 2753 2754 2755 2756 2757
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
			pr_debug("%s: MDIO bus (id: %d) registration failed",
				 __func__, priv->plat->bus_id);
			goto error_mdio_register;
		}
2758 2759
	}

2760
	return priv;
2761

2762 2763 2764
error_mdio_register:
	clk_put(priv->stmmac_clk);
error_clk_get:
2765
	unregister_netdev(ndev);
2766 2767
error_netdev_register:
	netif_napi_del(&priv->napi);
2768
error_free_netdev:
2769
	free_netdev(ndev);
2770

2771
	return NULL;
2772 2773 2774 2775
}

/**
 * stmmac_dvr_remove
2776
 * @ndev: net device pointer
2777
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
2778
 * changes the link status, releases the DMA descriptor rings.
2779
 */
2780
int stmmac_dvr_remove(struct net_device *ndev)
2781
{
2782
	struct stmmac_priv *priv = netdev_priv(ndev);
2783 2784 2785

	pr_info("%s:\n\tremoving driver", __func__);

2786 2787
	priv->hw->dma->stop_rx(priv->ioaddr);
	priv->hw->dma->stop_tx(priv->ioaddr);
2788

2789
	stmmac_set_mac(priv->ioaddr, false);
2790 2791
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI)
2792
		stmmac_mdio_unregister(ndev);
2793 2794 2795 2796 2797 2798 2799 2800
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
	free_netdev(ndev);

	return 0;
}

#ifdef CONFIG_PM
2801
int stmmac_suspend(struct net_device *ndev)
2802
{
2803
	struct stmmac_priv *priv = netdev_priv(ndev);
2804
	unsigned long flags;
2805

2806
	if (!ndev || !netif_running(ndev))
2807 2808
		return 0;

2809 2810 2811
	if (priv->phydev)
		phy_stop(priv->phydev);

2812
	spin_lock_irqsave(&priv->lock, flags);
2813

2814 2815
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
2816

2817 2818 2819 2820 2821
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
2822 2823

	stmmac_clear_descriptors(priv);
2824 2825 2826 2827

	/* Enable Power down mode by programming the PMT regs */
	if (device_may_wakeup(priv->device))
		priv->hw->mac->pmt(priv->ioaddr, priv->wolopts);
2828
	else {
2829
		stmmac_set_mac(priv->ioaddr, false);
2830
		/* Disable clock in case of PWM is off */
2831
		clk_disable_unprepare(priv->stmmac_clk);
2832
	}
2833
	spin_unlock_irqrestore(&priv->lock, flags);
2834 2835 2836
	return 0;
}

2837
int stmmac_resume(struct net_device *ndev)
2838
{
2839
	struct stmmac_priv *priv = netdev_priv(ndev);
2840
	unsigned long flags;
2841

2842
	if (!netif_running(ndev))
2843 2844
		return 0;

2845
	spin_lock_irqsave(&priv->lock, flags);
2846

2847 2848 2849 2850
	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
2851 2852
	 * from another devices (e.g. serial console).
	 */
2853
	if (device_may_wakeup(priv->device))
2854
		priv->hw->mac->pmt(priv->ioaddr, 0);
2855 2856
	else
		/* enable the clk prevously disabled */
2857
		clk_prepare_enable(priv->stmmac_clk);
2858

2859
	netif_device_attach(ndev);
2860 2861

	/* Enable the MAC and DMA */
2862
	stmmac_set_mac(priv->ioaddr, true);
2863 2864
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);
2865 2866 2867

	napi_enable(&priv->napi);

2868
	netif_start_queue(ndev);
2869

2870
	spin_unlock_irqrestore(&priv->lock, flags);
2871 2872 2873 2874

	if (priv->phydev)
		phy_start(priv->phydev);

2875 2876 2877
	return 0;
}

2878
int stmmac_freeze(struct net_device *ndev)
2879 2880 2881 2882 2883 2884 2885
{
	if (!ndev || !netif_running(ndev))
		return 0;

	return stmmac_release(ndev);
}

2886
int stmmac_restore(struct net_device *ndev)
2887 2888 2889 2890 2891 2892 2893
{
	if (!ndev || !netif_running(ndev))
		return 0;

	return stmmac_open(ndev);
}
#endif /* CONFIG_PM */
2894

2895 2896 2897
/* Driver can be configured w/ and w/ both PCI and Platf drivers
 * depending on the configuration selected.
 */
2898 2899
static int __init stmmac_init(void)
{
2900
	int ret;
2901

2902 2903 2904 2905 2906 2907
	ret = stmmac_register_platform();
	if (ret)
		goto err;
	ret = stmmac_register_pci();
	if (ret)
		goto err_pci;
2908
	return 0;
2909 2910 2911 2912 2913
err_pci:
	stmmac_unregister_platform();
err:
	pr_err("stmmac: driver registration failed\n");
	return ret;
2914 2915 2916 2917
}

static void __exit stmmac_exit(void)
{
2918 2919
	stmmac_unregister_platform();
	stmmac_unregister_pci();
2920 2921 2922 2923 2924
}

module_init(stmmac_init);
module_exit(stmmac_exit);

2925 2926 2927 2928 2929 2930 2931 2932
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
2933
		if (!strncmp(opt, "debug:", 6)) {
2934
			if (kstrtoint(opt + 6, 0, &debug))
2935 2936
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
2937
			if (kstrtoint(opt + 8, 0, &phyaddr))
2938 2939
				goto err;
		} else if (!strncmp(opt, "dma_txsize:", 11)) {
2940
			if (kstrtoint(opt + 11, 0, &dma_txsize))
2941 2942
				goto err;
		} else if (!strncmp(opt, "dma_rxsize:", 11)) {
2943
			if (kstrtoint(opt + 11, 0, &dma_rxsize))
2944 2945
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
2946
			if (kstrtoint(opt + 7, 0, &buf_sz))
2947 2948
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
2949
			if (kstrtoint(opt + 3, 0, &tc))
2950 2951
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
2952
			if (kstrtoint(opt + 9, 0, &watchdog))
2953 2954
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
2955
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
2956 2957
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
2958
			if (kstrtoint(opt + 6, 0, &pause))
2959
				goto err;
2960
		} else if (!strncmp(opt, "eee_timer:", 10)) {
2961 2962
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
2963 2964 2965
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
2966
		}
2967 2968
	}
	return 0;
2969 2970 2971 2972

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
2973 2974 2975
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
2976
#endif /* MODULE */
2977 2978 2979 2980

MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");