dw_dmac.c 47.1 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
11

12
#include <linux/bitops.h>
13 14 15 16
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18 19 20
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
21
#include <linux/of.h>
22 23 24 25 26 27
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
28
#include "dmaengine.h"
29 30 31 32 33 34 35 36 37 38 39

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

40 41 42 43 44 45 46 47 48 49
static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
{
	return slave ? slave->dst_master : 0;
}

static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
{
	return slave ? slave->src_master : 1;
}

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
#define SRC_MASTER	0
#define DST_MASTER	1

static inline unsigned int dwc_get_master(struct dma_chan *chan, int master)
{
	struct dw_dma *dw = to_dw_dma(chan->device);
	struct dw_dma_slave *dws = chan->private;
	unsigned int m;

	if (master == SRC_MASTER)
		m = dwc_get_sms(dws);
	else
		m = dwc_get_dms(dws);

	return min_t(unsigned int, dw->nr_masters - 1, m);
}

67 68 69
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
70
		bool _is_slave = is_slave_direction(_dwc->direction);	\
71 72
		int _dms = dwc_get_master(_chan, DST_MASTER);		\
		int _sms = dwc_get_master(_chan, SRC_MASTER);		\
73
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
74
			DW_DMA_MSIZE_16;			\
75
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
76
			DW_DMA_MSIZE_16;			\
77
								\
78 79
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
80 81
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
82 83
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
84
	})
85 86 87 88 89 90 91 92

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

93 94 95 96
static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
{
	struct dw_dma *dw = to_dw_dma(chan->device);

97
	return dw->data_width[dwc_get_master(chan, master)];
98 99
}

100 101
/*----------------------------------------------------------------------*/

102 103 104 105 106 107 108 109 110
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

111 112
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
113
	return to_dw_desc(dwc->active_list.next);
114 115 116 117 118 119 120
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
121
	unsigned long flags;
122

123
	spin_lock_irqsave(&dwc->lock, flags);
124
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
125
		i++;
126 127 128 129 130
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
131
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
132
	}
133
	spin_unlock_irqrestore(&dwc->lock, flags);
134

135
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
136 137 138 139 140 141 142 143 144 145

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
146 147
	unsigned long flags;

148 149 150
	if (desc) {
		struct dw_desc *child;

151
		spin_lock_irqsave(&dwc->lock, flags);
152
		list_for_each_entry(child, &desc->tx_list, desc_node)
153
			dev_vdbg(chan2dev(&dwc->chan),
154 155
					"moving child desc %p to freelist\n",
					child);
156
		list_splice_init(&desc->tx_list, &dwc->free_list);
157
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
158
		list_add(&desc->desc_node, &dwc->free_list);
159
		spin_unlock_irqrestore(&dwc->lock, flags);
160 161 162
	}
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
182
	} else {
183
		if (dwc->direction == DMA_MEM_TO_DEV)
184
			cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
185
		else if (dwc->direction == DMA_DEV_TO_MEM)
186
			cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
187 188 189 190 191 192 193 194 195 196 197 198
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

199 200
/*----------------------------------------------------------------------*/

201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

216
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
217 218 219 220 221 222 223 224 225 226
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

227 228 229 230 231 232 233
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

234 235
/*----------------------------------------------------------------------*/

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

	/* Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer. */
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
252 253 254

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
255 256
}

257 258 259 260
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
261
	unsigned long	was_soft_llp;
262 263 264

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
265
		dev_err(chan2dev(&dwc->chan),
266
			"BUG: Attempted to start non-idle channel\n");
267
		dwc_dump_chan_regs(dwc);
268 269 270 271 272

		/* The tasklet will hopefully advance the queue... */
		return;
	}

273 274 275 276 277 278 279 280 281 282 283 284
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
				"BUG: Attempted to start new LLP transfer "
				"inside ongoing one\n");
			return;
		}

		dwc_initialize(dwc);

285
		dwc->tx_node_active = &first->tx_list;
286

287
		/* Submit first block */
288 289 290 291 292
		dwc_do_single_block(dwc, first);

		return;
	}

293 294
	dwc_initialize(dwc);

295 296 297 298 299 300 301 302 303 304
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
305 306
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
307
{
308 309
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
310
	struct dma_async_tx_descriptor	*txd = &desc->txd;
311
	struct dw_desc			*child;
312
	unsigned long			flags;
313

314
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
315

316
	spin_lock_irqsave(&dwc->lock, flags);
317
	dma_cookie_complete(txd);
318 319 320 321
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
322

323 324 325 326 327
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

328
	list_splice_init(&desc->tx_list, &dwc->free_list);
329 330
	list_move(&desc->desc_node, &dwc->free_list);

331
	if (!is_slave_direction(dwc->direction)) {
332 333 334 335
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
336
					desc->total_len, DMA_FROM_DEVICE);
337 338
			else
				dma_unmap_page(parent, desc->lli.dar,
339
					desc->total_len, DMA_FROM_DEVICE);
340 341 342 343
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
344
					desc->total_len, DMA_TO_DEVICE);
345 346
			else
				dma_unmap_page(parent, desc->lli.sar,
347
					desc->total_len, DMA_TO_DEVICE);
348 349
		}
	}
350

351 352
	spin_unlock_irqrestore(&dwc->lock, flags);

353
	if (callback)
354 355 356 357 358 359 360
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
361
	unsigned long flags;
362

363
	spin_lock_irqsave(&dwc->lock, flags);
364
	if (dma_readl(dw, CH_EN) & dwc->mask) {
365
		dev_err(chan2dev(&dwc->chan),
366 367 368
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
369
		dwc_chan_disable(dw, dwc);
370 371 372 373 374 375 376
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
377 378 379 380
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
381

382 383
	spin_unlock_irqrestore(&dwc->lock, flags);

384
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
385
		dwc_descriptor_complete(dwc, desc, true);
386 387 388 389 390 391 392 393
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
394
	unsigned long flags;
395

396
	spin_lock_irqsave(&dwc->lock, flags);
397 398 399 400 401 402
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
403 404

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
405 406 407 408 409 410 411 412 413 414 415
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
				child = to_dw_desc(active);
416 417

				/* Submit next block */
418
				dwc_do_single_block(dwc, child);
419

420
				spin_unlock_irqrestore(&dwc->lock, flags);
421 422
				return;
			}
423

424 425 426
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
427 428
		spin_unlock_irqrestore(&dwc->lock, flags);

429 430 431 432
		dwc_complete_all(dw, dwc);
		return;
	}

433 434
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
435
		return;
436
	}
437

438 439 440 441 442 443
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
		spin_unlock_irqrestore(&dwc->lock, flags);
		return;
	}

444
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
445
			(unsigned long long)llp);
446 447

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
448
		/* check first descriptors addr */
449 450
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
451
			return;
452
		}
453 454

		/* check first descriptors llp */
455
		if (desc->lli.llp == llp) {
456
			/* This one is currently in progress */
457
			spin_unlock_irqrestore(&dwc->lock, flags);
458
			return;
459
		}
460

461
		list_for_each_entry(child, &desc->tx_list, desc_node)
462
			if (child->lli.llp == llp) {
463
				/* Currently in progress */
464
				spin_unlock_irqrestore(&dwc->lock, flags);
465
				return;
466
			}
467 468 469 470 471

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
472
		spin_unlock_irqrestore(&dwc->lock, flags);
473
		dwc_descriptor_complete(dwc, desc, true);
474
		spin_lock_irqsave(&dwc->lock, flags);
475 476
	}

477
	dev_err(chan2dev(&dwc->chan),
478 479 480
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
481
	dwc_chan_disable(dw, dwc);
482 483

	if (!list_empty(&dwc->queue)) {
484 485
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
486
	}
487
	spin_unlock_irqrestore(&dwc->lock, flags);
488 489
}

490
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
491
{
492 493
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
494 495 496 497 498 499
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
500
	unsigned long flags;
501 502 503

	dwc_scan_descriptors(dw, dwc);

504 505
	spin_lock_irqsave(&dwc->lock, flags);

506 507 508 509 510 511 512
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
513
	list_move(dwc->queue.next, dwc->active_list.prev);
514 515 516 517 518 519 520

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
521
	 * WARN may seem harsh, but since this only happens
522 523 524 525 526
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
527 528
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
529
	dwc_dump_lli(dwc, &bad_desc->lli);
530
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
531 532
		dwc_dump_lli(dwc, &child->lli);

533 534
	spin_unlock_irqrestore(&dwc->lock, flags);

535
	/* Pretend the descriptor completed successfully */
536
	dwc_descriptor_complete(dwc, bad_desc, true);
537 538
}

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
557
		u32 status_err, u32 status_xfer)
558
{
559 560
	unsigned long flags;

561
	if (dwc->mask) {
562 563 564 565 566 567 568 569
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
570 571

		if (callback)
572 573 574 575 576 577 578 579 580 581 582 583 584 585
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
586 587 588

		spin_lock_irqsave(&dwc->lock, flags);

589
		dwc_dump_chan_regs(dwc);
590

591
		dwc_chan_disable(dw, dwc);
592 593 594 595 596 597 598 599 600 601 602

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
603 604

		spin_unlock_irqrestore(&dwc->lock, flags);
605 606 607 608 609
	}
}

/* ------------------------------------------------------------------------- */

610 611 612 613 614 615 616 617
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

618
	status_xfer = dma_readl(dw, RAW.XFER);
619 620
	status_err = dma_readl(dw, RAW.ERROR);

621
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
622 623 624

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
625
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
626
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
627
		else if (status_err & (1 << i))
628
			dwc_handle_error(dw, dwc);
629
		else if (status_xfer & (1 << i))
630 631 632 633
			dwc_scan_descriptors(dw, dwc);
	}

	/*
634
	 * Re-enable interrupts.
635 636 637 638 639 640 641 642 643 644
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

645
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
680
	unsigned long		flags;
681

682
	spin_lock_irqsave(&dwc->lock, flags);
683
	cookie = dma_cookie_assign(tx);
684 685 686 687 688 689 690

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
691
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
692 693
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
694
		dwc_dostart(dwc, dwc_first_active(dwc));
695
	} else {
696
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
697 698 699 700 701
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

702
	spin_unlock_irqrestore(&dwc->lock, flags);
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
719
	unsigned int		data_width;
720 721
	u32			ctllo;

722
	dev_vdbg(chan2dev(chan),
723
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
724 725
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
726 727

	if (unlikely(!len)) {
728
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
729 730 731
		return NULL;
	}

732 733
	dwc->direction = DMA_MEM_TO_MEM;

734 735
	data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
			   dwc_get_data_width(chan, DST_MASTER));
736

737 738
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
739

740
	ctllo = DWC_DEFAULT_CTLLO(chan)
741 742 743 744 745 746 747 748 749
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
750
					   dwc->block_size);
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
766
					&first->tx_list);
767 768 769 770 771 772 773 774 775 776
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
777
	first->total_len = len;
778 779 780 781 782 783 784 785 786 787

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
788
		unsigned int sg_len, enum dma_transfer_direction direction,
789
		unsigned long flags, void *context)
790 791
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
792
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
793 794 795 796 797 798
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
799
	unsigned int		data_width;
800 801 802 803
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

804
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
805

806
	if (unlikely(!is_slave_direction(direction) || !sg_len))
807 808
		return NULL;

809 810
	dwc->direction = direction;

811 812 813
	prev = first = NULL;

	switch (direction) {
814
	case DMA_MEM_TO_DEV:
815 816 817
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
818 819
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
820 821 822 823 824
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

825
		data_width = dwc_get_data_width(chan, SRC_MASTER);
826

827 828
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
829
			u32		len, dlen, mem;
830

831
			mem = sg_dma_address(sg);
832
			len = sg_dma_len(sg);
833

834 835
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
836

837
slave_sg_todev_fill_desc:
838 839
			desc = dwc_desc_get(dwc);
			if (!desc) {
840
				dev_err(chan2dev(chan),
841 842 843 844 845 846 847
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
848 849
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
850 851 852 853 854 855 856 857
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
858 859 860 861 862 863

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
864
						&first->tx_list);
865 866
			}
			prev = desc;
867 868 869 870
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
871 872
		}
		break;
873
	case DMA_DEV_TO_MEM:
874 875 876
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
877 878
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
879 880 881 882
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
883

884
		data_width = dwc_get_data_width(chan, DST_MASTER);
885

886 887
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
888
			u32		len, dlen, mem;
889

890
			mem = sg_dma_address(sg);
891
			len = sg_dma_len(sg);
892

893 894
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
895

896 897 898 899 900 901 902 903
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

904 905 906
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
907 908
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
909 910 911 912 913 914 915
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
916 917 918 919 920 921

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
922
						&first->tx_list);
923 924
			}
			prev = desc;
925 926 927 928
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
929 930 931 932 933 934 935 936 937 938 939
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
940
	first->total_len = total_len;
941 942 943 944 945 946 947 948

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

970 971
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
972 973 974
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
975
	dwc->direction = sconfig->direction;
976 977 978 979 980 981 982

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
		cpu_relax();

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1003 1004
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
1005 1006 1007 1008
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1009
	unsigned long		flags;
1010 1011
	LIST_HEAD(list);

1012 1013
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1014

1015
		dwc_chan_pause(dwc);
1016

1017 1018 1019 1020
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1021

1022
		spin_lock_irqsave(&dwc->lock, flags);
1023

1024
		dwc_chan_resume(dwc);
1025

1026 1027 1028
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1029

1030 1031
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1032
		dwc_chan_disable(dw, dwc);
1033

1034
		dwc_chan_resume(dwc);
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1045 1046 1047
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1048
		return -ENXIO;
1049
	}
1050 1051

	return 0;
1052 1053 1054
}

static enum dma_status
1055 1056 1057
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1058 1059
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1060
	enum dma_status		ret;
1061

1062
	ret = dma_cookie_status(chan, cookie, txstate);
1063 1064 1065
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

1066
		ret = dma_cookie_status(chan, cookie, txstate);
1067 1068
	}

1069
	if (ret != DMA_SUCCESS)
1070
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
1071

1072 1073
	if (dwc->paused)
		return DMA_PAUSED;
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1086
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1087 1088 1089 1090 1091
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1092
	unsigned long		flags;
1093

1094
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1095 1096 1097

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1098
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1099 1100 1101
		return -EIO;
	}

1102
	dma_cookie_init(chan);
1103 1104 1105 1106 1107 1108 1109

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1110
	spin_lock_irqsave(&dwc->lock, flags);
1111 1112
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1113 1114
		dma_addr_t phys;

1115
		spin_unlock_irqrestore(&dwc->lock, flags);
1116

1117
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1118 1119
		if (!desc)
			goto err_desc_alloc;
1120

1121 1122
		memset(desc, 0, sizeof(struct dw_desc));

1123
		INIT_LIST_HEAD(&desc->tx_list);
1124 1125 1126
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1127
		desc->txd.phys = phys;
1128

1129 1130
		dwc_desc_put(dwc, desc);

1131
		spin_lock_irqsave(&dwc->lock, flags);
1132 1133 1134
		i = ++dwc->descs_allocated;
	}

1135
	spin_unlock_irqrestore(&dwc->lock, flags);
1136

1137
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1138

1139 1140 1141 1142 1143
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1144 1145 1146 1147 1148 1149 1150 1151
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1152
	unsigned long		flags;
1153 1154
	LIST_HEAD(list);

1155
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1156 1157 1158 1159 1160 1161 1162
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1163
	spin_lock_irqsave(&dwc->lock, flags);
1164 1165
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1166
	dwc->initialized = false;
1167 1168 1169 1170 1171

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1172
	spin_unlock_irqrestore(&dwc->lock, flags);
1173 1174

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1175
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1176
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1177 1178
	}

1179
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1180 1181
}

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma *dw = to_dw_dma(chan->device);
	static struct dw_dma *last_dw;
	static char *last_bus_id;
	int i = -1;

	/*
	 * dmaengine framework calls this routine for all channels of all dma
	 * controller, until true is returned. If 'param' bus_id is not
	 * registered with a dma controller (dw), then there is no need of
	 * running below function for all channels of dw.
	 *
	 * This block of code does this by saving the parameters of last
	 * failure. If dw and param are same, i.e. trying on same dw with
	 * different channel, return false.
	 */
	if ((last_dw == dw) && (last_bus_id == param))
		return false;
	/*
	 * Return true:
	 * - If dw_dma's platform data is not filled with slave info, then all
	 *   dma controllers are fine for transfer.
	 * - Or if param is NULL
	 */
	if (!dw->sd || !param)
		return true;

	while (++i < dw->sd_count) {
		if (!strcmp(dw->sd[i].bus_id, param)) {
			chan->private = &dw->sd[i];
			last_dw = NULL;
			last_bus_id = NULL;

			return true;
		}
	}

	last_dw = dw;
	last_bus_id = param;
	return false;
}
EXPORT_SYMBOL(dw_dma_generic_filter);

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1239
	unsigned long		flags;
1240 1241 1242 1243 1244 1245

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1246
	spin_lock_irqsave(&dwc->lock, flags);
1247 1248 1249 1250 1251

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1252
		dwc_dump_chan_regs(dwc);
1253
		spin_unlock_irqrestore(&dwc->lock, flags);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1267
	spin_unlock_irqrestore(&dwc->lock, flags);
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1283
	unsigned long		flags;
1284

1285
	spin_lock_irqsave(&dwc->lock, flags);
1286

1287
	dwc_chan_disable(dw, dwc);
1288

1289
	spin_unlock_irqrestore(&dwc->lock, flags);
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1306
		enum dma_transfer_direction direction)
1307 1308
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1309
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1310 1311 1312 1313 1314 1315 1316 1317
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1318
	unsigned long			flags;
1319

1320
	spin_lock_irqsave(&dwc->lock, flags);
1321 1322 1323 1324 1325 1326 1327
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1328
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1329
		spin_unlock_irqrestore(&dwc->lock, flags);
1330 1331 1332 1333 1334 1335
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1336
	spin_unlock_irqrestore(&dwc->lock, flags);
1337 1338 1339 1340 1341 1342 1343
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1344

1345 1346 1347
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1348 1349
	dwc->direction = direction;

1350 1351 1352 1353 1354
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1355 1356 1357
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1358
	if (period_len > (dwc->block_size << reg_width))
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1384
		case DMA_MEM_TO_DEV:
1385
			desc->lli.dar = sconfig->dst_addr;
1386
			desc->lli.sar = buf_addr + (period_len * i);
1387
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1388 1389 1390 1391 1392
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1393 1394 1395 1396 1397

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1398
			break;
1399
		case DMA_DEV_TO_MEM:
1400
			desc->lli.dar = buf_addr + (period_len * i);
1401 1402
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1403 1404 1405 1406 1407
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1408 1409 1410 1411 1412

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1413 1414 1415 1416 1417 1418 1419 1420
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1421
		if (last)
1422 1423 1424 1425 1426 1427 1428 1429
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;

1430 1431 1432
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1460
	unsigned long		flags;
1461

1462
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1463 1464 1465 1466

	if (!cdesc)
		return;

1467
	spin_lock_irqsave(&dwc->lock, flags);
1468

1469
	dwc_chan_disable(dw, dwc);
1470 1471 1472 1473

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1474
	spin_unlock_irqrestore(&dwc->lock, flags);
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1486 1487 1488 1489
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1490 1491
	int i;

1492 1493 1494 1495 1496 1497 1498 1499 1500
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1501 1502 1503

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1504 1505
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
#ifdef CONFIG_OF
static struct dw_dma_platform_data *
dw_dma_parse_dt(struct platform_device *pdev)
{
	struct device_node *sn, *cn, *np = pdev->dev.of_node;
	struct dw_dma_platform_data *pdata;
	struct dw_dma_slave *sd;
	u32 tmp, arr[4];

	if (!np) {
		dev_err(&pdev->dev, "Missing DT data\n");
		return NULL;
	}

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL;

	if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
		return NULL;

	if (of_property_read_bool(np, "is_private"))
		pdata->is_private = true;

	if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
		pdata->chan_allocation_order = (unsigned char)tmp;

	if (!of_property_read_u32(np, "chan_priority", &tmp))
		pdata->chan_priority = tmp;

	if (!of_property_read_u32(np, "block_size", &tmp))
		pdata->block_size = tmp;

	if (!of_property_read_u32(np, "nr_masters", &tmp)) {
		if (tmp > 4)
			return NULL;

		pdata->nr_masters = tmp;
	}

	if (!of_property_read_u32_array(np, "data_width", arr,
				pdata->nr_masters))
		for (tmp = 0; tmp < pdata->nr_masters; tmp++)
			pdata->data_width[tmp] = arr[tmp];

	/* parse slave data */
	sn = of_find_node_by_name(np, "slave_info");
	if (!sn)
		return pdata;

	/* calculate number of slaves */
	tmp = of_get_child_count(sn);
	if (!tmp)
		return NULL;

	sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
	if (!sd)
		return NULL;

	pdata->sd = sd;
	pdata->sd_count = tmp;

	for_each_child_of_node(sn, cn) {
		sd->dma_dev = &pdev->dev;
		of_property_read_string(cn, "bus_id", &sd->bus_id);
		of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
		of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
		if (!of_property_read_u32(cn, "src_master", &tmp))
			sd->src_master = tmp;

		if (!of_property_read_u32(cn, "dst_master", &tmp))
			sd->dst_master = tmp;
		sd++;
	}

	return pdata;
}
#else
static inline struct dw_dma_platform_data *
dw_dma_parse_dt(struct platform_device *pdev)
{
	return NULL;
}
#endif

B
Bill Pemberton 已提交
1591
static int dw_probe(struct platform_device *pdev)
1592 1593 1594 1595 1596
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
1597 1598 1599 1600
	void __iomem		*regs;
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1601
	unsigned int		max_blk_size = 0;
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	int			irq;
	int			err;
	int			i;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1614 1615 1616 1617 1618 1619 1620
	regs = devm_request_and_ioremap(&pdev->dev, io);
	if (!regs)
		return -EBUSY;

	dw_params = dma_read_byaddr(regs, DW_PARAMS);
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1621 1622
	dev_dbg(&pdev->dev, "DW_PARAMS: 0x%08x\n", dw_params);

1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	pdata = dev_get_platdata(&pdev->dev);
	if (!pdata)
		pdata = dw_dma_parse_dt(pdev);

	if (!pdata && autocfg) {
		pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
		if (!pdata)
			return -ENOMEM;

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

1639 1640 1641 1642 1643 1644
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1645
	dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1646 1647 1648
	if (!dw)
		return -ENOMEM;

1649 1650 1651
	dw->clk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1652
	clk_prepare_enable(dw->clk);
1653

1654
	dw->regs = regs;
1655 1656
	dw->sd = pdata->sd;
	dw->sd_count = pdata->sd_count;
1657

1658
	/* get hardware configuration parameters */
1659
	if (autocfg) {
1660 1661
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1672
	/* Calculate all channel mask before DMA setup */
1673
	dw->all_chan_mask = (1 << nr_channels) - 1;
1674

1675 1676 1677
	/* force dma off, just in case */
	dw_dma_off(dw);

1678 1679 1680
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1681 1682
	err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
			       "dw_dmac", dw);
1683
	if (err)
1684
		return err;
1685 1686 1687

	platform_set_drvdata(pdev, dw);

1688 1689 1690 1691 1692 1693 1694 1695
	/* create a pool of consistent memory blocks for hardware descriptors */
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
		dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
		return -ENOMEM;
	}

1696 1697 1698
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1699
	for (i = 0; i < nr_channels; i++) {
1700
		struct dw_dma_chan	*dwc = &dw->chan[i];
1701
		int			r = nr_channels - i - 1;
1702 1703

		dwc->chan.device = &dw->dma;
1704
		dma_cookie_init(&dwc->chan);
1705 1706 1707 1708 1709
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1710

1711 1712
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1713
			dwc->priority = r;
1714 1715 1716
		else
			dwc->priority = i;

1717 1718 1719 1720 1721 1722 1723 1724 1725
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1726

1727
		dwc->direction = DMA_TRANS_NONE;
1728

1729
		/* hardware configuration */
1730 1731 1732 1733 1734 1735
		if (autocfg) {
			unsigned int dwc_params;

			dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
						     DWC_PARAMS);

1736 1737 1738
			dev_dbg(&pdev->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					    dwc_params);

1739 1740 1741 1742 1743
			/* Decode maximum block size for given channel. The
			 * stored 4 bit value represents blocks from 0x00 for 3
			 * up to 0x0a for 4095. */
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1744 1745 1746
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1747
			dwc->block_size = pdata->block_size;
1748 1749 1750 1751 1752 1753 1754

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1755 1756
	}

1757
	/* Clear all interrupts on all channels. */
1758
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1759
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1760 1761 1762 1763 1764 1765
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1766 1767
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1768 1769 1770 1771 1772 1773 1774
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1775
	dw->dma.device_control = dwc_control;
1776

1777
	dw->dma.device_tx_status = dwc_tx_status;
1778 1779 1780 1781
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

1782 1783
	dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
		 nr_channels);
1784 1785 1786 1787 1788 1789

	dma_async_device_register(&dw->dma);

	return 0;
}

1790
static int __devexit dw_remove(struct platform_device *pdev)
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1813
	dw_dma_off(dw);
1814
	clk_disable_unprepare(dw->clk);
1815 1816
}

1817
static int dw_suspend_noirq(struct device *dev)
1818
{
1819
	struct platform_device *pdev = to_platform_device(dev);
1820 1821
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1822
	dw_dma_off(dw);
1823
	clk_disable_unprepare(dw->clk);
1824

1825 1826 1827
	return 0;
}

1828
static int dw_resume_noirq(struct device *dev)
1829
{
1830
	struct platform_device *pdev = to_platform_device(dev);
1831 1832
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1833
	clk_prepare_enable(dw->clk);
1834
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
1835

1836 1837 1838
	return 0;
}

1839
static const struct dev_pm_ops dw_dev_pm_ops = {
1840 1841
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1842 1843 1844 1845
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1846 1847
};

1848 1849 1850 1851 1852 1853 1854 1855
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1856
static struct platform_driver dw_driver = {
1857
	.probe		= dw_probe,
B
Bill Pemberton 已提交
1858
	.remove		= dw_remove,
1859 1860 1861
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1862
		.pm	= &dw_dev_pm_ops,
1863
		.of_match_table = of_match_ptr(dw_dma_id_table),
1864 1865 1866 1867 1868
	},
};

static int __init dw_init(void)
{
1869
	return platform_driver_register(&dw_driver);
1870
}
1871
subsys_initcall(dw_init);
1872 1873 1874 1875 1876 1877 1878 1879 1880

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1881
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1882
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");