dw_dmac.c 40.9 KB
Newer Older
1 2 3 4 5
/*
 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
 * AVR32 systems.)
 *
 * Copyright (C) 2007-2008 Atmel Corporation
6
 * Copyright (C) 2010-2011 ST Microelectronics
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12
#include <linux/bitops.h>
13 14 15 16 17 18 19
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
20
#include <linux/of.h>
21 22 23 24 25 26
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
27
#include "dmaengine.h"
28 29 30 31 32 33 34 35 36 37 38

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

39 40 41 42 43 44 45 46 47 48
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_slave *__slave = (_chan->private);	\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
		int _dms = __slave ? __slave->dst_master : 0;	\
		int _sms = __slave ? __slave->src_master : 1;	\
		u8 _smsize = __slave ? _sconfig->src_maxburst :	\
			DW_DMA_MSIZE_16;			\
		u8 _dmsize = __slave ? _sconfig->dst_maxburst :	\
			DW_DMA_MSIZE_16;			\
49
								\
50 51
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
52 53
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
54 55
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
56
	})
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

/*
 * Because we're not relying on writeback from the controller (it may not
 * even be configured into the core!) we don't need to use dma_pool.  These
 * descriptors -- and associated data -- are cacheable.  We do need to make
 * sure their dcache entries are written back before handing them off to
 * the controller, though.
 */

75 76 77 78 79 80 81 82 83
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

84 85 86 87 88 89 90 91 92 93
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
	return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
94
	unsigned long flags;
95

96
	spin_lock_irqsave(&dwc->lock, flags);
97
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
98
		i++;
99 100 101 102 103
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
104
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
105
	}
106
	spin_unlock_irqrestore(&dwc->lock, flags);
107

108
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
109 110 111 112 113 114 115 116

	return ret;
}

static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
	struct dw_desc	*child;

117
	list_for_each_entry(child, &desc->tx_list, desc_node)
118
		dma_sync_single_for_cpu(chan2parent(&dwc->chan),
119 120
				child->txd.phys, sizeof(child->lli),
				DMA_TO_DEVICE);
121
	dma_sync_single_for_cpu(chan2parent(&dwc->chan),
122 123 124 125 126 127 128 129 130 131
			desc->txd.phys, sizeof(desc->lli),
			DMA_TO_DEVICE);
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
132 133
	unsigned long flags;

134 135 136 137 138
	if (desc) {
		struct dw_desc *child;

		dwc_sync_desc_for_cpu(dwc, desc);

139
		spin_lock_irqsave(&dwc->lock, flags);
140
		list_for_each_entry(child, &desc->tx_list, desc_node)
141
			dev_vdbg(chan2dev(&dwc->chan),
142 143
					"moving child desc %p to freelist\n",
					child);
144
		list_splice_init(&desc->tx_list, &dwc->free_list);
145
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
146
		list_add(&desc->desc_node, &dwc->free_list);
147
		spin_unlock_irqrestore(&dwc->lock, flags);
148 149 150
	}
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
170 171 172 173 174
	} else {
		if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
			cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
		else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
			cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
175 176 177 178 179 180 181 182 183 184 185 186
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

187 188
/*----------------------------------------------------------------------*/

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

204
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
205 206 207 208 209 210 211 212 213 214
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

215 216 217 218 219 220 221 222

static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

223 224
/*----------------------------------------------------------------------*/

225 226 227 228 229 230 231
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
232
		dev_err(chan2dev(&dwc->chan),
233
			"BUG: Attempted to start non-idle channel\n");
234
		dwc_dump_chan_regs(dwc);
235 236 237 238 239

		/* The tasklet will hopefully advance the queue... */
		return;
	}

240 241
	dwc_initialize(dwc);

242 243 244 245 246 247 248 249 250 251
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
252 253
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
254
{
255 256
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
257
	struct dma_async_tx_descriptor	*txd = &desc->txd;
258
	struct dw_desc			*child;
259
	unsigned long			flags;
260

261
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
262

263
	spin_lock_irqsave(&dwc->lock, flags);
264
	dma_cookie_complete(txd);
265 266 267 268
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
269 270

	dwc_sync_desc_for_cpu(dwc, desc);
271 272 273 274 275 276

	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

277
	list_splice_init(&desc->tx_list, &dwc->free_list);
278 279
	list_move(&desc->desc_node, &dwc->free_list);

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
	if (!dwc->chan.private) {
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
		}
	}
299

300 301
	spin_unlock_irqrestore(&dwc->lock, flags);

302
	if (callback_required && callback)
303 304 305 306 307 308 309
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
310
	unsigned long flags;
311

312
	spin_lock_irqsave(&dwc->lock, flags);
313
	if (dma_readl(dw, CH_EN) & dwc->mask) {
314
		dev_err(chan2dev(&dwc->chan),
315 316 317
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
318
		dwc_chan_disable(dw, dwc);
319 320 321 322 323 324 325
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
326 327 328 329
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
330

331 332
	spin_unlock_irqrestore(&dwc->lock, flags);

333
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
334
		dwc_descriptor_complete(dwc, desc, true);
335 336 337 338 339 340 341 342
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
343
	unsigned long flags;
344

345
	spin_lock_irqsave(&dwc->lock, flags);
346 347 348 349 350 351
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
352 353
		spin_unlock_irqrestore(&dwc->lock, flags);

354 355 356 357
		dwc_complete_all(dw, dwc);
		return;
	}

358 359
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
360
		return;
361
	}
362

363
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
364
			(unsigned long long)llp);
365 366

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
367
		/* check first descriptors addr */
368 369
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
370
			return;
371
		}
372 373

		/* check first descriptors llp */
374
		if (desc->lli.llp == llp) {
375
			/* This one is currently in progress */
376
			spin_unlock_irqrestore(&dwc->lock, flags);
377
			return;
378
		}
379

380
		list_for_each_entry(child, &desc->tx_list, desc_node)
381
			if (child->lli.llp == llp) {
382
				/* Currently in progress */
383
				spin_unlock_irqrestore(&dwc->lock, flags);
384
				return;
385
			}
386 387 388 389 390

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
391
		spin_unlock_irqrestore(&dwc->lock, flags);
392
		dwc_descriptor_complete(dwc, desc, true);
393
		spin_lock_irqsave(&dwc->lock, flags);
394 395
	}

396
	dev_err(chan2dev(&dwc->chan),
397 398 399
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
400
	dwc_chan_disable(dw, dwc);
401 402

	if (!list_empty(&dwc->queue)) {
403 404
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
405
	}
406
	spin_unlock_irqrestore(&dwc->lock, flags);
407 408
}

409
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
410
{
411
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
412
			"  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
413
			lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
414 415 416 417 418 419
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
420
	unsigned long flags;
421 422 423

	dwc_scan_descriptors(dw, dwc);

424 425
	spin_lock_irqsave(&dwc->lock, flags);

426 427 428 429 430 431 432
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
433
	list_move(dwc->queue.next, dwc->active_list.prev);
434 435 436 437 438 439 440 441 442 443 444 445 446

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
	 * KERN_CRITICAL may seem harsh, but since this only happens
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
447
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
448
			"Bad descriptor submitted for DMA!\n");
449
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
450 451
			"  cookie: %d\n", bad_desc->txd.cookie);
	dwc_dump_lli(dwc, &bad_desc->lli);
452
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
453 454
		dwc_dump_lli(dwc, &child->lli);

455 456
	spin_unlock_irqrestore(&dwc->lock, flags);

457
	/* Pretend the descriptor completed successfully */
458
	dwc_descriptor_complete(dwc, bad_desc, true);
459 460
}

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
479
		u32 status_err, u32 status_xfer)
480
{
481 482
	unsigned long flags;

483
	if (dwc->mask) {
484 485 486 487 488 489 490 491
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
492 493

		if (callback)
494 495 496 497 498 499 500 501 502 503 504 505 506 507
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
508 509 510

		spin_lock_irqsave(&dwc->lock, flags);

511
		dwc_dump_chan_regs(dwc);
512

513
		dwc_chan_disable(dw, dwc);
514 515 516 517 518 519 520 521 522 523 524

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
525 526

		spin_unlock_irqrestore(&dwc->lock, flags);
527 528 529 530 531
	}
}

/* ------------------------------------------------------------------------- */

532 533 534 535 536 537 538 539
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

540
	status_xfer = dma_readl(dw, RAW.XFER);
541 542
	status_err = dma_readl(dw, RAW.ERROR);

543
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
544 545 546

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
547
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
548
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
549
		else if (status_err & (1 << i))
550
			dwc_handle_error(dw, dwc);
551
		else if (status_xfer & (1 << i))
552 553 554 555
			dwc_scan_descriptors(dw, dwc);
	}

	/*
556
	 * Re-enable interrupts.
557 558 559 560 561 562 563 564 565 566
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

567
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
602
	unsigned long		flags;
603

604
	spin_lock_irqsave(&dwc->lock, flags);
605
	cookie = dma_cookie_assign(tx);
606 607 608 609 610 611 612

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
613
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
614 615
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
616
		dwc_dostart(dwc, dwc_first_active(dwc));
617
	} else {
618
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
619 620 621 622 623
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

624
	spin_unlock_irqrestore(&dwc->lock, flags);
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
	u32			ctllo;

643
	dev_vdbg(chan2dev(chan),
644
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
645 646
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
647 648

	if (unlikely(!len)) {
649
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
650 651 652
		return NULL;
	}

653
	src_width = dst_width = dwc_fast_fls(src | dest | len);
654

655
	ctllo = DWC_DEFAULT_CTLLO(chan)
656 657 658 659 660 661 662 663 664
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
665
					   dwc->block_size);
666 667 668 669 670 671 672 673 674 675 676 677 678 679

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
680
			dma_sync_single_for_device(chan2parent(chan),
681 682 683
					prev->txd.phys, sizeof(prev->lli),
					DMA_TO_DEVICE);
			list_add_tail(&desc->desc_node,
684
					&first->tx_list);
685 686 687 688 689 690 691 692 693 694
		}
		prev = desc;
	}


	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
695
	dma_sync_single_for_device(chan2parent(chan),
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->txd.flags = flags;
	first->len = len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
711
		unsigned int sg_len, enum dma_transfer_direction direction,
712
		unsigned long flags, void *context)
713 714
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
715
	struct dw_dma_slave	*dws = chan->private;
716
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
717 718 719 720 721 722 723 724 725 726
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

727
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
728 729 730 731 732 733 734

	if (unlikely(!dws || !sg_len))
		return NULL;

	prev = first = NULL;

	switch (direction) {
735
	case DMA_MEM_TO_DEV:
736 737 738
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
739 740
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
741 742 743 744 745
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

746 747
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
748
			u32		len, dlen, mem;
749

750
			mem = sg_dma_address(sg);
751
			len = sg_dma_len(sg);
752

753
			mem_width = dwc_fast_fls(mem | len);
754

755
slave_sg_todev_fill_desc:
756 757
			desc = dwc_desc_get(dwc);
			if (!desc) {
758
				dev_err(chan2dev(chan),
759 760 761 762 763 764 765
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
766 767
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
768 769 770 771 772 773 774 775
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
776 777 778 779 780

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
781
				dma_sync_single_for_device(chan2parent(chan),
782 783 784 785
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
786
						&first->tx_list);
787 788
			}
			prev = desc;
789 790 791 792
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
793 794
		}
		break;
795
	case DMA_DEV_TO_MEM:
796 797 798
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
799 800
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
801 802 803 804
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
805 806 807

		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
808
			u32		len, dlen, mem;
809

810
			mem = sg_dma_address(sg);
811
			len = sg_dma_len(sg);
812

813
			mem_width = dwc_fast_fls(mem | len);
814

815 816 817 818 819 820 821 822
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

823 824 825
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
826 827
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
828 829 830 831 832 833 834
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
835 836 837 838 839

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
840
				dma_sync_single_for_device(chan2parent(chan),
841 842 843 844
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
845
						&first->tx_list);
846 847
			}
			prev = desc;
848 849 850 851
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
852 853 854 855 856 857 858 859 860 861 862
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
863
	dma_sync_single_for_device(chan2parent(chan),
864 865 866 867 868 869 870 871 872 873 874 875
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->len = total_len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

	/* Check if it is chan is configured for slave transfers */
	if (!chan->private)
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

909 910
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
911 912 913 914
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
915
	unsigned long		flags;
916
	u32			cfglo;
917 918
	LIST_HEAD(list);

919 920
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
921

922 923 924 925
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
		while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
			cpu_relax();
926

927 928 929 930 931
		dwc->paused = true;
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
932

933
		spin_lock_irqsave(&dwc->lock, flags);
934

935 936 937
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
		dwc->paused = false;
938

939 940 941
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
942

943
		dwc_chan_disable(dw, dwc);
944 945 946 947 948 949 950 951 952 953 954 955

		dwc->paused = false;

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
956 957 958
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
959
		return -ENXIO;
960
	}
961 962

	return 0;
963 964 965
}

static enum dma_status
966 967 968
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
969 970
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
971
	enum dma_status		ret;
972

973
	ret = dma_cookie_status(chan, cookie, txstate);
974 975 976
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

977
		ret = dma_cookie_status(chan, cookie, txstate);
978 979
	}

980
	if (ret != DMA_SUCCESS)
981
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
982

983 984
	if (dwc->paused)
		return DMA_PAUSED;
985 986 987 988 989 990 991 992 993 994 995 996

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

997
static int dwc_alloc_chan_resources(struct dma_chan *chan)
998 999 1000 1001 1002
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1003
	unsigned long		flags;
1004

1005
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1006 1007 1008

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1009
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1010 1011 1012
		return -EIO;
	}

1013
	dma_cookie_init(chan);
1014 1015 1016 1017 1018 1019 1020

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1021
	spin_lock_irqsave(&dwc->lock, flags);
1022 1023
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1024
		spin_unlock_irqrestore(&dwc->lock, flags);
1025 1026 1027

		desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
		if (!desc) {
1028
			dev_info(chan2dev(chan),
1029
				"only allocated %d descriptors\n", i);
1030
			spin_lock_irqsave(&dwc->lock, flags);
1031 1032 1033
			break;
		}

1034
		INIT_LIST_HEAD(&desc->tx_list);
1035 1036 1037
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1038
		desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
1039 1040 1041
				sizeof(desc->lli), DMA_TO_DEVICE);
		dwc_desc_put(dwc, desc);

1042
		spin_lock_irqsave(&dwc->lock, flags);
1043 1044 1045
		i = ++dwc->descs_allocated;
	}

1046
	spin_unlock_irqrestore(&dwc->lock, flags);
1047

1048
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1049 1050 1051 1052 1053 1054 1055 1056 1057

	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1058
	unsigned long		flags;
1059 1060
	LIST_HEAD(list);

1061
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1062 1063 1064 1065 1066 1067 1068
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1069
	spin_lock_irqsave(&dwc->lock, flags);
1070 1071
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1072
	dwc->initialized = false;
1073 1074 1075 1076 1077

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1078
	spin_unlock_irqrestore(&dwc->lock, flags);
1079 1080

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1081 1082
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1083 1084 1085 1086
				sizeof(desc->lli), DMA_TO_DEVICE);
		kfree(desc);
	}

1087
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1088 1089
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1103
	unsigned long		flags;
1104 1105 1106 1107 1108 1109

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1110
	spin_lock_irqsave(&dwc->lock, flags);
1111 1112 1113 1114 1115

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1116
		dwc_dump_chan_regs(dwc);
1117
		spin_unlock_irqrestore(&dwc->lock, flags);
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1131
	spin_unlock_irqrestore(&dwc->lock, flags);
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1147
	unsigned long		flags;
1148

1149
	spin_lock_irqsave(&dwc->lock, flags);
1150

1151
	dwc_chan_disable(dw, dwc);
1152

1153
	spin_unlock_irqrestore(&dwc->lock, flags);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1170
		enum dma_transfer_direction direction)
1171 1172
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1173
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1174 1175 1176 1177 1178 1179 1180 1181
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1182
	unsigned long			flags;
1183

1184
	spin_lock_irqsave(&dwc->lock, flags);
1185
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1186
		spin_unlock_irqrestore(&dwc->lock, flags);
1187 1188 1189 1190 1191 1192
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1193
	spin_unlock_irqrestore(&dwc->lock, flags);
1194 1195 1196 1197 1198 1199 1200
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1201 1202 1203 1204 1205 1206

	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1207 1208 1209
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1210
	if (period_len > (dwc->block_size << reg_width))
1211 1212 1213 1214 1215
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;
1216
	if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1238
		case DMA_MEM_TO_DEV:
1239
			desc->lli.dar = sconfig->dst_addr;
1240
			desc->lli.sar = buf_addr + (period_len * i);
1241
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1242 1243 1244 1245 1246
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1247 1248 1249 1250 1251

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1252
			break;
1253
		case DMA_DEV_TO_MEM:
1254
			desc->lli.dar = buf_addr + (period_len * i);
1255 1256
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1257 1258 1259 1260 1261
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1262 1263 1264 1265 1266

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

		if (last) {
			last->lli.llp = desc->txd.phys;
			dma_sync_single_for_device(chan2parent(chan),
					last->txd.phys, sizeof(last->lli),
					DMA_TO_DEVICE);
		}

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;
	dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
			sizeof(last->lli), DMA_TO_DEVICE);

1290 1291 1292
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1320
	unsigned long		flags;
1321

1322
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1323 1324 1325 1326

	if (!cdesc)
		return;

1327
	spin_lock_irqsave(&dwc->lock, flags);
1328

1329
	dwc_chan_disable(dw, dwc);
1330 1331 1332 1333

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1334
	spin_unlock_irqrestore(&dwc->lock, flags);
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1346 1347 1348 1349
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1350 1351
	int i;

1352 1353 1354 1355 1356 1357 1358 1359 1360
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1361 1362 1363

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1364 1365
}

1366
static int __devinit dw_probe(struct platform_device *pdev)
1367 1368 1369 1370 1371
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
1372 1373 1374 1375
	void __iomem		*regs;
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1376
	unsigned int		max_blk_size = 0;
1377 1378 1379 1380
	int			irq;
	int			err;
	int			i;

1381
	pdata = dev_get_platdata(&pdev->dev);
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	regs = devm_request_and_ioremap(&pdev->dev, io);
	if (!regs)
		return -EBUSY;

	dw_params = dma_read_byaddr(regs, DW_PARAMS);
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1406
	dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1407 1408 1409
	if (!dw)
		return -ENOMEM;

1410 1411 1412
	dw->clk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1413
	clk_prepare_enable(dw->clk);
1414

1415 1416
	dw->regs = regs;

1417 1418 1419 1420
	/* get hardware configuration parameters */
	if (autocfg)
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1421
	/* Calculate all channel mask before DMA setup */
1422
	dw->all_chan_mask = (1 << nr_channels) - 1;
1423

1424 1425 1426
	/* force dma off, just in case */
	dw_dma_off(dw);

1427 1428 1429
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1430 1431
	err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
			       "dw_dmac", dw);
1432
	if (err)
1433
		return err;
1434 1435 1436 1437 1438 1439

	platform_set_drvdata(pdev, dw);

	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1440
	for (i = 0; i < nr_channels; i++) {
1441 1442 1443
		struct dw_dma_chan	*dwc = &dw->chan[i];

		dwc->chan.device = &dw->dma;
1444
		dma_cookie_init(&dwc->chan);
1445 1446 1447 1448 1449
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1450

1451 1452
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1453
			dwc->priority = nr_channels - i - 1;
1454 1455 1456
		else
			dwc->priority = i;

1457 1458 1459 1460 1461 1462 1463 1464 1465
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475

		/* hardware configuration */
		if (autocfg)
			/* Decode maximum block size for given channel. The
			 * stored 4 bit value represents blocks from 0x00 for 3
			 * up to 0x0a for 4095. */
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
		else
			dwc->block_size = pdata->block_size;
1476 1477
	}

1478
	/* Clear all interrupts on all channels. */
1479
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1480
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1481 1482 1483 1484 1485 1486
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1487 1488
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1489 1490 1491 1492 1493 1494 1495
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1496
	dw->dma.device_control = dwc_control;
1497

1498
	dw->dma.device_tx_status = dwc_tx_status;
1499 1500 1501 1502 1503
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

	printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
1504
			dev_name(&pdev->dev), nr_channels);
1505 1506 1507 1508 1509 1510

	dma_async_device_register(&dw->dma);

	return 0;
}

1511
static int __devexit dw_remove(struct platform_device *pdev)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1535
	clk_disable_unprepare(dw->clk);
1536 1537
}

1538
static int dw_suspend_noirq(struct device *dev)
1539
{
1540
	struct platform_device *pdev = to_platform_device(dev);
1541 1542 1543
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1544
	clk_disable_unprepare(dw->clk);
1545

1546 1547 1548
	return 0;
}

1549
static int dw_resume_noirq(struct device *dev)
1550
{
1551
	struct platform_device *pdev = to_platform_device(dev);
1552 1553
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1554
	clk_prepare_enable(dw->clk);
1555 1556 1557 1558
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
	return 0;
}

1559
static const struct dev_pm_ops dw_dev_pm_ops = {
1560 1561
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1562 1563 1564 1565
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1566 1567
};

1568 1569 1570 1571 1572 1573 1574 1575
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1576
static struct platform_driver dw_driver = {
1577
	.remove		= __devexit_p(dw_remove),
1578 1579 1580
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1581
		.pm	= &dw_dev_pm_ops,
1582
		.of_match_table = of_match_ptr(dw_dma_id_table),
1583 1584 1585 1586 1587 1588 1589
	},
};

static int __init dw_init(void)
{
	return platform_driver_probe(&dw_driver, dw_probe);
}
1590
subsys_initcall(dw_init);
1591 1592 1593 1594 1595 1596 1597 1598 1599

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1600
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1601
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");