dw_dmac.c 46.6 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
11

12
#include <linux/bitops.h>
13 14 15 16
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18 19 20
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
21
#include <linux/of.h>
22 23 24 25 26 27
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
28
#include "dmaengine.h"
29 30 31 32 33 34 35 36 37 38 39

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

40 41 42 43 44 45 46 47 48 49
static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
{
	return slave ? slave->dst_master : 0;
}

static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
{
	return slave ? slave->src_master : 1;
}

50 51 52 53
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_slave *__slave = (_chan->private);	\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
54
		bool _is_slave = is_slave_direction(_dwc->direction);	\
55 56
		int _dms = dwc_get_dms(__slave);		\
		int _sms = dwc_get_sms(__slave);		\
57
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
58
			DW_DMA_MSIZE_16;			\
59
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
60
			DW_DMA_MSIZE_16;			\
61
								\
62 63
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
64 65
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
66 67
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
68
	})
69 70 71 72 73 74 75 76

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#define SRC_MASTER	0
#define DST_MASTER	1

static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
{
	struct dw_dma *dw = to_dw_dma(chan->device);
	struct dw_dma_slave *dws = chan->private;

	if (master == SRC_MASTER)
		return dw->data_width[dwc_get_sms(dws)];
	else if (master == DST_MASTER)
		return dw->data_width[dwc_get_dms(dws)];

	return 0;
}

93 94
/*----------------------------------------------------------------------*/

95 96 97 98 99 100 101 102 103
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

104 105
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
106
	return to_dw_desc(dwc->active_list.next);
107 108 109 110 111 112 113
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
114
	unsigned long flags;
115

116
	spin_lock_irqsave(&dwc->lock, flags);
117
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
118
		i++;
119 120 121 122 123
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
124
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
125
	}
126
	spin_unlock_irqrestore(&dwc->lock, flags);
127

128
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
129 130 131 132 133 134 135 136 137 138

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
139 140
	unsigned long flags;

141 142 143
	if (desc) {
		struct dw_desc *child;

144
		spin_lock_irqsave(&dwc->lock, flags);
145
		list_for_each_entry(child, &desc->tx_list, desc_node)
146
			dev_vdbg(chan2dev(&dwc->chan),
147 148
					"moving child desc %p to freelist\n",
					child);
149
		list_splice_init(&desc->tx_list, &dwc->free_list);
150
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
151
		list_add(&desc->desc_node, &dwc->free_list);
152
		spin_unlock_irqrestore(&dwc->lock, flags);
153 154 155
	}
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
175
	} else {
176
		if (dwc->direction == DMA_MEM_TO_DEV)
177
			cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
178
		else if (dwc->direction == DMA_DEV_TO_MEM)
179
			cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
180 181 182 183 184 185 186 187 188 189 190 191
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

192 193
/*----------------------------------------------------------------------*/

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

209
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
210 211 212 213 214 215 216 217 218 219
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

220 221 222 223 224 225 226
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

227 228
/*----------------------------------------------------------------------*/

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

	/* Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer. */
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
245 246 247

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
248 249
}

250 251 252 253
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
254
	unsigned long	was_soft_llp;
255 256 257

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
258
		dev_err(chan2dev(&dwc->chan),
259
			"BUG: Attempted to start non-idle channel\n");
260
		dwc_dump_chan_regs(dwc);
261 262 263 264 265

		/* The tasklet will hopefully advance the queue... */
		return;
	}

266 267 268 269 270 271 272 273 274 275 276 277 278
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
				"BUG: Attempted to start new LLP transfer "
				"inside ongoing one\n");
			return;
		}

		dwc_initialize(dwc);

		dwc->tx_list = &first->tx_list;
279
		dwc->tx_node_active = &first->tx_list;
280 281 282 283 284 285

		dwc_do_single_block(dwc, first);

		return;
	}

286 287
	dwc_initialize(dwc);

288 289 290 291 292 293 294 295 296 297
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
298 299
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
300
{
301 302
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
303
	struct dma_async_tx_descriptor	*txd = &desc->txd;
304
	struct dw_desc			*child;
305
	unsigned long			flags;
306

307
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
308

309
	spin_lock_irqsave(&dwc->lock, flags);
310
	dma_cookie_complete(txd);
311 312 313 314
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
315

316 317 318 319 320
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

321
	list_splice_init(&desc->tx_list, &dwc->free_list);
322 323
	list_move(&desc->desc_node, &dwc->free_list);

324
	if (!is_slave_direction(dwc->direction)) {
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
		}
	}
343

344 345
	spin_unlock_irqrestore(&dwc->lock, flags);

346
	if (callback)
347 348 349 350 351 352 353
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
354
	unsigned long flags;
355

356
	spin_lock_irqsave(&dwc->lock, flags);
357
	if (dma_readl(dw, CH_EN) & dwc->mask) {
358
		dev_err(chan2dev(&dwc->chan),
359 360 361
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
362
		dwc_chan_disable(dw, dwc);
363 364 365 366 367 368 369
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
370 371 372 373
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
374

375 376
	spin_unlock_irqrestore(&dwc->lock, flags);

377
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
378
		dwc_descriptor_complete(dwc, desc, true);
379 380 381 382 383 384 385 386
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
387
	unsigned long flags;
388

389
	spin_lock_irqsave(&dwc->lock, flags);
390 391 392 393 394 395
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
396 397
		spin_unlock_irqrestore(&dwc->lock, flags);

398 399 400 401
		dwc_complete_all(dw, dwc);
		return;
	}

402 403
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
404
		return;
405
	}
406

407
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
408
			(unsigned long long)llp);
409 410

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
411
		/* check first descriptors addr */
412 413
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
414
			return;
415
		}
416 417

		/* check first descriptors llp */
418
		if (desc->lli.llp == llp) {
419
			/* This one is currently in progress */
420
			spin_unlock_irqrestore(&dwc->lock, flags);
421
			return;
422
		}
423

424
		list_for_each_entry(child, &desc->tx_list, desc_node)
425
			if (child->lli.llp == llp) {
426
				/* Currently in progress */
427
				spin_unlock_irqrestore(&dwc->lock, flags);
428
				return;
429
			}
430 431 432 433 434

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
435
		spin_unlock_irqrestore(&dwc->lock, flags);
436
		dwc_descriptor_complete(dwc, desc, true);
437
		spin_lock_irqsave(&dwc->lock, flags);
438 439
	}

440
	dev_err(chan2dev(&dwc->chan),
441 442 443
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
444
	dwc_chan_disable(dw, dwc);
445 446

	if (!list_empty(&dwc->queue)) {
447 448
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
449
	}
450
	spin_unlock_irqrestore(&dwc->lock, flags);
451 452
}

453
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
454
{
455 456
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
457 458 459 460 461 462
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
463
	unsigned long flags;
464 465 466

	dwc_scan_descriptors(dw, dwc);

467 468
	spin_lock_irqsave(&dwc->lock, flags);

469 470 471 472 473 474 475
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
476
	list_move(dwc->queue.next, dwc->active_list.prev);
477 478 479 480 481 482 483

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
484
	 * WARN may seem harsh, but since this only happens
485 486 487 488 489
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
490 491
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
492
	dwc_dump_lli(dwc, &bad_desc->lli);
493
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
494 495
		dwc_dump_lli(dwc, &child->lli);

496 497
	spin_unlock_irqrestore(&dwc->lock, flags);

498
	/* Pretend the descriptor completed successfully */
499
	dwc_descriptor_complete(dwc, bad_desc, true);
500 501
}

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
520
		u32 status_err, u32 status_xfer)
521
{
522 523
	unsigned long flags;

524
	if (dwc->mask) {
525 526 527 528 529 530 531 532
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
533 534

		if (callback)
535 536 537 538 539 540 541 542 543 544 545 546 547 548
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
549 550 551

		spin_lock_irqsave(&dwc->lock, flags);

552
		dwc_dump_chan_regs(dwc);
553

554
		dwc_chan_disable(dw, dwc);
555 556 557 558 559 560 561 562 563 564 565

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
566 567

		spin_unlock_irqrestore(&dwc->lock, flags);
568 569 570 571 572
	}
}

/* ------------------------------------------------------------------------- */

573 574 575 576 577 578 579 580
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

581
	status_xfer = dma_readl(dw, RAW.XFER);
582 583
	status_err = dma_readl(dw, RAW.ERROR);

584
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
585 586 587

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
588
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
589
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
590
		else if (status_err & (1 << i))
591
			dwc_handle_error(dw, dwc);
592 593 594 595 596 597 598
		else if (status_xfer & (1 << i)) {
			unsigned long flags;

			spin_lock_irqsave(&dwc->lock, flags);
			if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
				if (dwc->tx_node_active != dwc->tx_list) {
					struct dw_desc *desc =
599
						to_dw_desc(dwc->tx_node_active);
600 601 602 603 604 605 606 607

					dma_writel(dw, CLEAR.XFER, dwc->mask);

					dwc_do_single_block(dwc, desc);

					spin_unlock_irqrestore(&dwc->lock, flags);
					continue;
				}
608 609
				/* we are done here */
				clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
610 611 612
			}
			spin_unlock_irqrestore(&dwc->lock, flags);

613
			dwc_scan_descriptors(dw, dwc);
614
		}
615 616 617
	}

	/*
618
	 * Re-enable interrupts.
619 620 621 622 623 624 625 626 627 628
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

629
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
664
	unsigned long		flags;
665

666
	spin_lock_irqsave(&dwc->lock, flags);
667
	cookie = dma_cookie_assign(tx);
668 669 670 671 672 673 674

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
675
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
676 677
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
678
		dwc_dostart(dwc, dwc_first_active(dwc));
679
	} else {
680
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
681 682 683 684 685
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

686
	spin_unlock_irqrestore(&dwc->lock, flags);
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
703
	unsigned int		data_width;
704 705
	u32			ctllo;

706
	dev_vdbg(chan2dev(chan),
707
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
708 709
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
710 711

	if (unlikely(!len)) {
712
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
713 714 715
		return NULL;
	}

716 717
	dwc->direction = DMA_MEM_TO_MEM;

718 719
	data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
			   dwc_get_data_width(chan, DST_MASTER));
720

721 722
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
723

724
	ctllo = DWC_DEFAULT_CTLLO(chan)
725 726 727 728 729 730 731 732 733
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
734
					   dwc->block_size);
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
750
					&first->tx_list);
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
	first->len = len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
772
		unsigned int sg_len, enum dma_transfer_direction direction,
773
		unsigned long flags, void *context)
774 775
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
776
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
777 778 779 780 781 782
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
783
	unsigned int		data_width;
784 785 786 787
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

788
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
789

790
	if (unlikely(!is_slave_direction(direction) || !sg_len))
791 792
		return NULL;

793 794
	dwc->direction = direction;

795 796 797
	prev = first = NULL;

	switch (direction) {
798
	case DMA_MEM_TO_DEV:
799 800 801
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
802 803
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
804 805 806 807 808
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

809
		data_width = dwc_get_data_width(chan, SRC_MASTER);
810

811 812
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
813
			u32		len, dlen, mem;
814

815
			mem = sg_dma_address(sg);
816
			len = sg_dma_len(sg);
817

818 819
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
820

821
slave_sg_todev_fill_desc:
822 823
			desc = dwc_desc_get(dwc);
			if (!desc) {
824
				dev_err(chan2dev(chan),
825 826 827 828 829 830 831
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
832 833
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
834 835 836 837 838 839 840 841
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
842 843 844 845 846 847

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
848
						&first->tx_list);
849 850
			}
			prev = desc;
851 852 853 854
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
855 856
		}
		break;
857
	case DMA_DEV_TO_MEM:
858 859 860
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
861 862
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
863 864 865 866
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
867

868
		data_width = dwc_get_data_width(chan, DST_MASTER);
869

870 871
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
872
			u32		len, dlen, mem;
873

874
			mem = sg_dma_address(sg);
875
			len = sg_dma_len(sg);
876

877 878
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
879

880 881 882 883 884 885 886 887
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

888 889 890
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
891 892
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
893 894 895 896 897 898 899
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
900 901 902 903 904 905

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
906
						&first->tx_list);
907 908
			}
			prev = desc;
909 910 911 912
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->len = total_len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

954 955
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
956 957 958
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
959
	dwc->direction = sconfig->direction;
960 961 962 963 964 965 966

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
		cpu_relax();

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

987 988
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
989 990 991 992
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
993
	unsigned long		flags;
994 995
	LIST_HEAD(list);

996 997
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
998

999
		dwc_chan_pause(dwc);
1000

1001 1002 1003 1004
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1005

1006
		spin_lock_irqsave(&dwc->lock, flags);
1007

1008
		dwc_chan_resume(dwc);
1009

1010 1011 1012
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1013

1014 1015
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1016
		dwc_chan_disable(dw, dwc);
1017

1018
		dwc_chan_resume(dwc);
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1029 1030 1031
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1032
		return -ENXIO;
1033
	}
1034 1035

	return 0;
1036 1037 1038
}

static enum dma_status
1039 1040 1041
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1042 1043
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1044
	enum dma_status		ret;
1045

1046
	ret = dma_cookie_status(chan, cookie, txstate);
1047 1048 1049
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

1050
		ret = dma_cookie_status(chan, cookie, txstate);
1051 1052
	}

1053
	if (ret != DMA_SUCCESS)
1054
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
1055

1056 1057
	if (dwc->paused)
		return DMA_PAUSED;
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1070
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1071 1072 1073 1074 1075
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1076
	unsigned long		flags;
1077

1078
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1079 1080 1081

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1082
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1083 1084 1085
		return -EIO;
	}

1086
	dma_cookie_init(chan);
1087 1088 1089 1090 1091 1092 1093

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1094
	spin_lock_irqsave(&dwc->lock, flags);
1095 1096
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1097 1098
		dma_addr_t phys;

1099
		spin_unlock_irqrestore(&dwc->lock, flags);
1100

1101
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1102 1103
		if (!desc)
			goto err_desc_alloc;
1104

1105 1106
		memset(desc, 0, sizeof(struct dw_desc));

1107
		INIT_LIST_HEAD(&desc->tx_list);
1108 1109 1110
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1111
		desc->txd.phys = phys;
1112

1113 1114
		dwc_desc_put(dwc, desc);

1115
		spin_lock_irqsave(&dwc->lock, flags);
1116 1117 1118
		i = ++dwc->descs_allocated;
	}

1119
	spin_unlock_irqrestore(&dwc->lock, flags);
1120

1121
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1122

1123 1124 1125 1126 1127
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1128 1129 1130 1131 1132 1133 1134 1135
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1136
	unsigned long		flags;
1137 1138
	LIST_HEAD(list);

1139
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1140 1141 1142 1143 1144 1145 1146
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1147
	spin_lock_irqsave(&dwc->lock, flags);
1148 1149
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1150
	dwc->initialized = false;
1151 1152 1153 1154 1155

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1156
	spin_unlock_irqrestore(&dwc->lock, flags);
1157 1158

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1159
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1160
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1161 1162
	}

1163
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1164 1165
}

1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma *dw = to_dw_dma(chan->device);
	static struct dw_dma *last_dw;
	static char *last_bus_id;
	int i = -1;

	/*
	 * dmaengine framework calls this routine for all channels of all dma
	 * controller, until true is returned. If 'param' bus_id is not
	 * registered with a dma controller (dw), then there is no need of
	 * running below function for all channels of dw.
	 *
	 * This block of code does this by saving the parameters of last
	 * failure. If dw and param are same, i.e. trying on same dw with
	 * different channel, return false.
	 */
	if ((last_dw == dw) && (last_bus_id == param))
		return false;
	/*
	 * Return true:
	 * - If dw_dma's platform data is not filled with slave info, then all
	 *   dma controllers are fine for transfer.
	 * - Or if param is NULL
	 */
	if (!dw->sd || !param)
		return true;

	while (++i < dw->sd_count) {
		if (!strcmp(dw->sd[i].bus_id, param)) {
			chan->private = &dw->sd[i];
			last_dw = NULL;
			last_bus_id = NULL;

			return true;
		}
	}

	last_dw = dw;
	last_bus_id = param;
	return false;
}
EXPORT_SYMBOL(dw_dma_generic_filter);

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1223
	unsigned long		flags;
1224 1225 1226 1227 1228 1229

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1230
	spin_lock_irqsave(&dwc->lock, flags);
1231 1232 1233 1234 1235

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1236
		dwc_dump_chan_regs(dwc);
1237
		spin_unlock_irqrestore(&dwc->lock, flags);
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1251
	spin_unlock_irqrestore(&dwc->lock, flags);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1267
	unsigned long		flags;
1268

1269
	spin_lock_irqsave(&dwc->lock, flags);
1270

1271
	dwc_chan_disable(dw, dwc);
1272

1273
	spin_unlock_irqrestore(&dwc->lock, flags);
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1290
		enum dma_transfer_direction direction)
1291 1292
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1293
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1294 1295 1296 1297 1298 1299 1300 1301
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1302
	unsigned long			flags;
1303

1304
	spin_lock_irqsave(&dwc->lock, flags);
1305 1306 1307 1308 1309 1310 1311
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1312
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1313
		spin_unlock_irqrestore(&dwc->lock, flags);
1314 1315 1316 1317 1318 1319
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1320
	spin_unlock_irqrestore(&dwc->lock, flags);
1321 1322 1323 1324 1325 1326 1327
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1328

1329 1330 1331
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1332 1333
	dwc->direction = direction;

1334 1335 1336 1337 1338
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1339 1340 1341
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1342
	if (period_len > (dwc->block_size << reg_width))
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1368
		case DMA_MEM_TO_DEV:
1369
			desc->lli.dar = sconfig->dst_addr;
1370
			desc->lli.sar = buf_addr + (period_len * i);
1371
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1372 1373 1374 1375 1376
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1377 1378 1379 1380 1381

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1382
			break;
1383
		case DMA_DEV_TO_MEM:
1384
			desc->lli.dar = buf_addr + (period_len * i);
1385 1386
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1387 1388 1389 1390 1391
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1392 1393 1394 1395 1396

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1397 1398 1399 1400 1401 1402 1403 1404
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1405
		if (last)
1406 1407 1408 1409 1410 1411 1412 1413
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;

1414 1415 1416
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1444
	unsigned long		flags;
1445

1446
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1447 1448 1449 1450

	if (!cdesc)
		return;

1451
	spin_lock_irqsave(&dwc->lock, flags);
1452

1453
	dwc_chan_disable(dw, dwc);
1454 1455 1456 1457

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1458
	spin_unlock_irqrestore(&dwc->lock, flags);
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1470 1471 1472 1473
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1474 1475
	int i;

1476 1477 1478 1479 1480 1481 1482 1483 1484
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1485 1486 1487

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1488 1489
}

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
#ifdef CONFIG_OF
static struct dw_dma_platform_data *
dw_dma_parse_dt(struct platform_device *pdev)
{
	struct device_node *sn, *cn, *np = pdev->dev.of_node;
	struct dw_dma_platform_data *pdata;
	struct dw_dma_slave *sd;
	u32 tmp, arr[4];

	if (!np) {
		dev_err(&pdev->dev, "Missing DT data\n");
		return NULL;
	}

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL;

	if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
		return NULL;

	if (of_property_read_bool(np, "is_private"))
		pdata->is_private = true;

	if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
		pdata->chan_allocation_order = (unsigned char)tmp;

	if (!of_property_read_u32(np, "chan_priority", &tmp))
		pdata->chan_priority = tmp;

	if (!of_property_read_u32(np, "block_size", &tmp))
		pdata->block_size = tmp;

	if (!of_property_read_u32(np, "nr_masters", &tmp)) {
		if (tmp > 4)
			return NULL;

		pdata->nr_masters = tmp;
	}

	if (!of_property_read_u32_array(np, "data_width", arr,
				pdata->nr_masters))
		for (tmp = 0; tmp < pdata->nr_masters; tmp++)
			pdata->data_width[tmp] = arr[tmp];

	/* parse slave data */
	sn = of_find_node_by_name(np, "slave_info");
	if (!sn)
		return pdata;

	/* calculate number of slaves */
	tmp = of_get_child_count(sn);
	if (!tmp)
		return NULL;

	sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
	if (!sd)
		return NULL;

	pdata->sd = sd;
	pdata->sd_count = tmp;

	for_each_child_of_node(sn, cn) {
		sd->dma_dev = &pdev->dev;
		of_property_read_string(cn, "bus_id", &sd->bus_id);
		of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
		of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
		if (!of_property_read_u32(cn, "src_master", &tmp))
			sd->src_master = tmp;

		if (!of_property_read_u32(cn, "dst_master", &tmp))
			sd->dst_master = tmp;
		sd++;
	}

	return pdata;
}
#else
static inline struct dw_dma_platform_data *
dw_dma_parse_dt(struct platform_device *pdev)
{
	return NULL;
}
#endif

B
Bill Pemberton 已提交
1575
static int dw_probe(struct platform_device *pdev)
1576 1577 1578 1579 1580
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
1581 1582 1583 1584
	void __iomem		*regs;
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1585
	unsigned int		max_blk_size = 0;
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	int			irq;
	int			err;
	int			i;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1598 1599 1600 1601 1602 1603 1604
	regs = devm_request_and_ioremap(&pdev->dev, io);
	if (!regs)
		return -EBUSY;

	dw_params = dma_read_byaddr(regs, DW_PARAMS);
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
	pdata = dev_get_platdata(&pdev->dev);
	if (!pdata)
		pdata = dw_dma_parse_dt(pdev);

	if (!pdata && autocfg) {
		pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
		if (!pdata)
			return -ENOMEM;

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

1621 1622 1623 1624 1625 1626
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1627
	dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1628 1629 1630
	if (!dw)
		return -ENOMEM;

1631 1632 1633
	dw->clk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1634
	clk_prepare_enable(dw->clk);
1635

1636
	dw->regs = regs;
1637 1638
	dw->sd = pdata->sd;
	dw->sd_count = pdata->sd_count;
1639

1640
	/* get hardware configuration parameters */
1641
	if (autocfg) {
1642 1643
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1654
	/* Calculate all channel mask before DMA setup */
1655
	dw->all_chan_mask = (1 << nr_channels) - 1;
1656

1657 1658 1659
	/* force dma off, just in case */
	dw_dma_off(dw);

1660 1661 1662
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1663 1664
	err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
			       "dw_dmac", dw);
1665
	if (err)
1666
		return err;
1667 1668 1669

	platform_set_drvdata(pdev, dw);

1670 1671 1672 1673 1674 1675 1676 1677
	/* create a pool of consistent memory blocks for hardware descriptors */
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
		dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
		return -ENOMEM;
	}

1678 1679 1680
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1681
	for (i = 0; i < nr_channels; i++) {
1682
		struct dw_dma_chan	*dwc = &dw->chan[i];
1683
		int			r = nr_channels - i - 1;
1684 1685

		dwc->chan.device = &dw->dma;
1686
		dma_cookie_init(&dwc->chan);
1687 1688 1689 1690 1691
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1692

1693 1694
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1695
			dwc->priority = r;
1696 1697 1698
		else
			dwc->priority = i;

1699 1700 1701 1702 1703 1704 1705 1706 1707
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1708

1709
		dwc->direction = DMA_TRANS_NONE;
1710

1711
		/* hardware configuration */
1712 1713 1714 1715 1716 1717
		if (autocfg) {
			unsigned int dwc_params;

			dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
						     DWC_PARAMS);

1718 1719 1720 1721 1722
			/* Decode maximum block size for given channel. The
			 * stored 4 bit value represents blocks from 0x00 for 3
			 * up to 0x0a for 4095. */
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1723 1724 1725
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1726
			dwc->block_size = pdata->block_size;
1727 1728 1729 1730 1731 1732 1733

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1734 1735
	}

1736
	/* Clear all interrupts on all channels. */
1737
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1738
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1739 1740 1741 1742 1743 1744
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1745 1746
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1747 1748 1749 1750 1751 1752 1753
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1754
	dw->dma.device_control = dwc_control;
1755

1756
	dw->dma.device_tx_status = dwc_tx_status;
1757 1758 1759 1760
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

1761 1762
	dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
		 nr_channels);
1763 1764 1765 1766 1767 1768

	dma_async_device_register(&dw->dma);

	return 0;
}

1769
static int __devexit dw_remove(struct platform_device *pdev)
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1792
	dw_dma_off(dw);
1793
	clk_disable_unprepare(dw->clk);
1794 1795
}

1796
static int dw_suspend_noirq(struct device *dev)
1797
{
1798
	struct platform_device *pdev = to_platform_device(dev);
1799 1800
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1801
	dw_dma_off(dw);
1802
	clk_disable_unprepare(dw->clk);
1803

1804 1805 1806
	return 0;
}

1807
static int dw_resume_noirq(struct device *dev)
1808
{
1809
	struct platform_device *pdev = to_platform_device(dev);
1810 1811
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1812
	clk_prepare_enable(dw->clk);
1813
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
1814

1815 1816 1817
	return 0;
}

1818
static const struct dev_pm_ops dw_dev_pm_ops = {
1819 1820
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1821 1822 1823 1824
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1825 1826
};

1827 1828 1829 1830 1831 1832 1833 1834
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1835
static struct platform_driver dw_driver = {
1836
	.probe		= dw_probe,
B
Bill Pemberton 已提交
1837
	.remove		= dw_remove,
1838 1839 1840
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1841
		.pm	= &dw_dev_pm_ops,
1842
		.of_match_table = of_match_ptr(dw_dma_id_table),
1843 1844 1845 1846 1847
	},
};

static int __init dw_init(void)
{
1848
	return platform_driver_register(&dw_driver);
1849
}
1850
subsys_initcall(dw_init);
1851 1852 1853 1854 1855 1856 1857 1858 1859

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1860
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1861
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");