dw_dmac.c 44.0 KB
Newer Older
1 2 3 4 5
/*
 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
 * AVR32 systems.)
 *
 * Copyright (C) 2007-2008 Atmel Corporation
6
 * Copyright (C) 2010-2011 ST Microelectronics
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12
#include <linux/bitops.h>
13 14 15 16 17 18 19
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
20
#include <linux/of.h>
21 22 23 24 25 26
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
27
#include "dmaengine.h"
28 29 30 31 32 33 34 35 36 37 38

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

39 40 41 42 43 44 45 46 47 48
static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
{
	return slave ? slave->dst_master : 0;
}

static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
{
	return slave ? slave->src_master : 1;
}

49 50 51 52
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_slave *__slave = (_chan->private);	\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
53 54
		int _dms = dwc_get_dms(__slave);		\
		int _sms = dwc_get_sms(__slave);		\
55 56 57 58
		u8 _smsize = __slave ? _sconfig->src_maxburst :	\
			DW_DMA_MSIZE_16;			\
		u8 _dmsize = __slave ? _sconfig->dst_maxburst :	\
			DW_DMA_MSIZE_16;			\
59
								\
60 61
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
62 63
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
64 65
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
66
	})
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

/*
 * Because we're not relying on writeback from the controller (it may not
 * even be configured into the core!) we don't need to use dma_pool.  These
 * descriptors -- and associated data -- are cacheable.  We do need to make
 * sure their dcache entries are written back before handing them off to
 * the controller, though.
 */

85 86 87 88 89 90 91 92 93
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

94 95 96 97 98 99 100 101 102 103
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
	return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
104
	unsigned long flags;
105

106
	spin_lock_irqsave(&dwc->lock, flags);
107
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
108
		i++;
109 110 111 112 113
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
114
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
115
	}
116
	spin_unlock_irqrestore(&dwc->lock, flags);
117

118
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
119 120 121 122 123 124 125 126

	return ret;
}

static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
	struct dw_desc	*child;

127
	list_for_each_entry(child, &desc->tx_list, desc_node)
128
		dma_sync_single_for_cpu(chan2parent(&dwc->chan),
129 130
				child->txd.phys, sizeof(child->lli),
				DMA_TO_DEVICE);
131
	dma_sync_single_for_cpu(chan2parent(&dwc->chan),
132 133 134 135 136 137 138 139 140 141
			desc->txd.phys, sizeof(desc->lli),
			DMA_TO_DEVICE);
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
142 143
	unsigned long flags;

144 145 146 147 148
	if (desc) {
		struct dw_desc *child;

		dwc_sync_desc_for_cpu(dwc, desc);

149
		spin_lock_irqsave(&dwc->lock, flags);
150
		list_for_each_entry(child, &desc->tx_list, desc_node)
151
			dev_vdbg(chan2dev(&dwc->chan),
152 153
					"moving child desc %p to freelist\n",
					child);
154
		list_splice_init(&desc->tx_list, &dwc->free_list);
155
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
156
		list_add(&desc->desc_node, &dwc->free_list);
157
		spin_unlock_irqrestore(&dwc->lock, flags);
158 159 160
	}
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
180 181 182 183 184
	} else {
		if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
			cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
		else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
			cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
185 186 187 188 189 190 191 192 193 194 195 196
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

197 198
/*----------------------------------------------------------------------*/

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

214
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
215 216 217 218 219 220 221 222 223 224
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

225 226 227 228 229 230 231 232

static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

233 234
/*----------------------------------------------------------------------*/

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

	/* Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer. */
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

253 254 255 256
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
257
	unsigned long	was_soft_llp;
258 259 260

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
261
		dev_err(chan2dev(&dwc->chan),
262
			"BUG: Attempted to start non-idle channel\n");
263
		dwc_dump_chan_regs(dwc);
264 265 266 267 268

		/* The tasklet will hopefully advance the queue... */
		return;
	}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
				"BUG: Attempted to start new LLP transfer "
				"inside ongoing one\n");
			return;
		}

		dwc_initialize(dwc);

		dwc->tx_list = &first->tx_list;
		dwc->tx_node_active = first->tx_list.next;

		dwc_do_single_block(dwc, first);

		return;
	}

289 290
	dwc_initialize(dwc);

291 292 293 294 295 296 297 298 299 300
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
301 302
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
303
{
304 305
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
306
	struct dma_async_tx_descriptor	*txd = &desc->txd;
307
	struct dw_desc			*child;
308
	unsigned long			flags;
309

310
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
311

312
	spin_lock_irqsave(&dwc->lock, flags);
313
	dma_cookie_complete(txd);
314 315 316 317
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
318 319

	dwc_sync_desc_for_cpu(dwc, desc);
320 321 322 323 324 325

	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

326
	list_splice_init(&desc->tx_list, &dwc->free_list);
327 328
	list_move(&desc->desc_node, &dwc->free_list);

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	if (!dwc->chan.private) {
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
		}
	}
348

349 350
	spin_unlock_irqrestore(&dwc->lock, flags);

351
	if (callback_required && callback)
352 353 354 355 356 357 358
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
359
	unsigned long flags;
360

361
	spin_lock_irqsave(&dwc->lock, flags);
362
	if (dma_readl(dw, CH_EN) & dwc->mask) {
363
		dev_err(chan2dev(&dwc->chan),
364 365 366
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
367
		dwc_chan_disable(dw, dwc);
368 369 370 371 372 373 374
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
375 376 377 378
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
379

380 381
	spin_unlock_irqrestore(&dwc->lock, flags);

382
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
383
		dwc_descriptor_complete(dwc, desc, true);
384 385 386 387 388 389 390 391
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
392
	unsigned long flags;
393

394
	spin_lock_irqsave(&dwc->lock, flags);
395 396 397 398 399 400
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
401 402
		spin_unlock_irqrestore(&dwc->lock, flags);

403 404 405 406
		dwc_complete_all(dw, dwc);
		return;
	}

407 408
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
409
		return;
410
	}
411

412
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
413
			(unsigned long long)llp);
414 415

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
416
		/* check first descriptors addr */
417 418
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
419
			return;
420
		}
421 422

		/* check first descriptors llp */
423
		if (desc->lli.llp == llp) {
424
			/* This one is currently in progress */
425
			spin_unlock_irqrestore(&dwc->lock, flags);
426
			return;
427
		}
428

429
		list_for_each_entry(child, &desc->tx_list, desc_node)
430
			if (child->lli.llp == llp) {
431
				/* Currently in progress */
432
				spin_unlock_irqrestore(&dwc->lock, flags);
433
				return;
434
			}
435 436 437 438 439

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
440
		spin_unlock_irqrestore(&dwc->lock, flags);
441
		dwc_descriptor_complete(dwc, desc, true);
442
		spin_lock_irqsave(&dwc->lock, flags);
443 444
	}

445
	dev_err(chan2dev(&dwc->chan),
446 447 448
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
449
	dwc_chan_disable(dw, dwc);
450 451

	if (!list_empty(&dwc->queue)) {
452 453
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
454
	}
455
	spin_unlock_irqrestore(&dwc->lock, flags);
456 457
}

458
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
459
{
460
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
461
			"  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
462
			lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
463 464 465 466 467 468
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
469
	unsigned long flags;
470 471 472

	dwc_scan_descriptors(dw, dwc);

473 474
	spin_lock_irqsave(&dwc->lock, flags);

475 476 477 478 479 480 481
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
482
	list_move(dwc->queue.next, dwc->active_list.prev);
483 484 485 486 487 488 489 490 491 492 493 494 495

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
	 * KERN_CRITICAL may seem harsh, but since this only happens
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
496
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
497
			"Bad descriptor submitted for DMA!\n");
498
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
499 500
			"  cookie: %d\n", bad_desc->txd.cookie);
	dwc_dump_lli(dwc, &bad_desc->lli);
501
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
502 503
		dwc_dump_lli(dwc, &child->lli);

504 505
	spin_unlock_irqrestore(&dwc->lock, flags);

506
	/* Pretend the descriptor completed successfully */
507
	dwc_descriptor_complete(dwc, bad_desc, true);
508 509
}

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
528
		u32 status_err, u32 status_xfer)
529
{
530 531
	unsigned long flags;

532
	if (dwc->mask) {
533 534 535 536 537 538 539 540
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
541 542

		if (callback)
543 544 545 546 547 548 549 550 551 552 553 554 555 556
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
557 558 559

		spin_lock_irqsave(&dwc->lock, flags);

560
		dwc_dump_chan_regs(dwc);
561

562
		dwc_chan_disable(dw, dwc);
563 564 565 566 567 568 569 570 571 572 573

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
574 575

		spin_unlock_irqrestore(&dwc->lock, flags);
576 577 578 579 580
	}
}

/* ------------------------------------------------------------------------- */

581 582 583 584 585 586 587 588
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

589
	status_xfer = dma_readl(dw, RAW.XFER);
590 591
	status_err = dma_readl(dw, RAW.ERROR);

592
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
593 594 595

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
596
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
597
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
598
		else if (status_err & (1 << i))
599
			dwc_handle_error(dw, dwc);
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
		else if (status_xfer & (1 << i)) {
			unsigned long flags;

			spin_lock_irqsave(&dwc->lock, flags);
			if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
				if (dwc->tx_node_active != dwc->tx_list) {
					struct dw_desc *desc =
						list_entry(dwc->tx_node_active,
							   struct dw_desc,
							   desc_node);

					dma_writel(dw, CLEAR.XFER, dwc->mask);

					/* move pointer to next descriptor */
					dwc->tx_node_active =
						dwc->tx_node_active->next;

					dwc_do_single_block(dwc, desc);

					spin_unlock_irqrestore(&dwc->lock, flags);
					continue;
				} else {
					/* we are done here */
					clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
				}
			}
			spin_unlock_irqrestore(&dwc->lock, flags);

628
			dwc_scan_descriptors(dw, dwc);
629
		}
630 631 632
	}

	/*
633
	 * Re-enable interrupts.
634 635 636 637 638 639 640 641 642 643
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

644
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
679
	unsigned long		flags;
680

681
	spin_lock_irqsave(&dwc->lock, flags);
682
	cookie = dma_cookie_assign(tx);
683 684 685 686 687 688 689

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
690
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
691 692
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
693
		dwc_dostart(dwc, dwc_first_active(dwc));
694
	} else {
695
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
696 697 698 699 700
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

701
	spin_unlock_irqrestore(&dwc->lock, flags);
702 703 704 705 706 707 708 709 710

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
711
	struct dw_dma_slave	*dws = chan->private;
712 713 714 715 716 717 718
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
719
	unsigned int		data_width;
720 721
	u32			ctllo;

722
	dev_vdbg(chan2dev(chan),
723
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
724 725
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
726 727

	if (unlikely(!len)) {
728
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
729 730 731
		return NULL;
	}

732 733
	data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
					 dwc->dw->data_width[dwc_get_dms(dws)]);
734

735 736
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
737

738
	ctllo = DWC_DEFAULT_CTLLO(chan)
739 740 741 742 743 744 745 746 747
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
748
					   dwc->block_size);
749 750 751 752 753 754 755 756 757 758 759 760 761 762

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
763
			dma_sync_single_for_device(chan2parent(chan),
764 765 766
					prev->txd.phys, sizeof(prev->lli),
					DMA_TO_DEVICE);
			list_add_tail(&desc->desc_node,
767
					&first->tx_list);
768 769 770 771 772 773 774 775 776 777
		}
		prev = desc;
	}


	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
778
	dma_sync_single_for_device(chan2parent(chan),
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->txd.flags = flags;
	first->len = len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
794
		unsigned int sg_len, enum dma_transfer_direction direction,
795
		unsigned long flags, void *context)
796 797
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
798
	struct dw_dma_slave	*dws = chan->private;
799
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
800 801 802 803 804 805
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
806
	unsigned int		data_width;
807 808 809 810
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

811
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
812 813 814 815 816 817 818

	if (unlikely(!dws || !sg_len))
		return NULL;

	prev = first = NULL;

	switch (direction) {
819
	case DMA_MEM_TO_DEV:
820 821 822
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
823 824
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
825 826 827 828 829
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

830 831
		data_width = dwc->dw->data_width[dwc_get_sms(dws)];

832 833
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
834
			u32		len, dlen, mem;
835

836
			mem = sg_dma_address(sg);
837
			len = sg_dma_len(sg);
838

839 840
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
841

842
slave_sg_todev_fill_desc:
843 844
			desc = dwc_desc_get(dwc);
			if (!desc) {
845
				dev_err(chan2dev(chan),
846 847 848 849 850 851 852
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
853 854
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
855 856 857 858 859 860 861 862
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
863 864 865 866 867

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
868
				dma_sync_single_for_device(chan2parent(chan),
869 870 871 872
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
873
						&first->tx_list);
874 875
			}
			prev = desc;
876 877 878 879
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
880 881
		}
		break;
882
	case DMA_DEV_TO_MEM:
883 884 885
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
886 887
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
888 889 890 891
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
892

893 894
		data_width = dwc->dw->data_width[dwc_get_dms(dws)];

895 896
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
897
			u32		len, dlen, mem;
898

899
			mem = sg_dma_address(sg);
900
			len = sg_dma_len(sg);
901

902 903
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
904

905 906 907 908 909 910 911 912
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

913 914 915
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
916 917
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
918 919 920 921 922 923 924
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
925 926 927 928 929

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
930
				dma_sync_single_for_device(chan2parent(chan),
931 932 933 934
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
935
						&first->tx_list);
936 937
			}
			prev = desc;
938 939 940 941
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
942 943 944 945 946 947 948 949 950 951 952
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
953
	dma_sync_single_for_device(chan2parent(chan),
954 955 956 957 958 959 960 961 962 963 964 965
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->len = total_len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

	/* Check if it is chan is configured for slave transfers */
	if (!chan->private)
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

999 1000
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
1001 1002 1003 1004
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1005
	unsigned long		flags;
1006
	u32			cfglo;
1007 1008
	LIST_HEAD(list);

1009 1010
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1011

1012 1013 1014 1015
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
		while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
			cpu_relax();
1016

1017 1018 1019 1020 1021
		dwc->paused = true;
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1022

1023
		spin_lock_irqsave(&dwc->lock, flags);
1024

1025 1026 1027
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
		dwc->paused = false;
1028

1029 1030 1031
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1032

1033 1034
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1035
		dwc_chan_disable(dw, dwc);
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047

		dwc->paused = false;

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1048 1049 1050
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1051
		return -ENXIO;
1052
	}
1053 1054

	return 0;
1055 1056 1057
}

static enum dma_status
1058 1059 1060
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1061 1062
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1063
	enum dma_status		ret;
1064

1065
	ret = dma_cookie_status(chan, cookie, txstate);
1066 1067 1068
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

1069
		ret = dma_cookie_status(chan, cookie, txstate);
1070 1071
	}

1072
	if (ret != DMA_SUCCESS)
1073
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
1074

1075 1076
	if (dwc->paused)
		return DMA_PAUSED;
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1089
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1090 1091 1092 1093 1094
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1095
	unsigned long		flags;
1096

1097
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1098 1099 1100

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1101
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1102 1103 1104
		return -EIO;
	}

1105
	dma_cookie_init(chan);
1106 1107 1108 1109 1110 1111 1112

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1113
	spin_lock_irqsave(&dwc->lock, flags);
1114 1115
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1116
		spin_unlock_irqrestore(&dwc->lock, flags);
1117 1118 1119

		desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
		if (!desc) {
1120
			dev_info(chan2dev(chan),
1121
				"only allocated %d descriptors\n", i);
1122
			spin_lock_irqsave(&dwc->lock, flags);
1123 1124 1125
			break;
		}

1126
		INIT_LIST_HEAD(&desc->tx_list);
1127 1128 1129
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1130
		desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
1131 1132 1133
				sizeof(desc->lli), DMA_TO_DEVICE);
		dwc_desc_put(dwc, desc);

1134
		spin_lock_irqsave(&dwc->lock, flags);
1135 1136 1137
		i = ++dwc->descs_allocated;
	}

1138
	spin_unlock_irqrestore(&dwc->lock, flags);
1139

1140
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1141 1142 1143 1144 1145 1146 1147 1148 1149

	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1150
	unsigned long		flags;
1151 1152
	LIST_HEAD(list);

1153
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1154 1155 1156 1157 1158 1159 1160
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1161
	spin_lock_irqsave(&dwc->lock, flags);
1162 1163
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1164
	dwc->initialized = false;
1165 1166 1167 1168 1169

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1170
	spin_unlock_irqrestore(&dwc->lock, flags);
1171 1172

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1173 1174
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1175 1176 1177 1178
				sizeof(desc->lli), DMA_TO_DEVICE);
		kfree(desc);
	}

1179
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1180 1181
}

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1195
	unsigned long		flags;
1196 1197 1198 1199 1200 1201

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1202
	spin_lock_irqsave(&dwc->lock, flags);
1203 1204 1205 1206 1207

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1208
		dwc_dump_chan_regs(dwc);
1209
		spin_unlock_irqrestore(&dwc->lock, flags);
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1223
	spin_unlock_irqrestore(&dwc->lock, flags);
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1239
	unsigned long		flags;
1240

1241
	spin_lock_irqsave(&dwc->lock, flags);
1242

1243
	dwc_chan_disable(dw, dwc);
1244

1245
	spin_unlock_irqrestore(&dwc->lock, flags);
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1262
		enum dma_transfer_direction direction)
1263 1264
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1265
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1266 1267 1268 1269 1270 1271 1272 1273
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1274
	unsigned long			flags;
1275

1276
	spin_lock_irqsave(&dwc->lock, flags);
1277 1278 1279 1280 1281 1282 1283
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1284
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1285
		spin_unlock_irqrestore(&dwc->lock, flags);
1286 1287 1288 1289 1290 1291
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1292
	spin_unlock_irqrestore(&dwc->lock, flags);
1293 1294 1295 1296 1297 1298 1299
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1300 1301 1302 1303 1304 1305

	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1306 1307 1308
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1309
	if (period_len > (dwc->block_size << reg_width))
1310 1311 1312 1313 1314
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;
1315
	if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1337
		case DMA_MEM_TO_DEV:
1338
			desc->lli.dar = sconfig->dst_addr;
1339
			desc->lli.sar = buf_addr + (period_len * i);
1340
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1341 1342 1343 1344 1345
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1346 1347 1348 1349 1350

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1351
			break;
1352
		case DMA_DEV_TO_MEM:
1353
			desc->lli.dar = buf_addr + (period_len * i);
1354 1355
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1356 1357 1358 1359 1360
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1361 1362 1363 1364 1365

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

		if (last) {
			last->lli.llp = desc->txd.phys;
			dma_sync_single_for_device(chan2parent(chan),
					last->txd.phys, sizeof(last->lli),
					DMA_TO_DEVICE);
		}

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;
	dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
			sizeof(last->lli), DMA_TO_DEVICE);

1389 1390 1391
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1419
	unsigned long		flags;
1420

1421
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1422 1423 1424 1425

	if (!cdesc)
		return;

1426
	spin_lock_irqsave(&dwc->lock, flags);
1427

1428
	dwc_chan_disable(dw, dwc);
1429 1430 1431 1432

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1433
	spin_unlock_irqrestore(&dwc->lock, flags);
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1445 1446 1447 1448
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1449 1450
	int i;

1451 1452 1453 1454 1455 1456 1457 1458 1459
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1460 1461 1462

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1463 1464
}

B
Bill Pemberton 已提交
1465
static int dw_probe(struct platform_device *pdev)
1466 1467 1468 1469 1470
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
1471 1472 1473 1474
	void __iomem		*regs;
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1475
	unsigned int		max_blk_size = 0;
1476 1477 1478 1479
	int			irq;
	int			err;
	int			i;

1480
	pdata = dev_get_platdata(&pdev->dev);
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	regs = devm_request_and_ioremap(&pdev->dev, io);
	if (!regs)
		return -EBUSY;

	dw_params = dma_read_byaddr(regs, DW_PARAMS);
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1505
	dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1506 1507 1508
	if (!dw)
		return -ENOMEM;

1509 1510 1511
	dw->clk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1512
	clk_prepare_enable(dw->clk);
1513

1514 1515
	dw->regs = regs;

1516
	/* get hardware configuration parameters */
1517
	if (autocfg) {
1518 1519
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1530
	/* Calculate all channel mask before DMA setup */
1531
	dw->all_chan_mask = (1 << nr_channels) - 1;
1532

1533 1534 1535
	/* force dma off, just in case */
	dw_dma_off(dw);

1536 1537 1538
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1539 1540
	err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
			       "dw_dmac", dw);
1541
	if (err)
1542
		return err;
1543 1544 1545 1546 1547 1548

	platform_set_drvdata(pdev, dw);

	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1549
	for (i = 0; i < nr_channels; i++) {
1550
		struct dw_dma_chan	*dwc = &dw->chan[i];
1551
		int			r = nr_channels - i - 1;
1552 1553

		dwc->chan.device = &dw->dma;
1554
		dma_cookie_init(&dwc->chan);
1555 1556 1557 1558 1559
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1560

1561 1562
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1563
			dwc->priority = r;
1564 1565 1566
		else
			dwc->priority = i;

1567 1568 1569 1570 1571 1572 1573 1574 1575
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1576

1577 1578
		dwc->dw = dw;

1579
		/* hardware configuration */
1580 1581 1582 1583 1584 1585
		if (autocfg) {
			unsigned int dwc_params;

			dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
						     DWC_PARAMS);

1586 1587 1588 1589 1590
			/* Decode maximum block size for given channel. The
			 * stored 4 bit value represents blocks from 0x00 for 3
			 * up to 0x0a for 4095. */
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1591 1592 1593
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1594
			dwc->block_size = pdata->block_size;
1595 1596 1597 1598 1599 1600 1601

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1602 1603
	}

1604
	/* Clear all interrupts on all channels. */
1605
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1606
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1607 1608 1609 1610 1611 1612
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1613 1614
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1615 1616 1617 1618 1619 1620 1621
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1622
	dw->dma.device_control = dwc_control;
1623

1624
	dw->dma.device_tx_status = dwc_tx_status;
1625 1626 1627 1628 1629
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

	printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
1630
			dev_name(&pdev->dev), nr_channels);
1631 1632 1633 1634 1635 1636

	dma_async_device_register(&dw->dma);

	return 0;
}

1637
static int __devexit dw_remove(struct platform_device *pdev)
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1661
	clk_disable_unprepare(dw->clk);
1662 1663
}

1664
static int dw_suspend_noirq(struct device *dev)
1665
{
1666
	struct platform_device *pdev = to_platform_device(dev);
1667 1668 1669
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1670
	clk_disable_unprepare(dw->clk);
1671

1672 1673 1674
	return 0;
}

1675
static int dw_resume_noirq(struct device *dev)
1676
{
1677
	struct platform_device *pdev = to_platform_device(dev);
1678 1679
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1680
	clk_prepare_enable(dw->clk);
1681 1682 1683 1684
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
	return 0;
}

1685
static const struct dev_pm_ops dw_dev_pm_ops = {
1686 1687
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1688 1689 1690 1691
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1692 1693
};

1694 1695 1696 1697 1698 1699 1700 1701
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1702
static struct platform_driver dw_driver = {
B
Bill Pemberton 已提交
1703
	.remove		= dw_remove,
1704 1705 1706
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1707
		.pm	= &dw_dev_pm_ops,
1708
		.of_match_table = of_match_ptr(dw_dma_id_table),
1709 1710 1711 1712 1713 1714 1715
	},
};

static int __init dw_init(void)
{
	return platform_driver_probe(&dw_driver, dw_probe);
}
1716
subsys_initcall(dw_init);
1717 1718 1719 1720 1721 1722 1723 1724 1725

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1726
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1727
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");