dw_dmac.c 47.7 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
11

12
#include <linux/bitops.h>
13 14 15 16 17 18 19
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
20
#include <linux/of.h>
21 22 23 24 25 26
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
27
#include "dmaengine.h"
28 29 30 31 32 33 34 35 36 37 38

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

39 40 41 42 43 44 45 46 47 48
static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
{
	return slave ? slave->dst_master : 0;
}

static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
{
	return slave ? slave->src_master : 1;
}

49 50 51 52
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_slave *__slave = (_chan->private);	\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
53
		bool _is_slave = is_slave_direction(_dwc->direction);	\
54 55
		int _dms = dwc_get_dms(__slave);		\
		int _sms = dwc_get_sms(__slave);		\
56
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
57
			DW_DMA_MSIZE_16;			\
58
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
59
			DW_DMA_MSIZE_16;			\
60
								\
61 62
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
63 64
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
65 66
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
67
	})
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

/*
 * Because we're not relying on writeback from the controller (it may not
 * even be configured into the core!) we don't need to use dma_pool.  These
 * descriptors -- and associated data -- are cacheable.  We do need to make
 * sure their dcache entries are written back before handing them off to
 * the controller, though.
 */

86 87 88 89 90 91 92 93 94
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

95 96
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
97
	return to_dw_desc(dwc->active_list.next);
98 99 100 101 102 103 104
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
105
	unsigned long flags;
106

107
	spin_lock_irqsave(&dwc->lock, flags);
108
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
109
		i++;
110 111 112 113 114
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
115
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
116
	}
117
	spin_unlock_irqrestore(&dwc->lock, flags);
118

119
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
120 121 122 123 124 125 126 127

	return ret;
}

static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
	struct dw_desc	*child;

128
	list_for_each_entry(child, &desc->tx_list, desc_node)
129
		dma_sync_single_for_cpu(chan2parent(&dwc->chan),
130 131
				child->txd.phys, sizeof(child->lli),
				DMA_TO_DEVICE);
132
	dma_sync_single_for_cpu(chan2parent(&dwc->chan),
133 134 135 136 137 138 139 140 141 142
			desc->txd.phys, sizeof(desc->lli),
			DMA_TO_DEVICE);
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
143 144
	unsigned long flags;

145 146 147 148 149
	if (desc) {
		struct dw_desc *child;

		dwc_sync_desc_for_cpu(dwc, desc);

150
		spin_lock_irqsave(&dwc->lock, flags);
151
		list_for_each_entry(child, &desc->tx_list, desc_node)
152
			dev_vdbg(chan2dev(&dwc->chan),
153 154
					"moving child desc %p to freelist\n",
					child);
155
		list_splice_init(&desc->tx_list, &dwc->free_list);
156
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
157
		list_add(&desc->desc_node, &dwc->free_list);
158
		spin_unlock_irqrestore(&dwc->lock, flags);
159 160 161
	}
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
181
	} else {
182
		if (dwc->direction == DMA_MEM_TO_DEV)
183
			cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
184
		else if (dwc->direction == DMA_DEV_TO_MEM)
185
			cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
186 187 188 189 190 191 192 193 194 195 196 197
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

198 199
/*----------------------------------------------------------------------*/

200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

215
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
216 217 218 219 220 221 222 223 224 225
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

226 227 228 229 230 231 232
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

233 234
/*----------------------------------------------------------------------*/

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

	/* Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer. */
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
251 252 253

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
254 255
}

256 257 258 259
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
260
	unsigned long	was_soft_llp;
261 262 263

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
264
		dev_err(chan2dev(&dwc->chan),
265
			"BUG: Attempted to start non-idle channel\n");
266
		dwc_dump_chan_regs(dwc);
267 268 269 270 271

		/* The tasklet will hopefully advance the queue... */
		return;
	}

272 273 274 275 276 277 278 279 280 281 282 283 284
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
				"BUG: Attempted to start new LLP transfer "
				"inside ongoing one\n");
			return;
		}

		dwc_initialize(dwc);

		dwc->tx_list = &first->tx_list;
285
		dwc->tx_node_active = &first->tx_list;
286 287 288 289 290 291

		dwc_do_single_block(dwc, first);

		return;
	}

292 293
	dwc_initialize(dwc);

294 295 296 297 298 299 300 301 302 303
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
304 305
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
306
{
307 308
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
309
	struct dma_async_tx_descriptor	*txd = &desc->txd;
310
	struct dw_desc			*child;
311
	unsigned long			flags;
312

313
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
314

315
	spin_lock_irqsave(&dwc->lock, flags);
316
	dma_cookie_complete(txd);
317 318 319 320
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
321 322

	dwc_sync_desc_for_cpu(dwc, desc);
323 324 325 326 327 328

	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

329
	list_splice_init(&desc->tx_list, &dwc->free_list);
330 331
	list_move(&desc->desc_node, &dwc->free_list);

332
	if (!is_slave_direction(dwc->direction)) {
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
		}
	}
351

352 353
	spin_unlock_irqrestore(&dwc->lock, flags);

354
	if (callback)
355 356 357 358 359 360 361
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
362
	unsigned long flags;
363

364
	spin_lock_irqsave(&dwc->lock, flags);
365
	if (dma_readl(dw, CH_EN) & dwc->mask) {
366
		dev_err(chan2dev(&dwc->chan),
367 368 369
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
370
		dwc_chan_disable(dw, dwc);
371 372 373 374 375 376 377
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
378 379 380 381
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
382

383 384
	spin_unlock_irqrestore(&dwc->lock, flags);

385
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
386
		dwc_descriptor_complete(dwc, desc, true);
387 388 389 390 391 392 393 394
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
395
	unsigned long flags;
396

397
	spin_lock_irqsave(&dwc->lock, flags);
398 399 400 401 402 403
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
404 405
		spin_unlock_irqrestore(&dwc->lock, flags);

406 407 408 409
		dwc_complete_all(dw, dwc);
		return;
	}

410 411
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
412
		return;
413
	}
414

415
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
416
			(unsigned long long)llp);
417 418

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
419
		/* check first descriptors addr */
420 421
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
422
			return;
423
		}
424 425

		/* check first descriptors llp */
426
		if (desc->lli.llp == llp) {
427
			/* This one is currently in progress */
428
			spin_unlock_irqrestore(&dwc->lock, flags);
429
			return;
430
		}
431

432
		list_for_each_entry(child, &desc->tx_list, desc_node)
433
			if (child->lli.llp == llp) {
434
				/* Currently in progress */
435
				spin_unlock_irqrestore(&dwc->lock, flags);
436
				return;
437
			}
438 439 440 441 442

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
443
		spin_unlock_irqrestore(&dwc->lock, flags);
444
		dwc_descriptor_complete(dwc, desc, true);
445
		spin_lock_irqsave(&dwc->lock, flags);
446 447
	}

448
	dev_err(chan2dev(&dwc->chan),
449 450 451
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
452
	dwc_chan_disable(dw, dwc);
453 454

	if (!list_empty(&dwc->queue)) {
455 456
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
457
	}
458
	spin_unlock_irqrestore(&dwc->lock, flags);
459 460
}

461
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
462
{
463 464
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
465 466 467 468 469 470
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
471
	unsigned long flags;
472 473 474

	dwc_scan_descriptors(dw, dwc);

475 476
	spin_lock_irqsave(&dwc->lock, flags);

477 478 479 480 481 482 483
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
484
	list_move(dwc->queue.next, dwc->active_list.prev);
485 486 487 488 489 490 491

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
492
	 * WARN may seem harsh, but since this only happens
493 494 495 496 497
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
498 499
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
500
	dwc_dump_lli(dwc, &bad_desc->lli);
501
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
502 503
		dwc_dump_lli(dwc, &child->lli);

504 505
	spin_unlock_irqrestore(&dwc->lock, flags);

506
	/* Pretend the descriptor completed successfully */
507
	dwc_descriptor_complete(dwc, bad_desc, true);
508 509
}

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
528
		u32 status_err, u32 status_xfer)
529
{
530 531
	unsigned long flags;

532
	if (dwc->mask) {
533 534 535 536 537 538 539 540
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
541 542

		if (callback)
543 544 545 546 547 548 549 550 551 552 553 554 555 556
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
557 558 559

		spin_lock_irqsave(&dwc->lock, flags);

560
		dwc_dump_chan_regs(dwc);
561

562
		dwc_chan_disable(dw, dwc);
563 564 565 566 567 568 569 570 571 572 573

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
574 575

		spin_unlock_irqrestore(&dwc->lock, flags);
576 577 578 579 580
	}
}

/* ------------------------------------------------------------------------- */

581 582 583 584 585 586 587 588
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

589
	status_xfer = dma_readl(dw, RAW.XFER);
590 591
	status_err = dma_readl(dw, RAW.ERROR);

592
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
593 594 595

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
596
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
597
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
598
		else if (status_err & (1 << i))
599
			dwc_handle_error(dw, dwc);
600 601 602 603 604 605 606
		else if (status_xfer & (1 << i)) {
			unsigned long flags;

			spin_lock_irqsave(&dwc->lock, flags);
			if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
				if (dwc->tx_node_active != dwc->tx_list) {
					struct dw_desc *desc =
607
						to_dw_desc(dwc->tx_node_active);
608 609 610 611 612 613 614 615

					dma_writel(dw, CLEAR.XFER, dwc->mask);

					dwc_do_single_block(dwc, desc);

					spin_unlock_irqrestore(&dwc->lock, flags);
					continue;
				}
616 617
				/* we are done here */
				clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
618 619 620
			}
			spin_unlock_irqrestore(&dwc->lock, flags);

621
			dwc_scan_descriptors(dw, dwc);
622
		}
623 624 625
	}

	/*
626
	 * Re-enable interrupts.
627 628 629 630 631 632 633 634 635 636
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

637
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
672
	unsigned long		flags;
673

674
	spin_lock_irqsave(&dwc->lock, flags);
675
	cookie = dma_cookie_assign(tx);
676 677 678 679 680 681 682

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
683
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
684 685
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
686
		dwc_dostart(dwc, dwc_first_active(dwc));
687
	} else {
688
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
689 690 691 692 693
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

694
	spin_unlock_irqrestore(&dwc->lock, flags);
695 696 697 698 699 700 701 702 703

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
704
	struct dw_dma_slave	*dws = chan->private;
705 706 707 708 709 710 711
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
712
	unsigned int		data_width;
713 714
	u32			ctllo;

715
	dev_vdbg(chan2dev(chan),
716
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
717 718
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
719 720

	if (unlikely(!len)) {
721
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
722 723 724
		return NULL;
	}

725 726
	dwc->direction = DMA_MEM_TO_MEM;

727 728
	data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
					 dwc->dw->data_width[dwc_get_dms(dws)]);
729

730 731
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
732

733
	ctllo = DWC_DEFAULT_CTLLO(chan)
734 735 736 737 738 739 740 741 742
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
743
					   dwc->block_size);
744 745 746 747 748 749 750 751 752 753 754 755 756 757

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
758
			dma_sync_single_for_device(chan2parent(chan),
759 760 761
					prev->txd.phys, sizeof(prev->lli),
					DMA_TO_DEVICE);
			list_add_tail(&desc->desc_node,
762
					&first->tx_list);
763 764 765 766 767 768 769 770 771 772
		}
		prev = desc;
	}


	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
773
	dma_sync_single_for_device(chan2parent(chan),
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->txd.flags = flags;
	first->len = len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
789
		unsigned int sg_len, enum dma_transfer_direction direction,
790
		unsigned long flags, void *context)
791 792
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
793
	struct dw_dma_slave	*dws = chan->private;
794
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
795 796 797 798 799 800
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
801
	unsigned int		data_width;
802 803 804 805
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

806
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
807

808
	if (unlikely(!is_slave_direction(direction) || !sg_len))
809 810
		return NULL;

811 812
	dwc->direction = direction;

813 814 815
	prev = first = NULL;

	switch (direction) {
816
	case DMA_MEM_TO_DEV:
817 818 819
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
820 821
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
822 823 824 825 826
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

827 828
		data_width = dwc->dw->data_width[dwc_get_sms(dws)];

829 830
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
831
			u32		len, dlen, mem;
832

833
			mem = sg_dma_address(sg);
834
			len = sg_dma_len(sg);
835

836 837
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
838

839
slave_sg_todev_fill_desc:
840 841
			desc = dwc_desc_get(dwc);
			if (!desc) {
842
				dev_err(chan2dev(chan),
843 844 845 846 847 848 849
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
850 851
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
852 853 854 855 856 857 858 859
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
860 861 862 863 864

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
865
				dma_sync_single_for_device(chan2parent(chan),
866 867 868 869
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
870
						&first->tx_list);
871 872
			}
			prev = desc;
873 874 875 876
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
877 878
		}
		break;
879
	case DMA_DEV_TO_MEM:
880 881 882
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
883 884
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
885 886 887 888
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
889

890 891
		data_width = dwc->dw->data_width[dwc_get_dms(dws)];

892 893
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
894
			u32		len, dlen, mem;
895

896
			mem = sg_dma_address(sg);
897
			len = sg_dma_len(sg);
898

899 900
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
901

902 903 904 905 906 907 908 909
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

910 911 912
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
913 914
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
915 916 917 918 919 920 921
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
922 923 924 925 926

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
927
				dma_sync_single_for_device(chan2parent(chan),
928 929 930 931
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
932
						&first->tx_list);
933 934
			}
			prev = desc;
935 936 937 938
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
939 940 941 942 943 944 945 946 947 948 949
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
950
	dma_sync_single_for_device(chan2parent(chan),
951 952 953 954 955 956 957 958 959 960 961 962
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->len = total_len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

984 985
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
986 987 988
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
989
	dwc->direction = sconfig->direction;
990 991 992 993 994 995 996

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
		cpu_relax();

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1017 1018
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
1019 1020 1021 1022
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1023
	unsigned long		flags;
1024 1025
	LIST_HEAD(list);

1026 1027
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1028

1029
		dwc_chan_pause(dwc);
1030

1031 1032 1033 1034
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1035

1036
		spin_lock_irqsave(&dwc->lock, flags);
1037

1038
		dwc_chan_resume(dwc);
1039

1040 1041 1042
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1043

1044 1045
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1046
		dwc_chan_disable(dw, dwc);
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058

		dwc->paused = false;

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1059 1060 1061
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1062
		return -ENXIO;
1063
	}
1064 1065

	return 0;
1066 1067 1068
}

static enum dma_status
1069 1070 1071
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1072 1073
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1074
	enum dma_status		ret;
1075

1076
	ret = dma_cookie_status(chan, cookie, txstate);
1077 1078 1079
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

1080
		ret = dma_cookie_status(chan, cookie, txstate);
1081 1082
	}

1083
	if (ret != DMA_SUCCESS)
1084
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
1085

1086 1087
	if (dwc->paused)
		return DMA_PAUSED;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1100
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1101 1102 1103 1104 1105
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1106
	unsigned long		flags;
1107
	int			ret;
1108

1109
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1110 1111 1112

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1113
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1114 1115 1116
		return -EIO;
	}

1117
	dma_cookie_init(chan);
1118 1119 1120 1121 1122 1123 1124

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1125
	spin_lock_irqsave(&dwc->lock, flags);
1126 1127
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1128
		spin_unlock_irqrestore(&dwc->lock, flags);
1129 1130

		desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1131 1132
		if (!desc)
			goto err_desc_alloc;
1133

1134
		INIT_LIST_HEAD(&desc->tx_list);
1135 1136 1137
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1138
		desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
1139
				sizeof(desc->lli), DMA_TO_DEVICE);
1140 1141 1142 1143
		ret = dma_mapping_error(chan2parent(chan), desc->txd.phys);
		if (ret)
			goto err_desc_alloc;

1144 1145
		dwc_desc_put(dwc, desc);

1146
		spin_lock_irqsave(&dwc->lock, flags);
1147 1148 1149
		i = ++dwc->descs_allocated;
	}

1150
	spin_unlock_irqrestore(&dwc->lock, flags);
1151

1152
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1153

1154 1155 1156 1157 1158 1159 1160
	return i;

err_desc_alloc:
	kfree(desc);

	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1161 1162 1163 1164 1165 1166 1167 1168
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1169
	unsigned long		flags;
1170 1171
	LIST_HEAD(list);

1172
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1173 1174 1175 1176 1177 1178 1179
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1180
	spin_lock_irqsave(&dwc->lock, flags);
1181 1182
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1183
	dwc->initialized = false;
1184 1185 1186 1187 1188

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1189
	spin_unlock_irqrestore(&dwc->lock, flags);
1190 1191

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1192 1193
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1194 1195 1196 1197
				sizeof(desc->lli), DMA_TO_DEVICE);
		kfree(desc);
	}

1198
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1199 1200
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma *dw = to_dw_dma(chan->device);
	static struct dw_dma *last_dw;
	static char *last_bus_id;
	int i = -1;

	/*
	 * dmaengine framework calls this routine for all channels of all dma
	 * controller, until true is returned. If 'param' bus_id is not
	 * registered with a dma controller (dw), then there is no need of
	 * running below function for all channels of dw.
	 *
	 * This block of code does this by saving the parameters of last
	 * failure. If dw and param are same, i.e. trying on same dw with
	 * different channel, return false.
	 */
	if ((last_dw == dw) && (last_bus_id == param))
		return false;
	/*
	 * Return true:
	 * - If dw_dma's platform data is not filled with slave info, then all
	 *   dma controllers are fine for transfer.
	 * - Or if param is NULL
	 */
	if (!dw->sd || !param)
		return true;

	while (++i < dw->sd_count) {
		if (!strcmp(dw->sd[i].bus_id, param)) {
			chan->private = &dw->sd[i];
			last_dw = NULL;
			last_bus_id = NULL;

			return true;
		}
	}

	last_dw = dw;
	last_bus_id = param;
	return false;
}
EXPORT_SYMBOL(dw_dma_generic_filter);

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1258
	unsigned long		flags;
1259 1260 1261 1262 1263 1264

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1265
	spin_lock_irqsave(&dwc->lock, flags);
1266 1267 1268 1269 1270

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1271
		dwc_dump_chan_regs(dwc);
1272
		spin_unlock_irqrestore(&dwc->lock, flags);
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1286
	spin_unlock_irqrestore(&dwc->lock, flags);
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1302
	unsigned long		flags;
1303

1304
	spin_lock_irqsave(&dwc->lock, flags);
1305

1306
	dwc_chan_disable(dw, dwc);
1307

1308
	spin_unlock_irqrestore(&dwc->lock, flags);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1325
		enum dma_transfer_direction direction)
1326 1327
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1328
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1329 1330 1331 1332 1333 1334 1335 1336
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1337
	unsigned long			flags;
1338

1339
	spin_lock_irqsave(&dwc->lock, flags);
1340 1341 1342 1343 1344 1345 1346
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1347
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1348
		spin_unlock_irqrestore(&dwc->lock, flags);
1349 1350 1351 1352 1353 1354
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1355
	spin_unlock_irqrestore(&dwc->lock, flags);
1356 1357 1358 1359 1360 1361 1362
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1363

1364 1365 1366
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1367 1368
	dwc->direction = direction;

1369 1370 1371 1372 1373
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1374 1375 1376
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1377
	if (period_len > (dwc->block_size << reg_width))
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1403
		case DMA_MEM_TO_DEV:
1404
			desc->lli.dar = sconfig->dst_addr;
1405
			desc->lli.sar = buf_addr + (period_len * i);
1406
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1407 1408 1409 1410 1411
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1412 1413 1414 1415 1416

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1417
			break;
1418
		case DMA_DEV_TO_MEM:
1419
			desc->lli.dar = buf_addr + (period_len * i);
1420 1421
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1422 1423 1424 1425 1426
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1427 1428 1429 1430 1431

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

		if (last) {
			last->lli.llp = desc->txd.phys;
			dma_sync_single_for_device(chan2parent(chan),
					last->txd.phys, sizeof(last->lli),
					DMA_TO_DEVICE);
		}

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;
	dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
			sizeof(last->lli), DMA_TO_DEVICE);

1455 1456 1457
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1485
	unsigned long		flags;
1486

1487
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1488 1489 1490 1491

	if (!cdesc)
		return;

1492
	spin_lock_irqsave(&dwc->lock, flags);
1493

1494
	dwc_chan_disable(dw, dwc);
1495 1496 1497 1498

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1499
	spin_unlock_irqrestore(&dwc->lock, flags);
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1511 1512 1513 1514
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1515 1516
	int i;

1517 1518 1519 1520 1521 1522 1523 1524 1525
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1526 1527 1528

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1529 1530
}

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
#ifdef CONFIG_OF
static struct dw_dma_platform_data *
dw_dma_parse_dt(struct platform_device *pdev)
{
	struct device_node *sn, *cn, *np = pdev->dev.of_node;
	struct dw_dma_platform_data *pdata;
	struct dw_dma_slave *sd;
	u32 tmp, arr[4];

	if (!np) {
		dev_err(&pdev->dev, "Missing DT data\n");
		return NULL;
	}

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL;

	if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
		return NULL;

	if (of_property_read_bool(np, "is_private"))
		pdata->is_private = true;

	if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
		pdata->chan_allocation_order = (unsigned char)tmp;

	if (!of_property_read_u32(np, "chan_priority", &tmp))
		pdata->chan_priority = tmp;

	if (!of_property_read_u32(np, "block_size", &tmp))
		pdata->block_size = tmp;

	if (!of_property_read_u32(np, "nr_masters", &tmp)) {
		if (tmp > 4)
			return NULL;

		pdata->nr_masters = tmp;
	}

	if (!of_property_read_u32_array(np, "data_width", arr,
				pdata->nr_masters))
		for (tmp = 0; tmp < pdata->nr_masters; tmp++)
			pdata->data_width[tmp] = arr[tmp];

	/* parse slave data */
	sn = of_find_node_by_name(np, "slave_info");
	if (!sn)
		return pdata;

	/* calculate number of slaves */
	tmp = of_get_child_count(sn);
	if (!tmp)
		return NULL;

	sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
	if (!sd)
		return NULL;

	pdata->sd = sd;
	pdata->sd_count = tmp;

	for_each_child_of_node(sn, cn) {
		sd->dma_dev = &pdev->dev;
		of_property_read_string(cn, "bus_id", &sd->bus_id);
		of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
		of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
		if (!of_property_read_u32(cn, "src_master", &tmp))
			sd->src_master = tmp;

		if (!of_property_read_u32(cn, "dst_master", &tmp))
			sd->dst_master = tmp;
		sd++;
	}

	return pdata;
}
#else
static inline struct dw_dma_platform_data *
dw_dma_parse_dt(struct platform_device *pdev)
{
	return NULL;
}
#endif

B
Bill Pemberton 已提交
1616
static int dw_probe(struct platform_device *pdev)
1617 1618 1619 1620 1621
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
1622 1623 1624 1625
	void __iomem		*regs;
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1626
	unsigned int		max_blk_size = 0;
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	int			irq;
	int			err;
	int			i;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1639 1640 1641 1642 1643 1644 1645
	regs = devm_request_and_ioremap(&pdev->dev, io);
	if (!regs)
		return -EBUSY;

	dw_params = dma_read_byaddr(regs, DW_PARAMS);
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	pdata = dev_get_platdata(&pdev->dev);
	if (!pdata)
		pdata = dw_dma_parse_dt(pdev);

	if (!pdata && autocfg) {
		pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
		if (!pdata)
			return -ENOMEM;

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

1662 1663 1664 1665 1666 1667
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

	size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
1668
	dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1669 1670 1671
	if (!dw)
		return -ENOMEM;

1672 1673 1674
	dw->clk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1675
	clk_prepare_enable(dw->clk);
1676

1677
	dw->regs = regs;
1678 1679
	dw->sd = pdata->sd;
	dw->sd_count = pdata->sd_count;
1680

1681
	/* get hardware configuration parameters */
1682
	if (autocfg) {
1683 1684
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1695
	/* Calculate all channel mask before DMA setup */
1696
	dw->all_chan_mask = (1 << nr_channels) - 1;
1697

1698 1699 1700
	/* force dma off, just in case */
	dw_dma_off(dw);

1701 1702 1703
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1704 1705
	err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
			       "dw_dmac", dw);
1706
	if (err)
1707
		return err;
1708 1709 1710 1711 1712 1713

	platform_set_drvdata(pdev, dw);

	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1714
	for (i = 0; i < nr_channels; i++) {
1715
		struct dw_dma_chan	*dwc = &dw->chan[i];
1716
		int			r = nr_channels - i - 1;
1717 1718

		dwc->chan.device = &dw->dma;
1719
		dma_cookie_init(&dwc->chan);
1720 1721 1722 1723 1724
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1725

1726 1727
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1728
			dwc->priority = r;
1729 1730 1731
		else
			dwc->priority = i;

1732 1733 1734 1735 1736 1737 1738 1739 1740
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1741

1742
		dwc->dw = dw;
1743
		dwc->direction = DMA_TRANS_NONE;
1744

1745
		/* hardware configuration */
1746 1747 1748 1749 1750 1751
		if (autocfg) {
			unsigned int dwc_params;

			dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
						     DWC_PARAMS);

1752 1753 1754 1755 1756
			/* Decode maximum block size for given channel. The
			 * stored 4 bit value represents blocks from 0x00 for 3
			 * up to 0x0a for 4095. */
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1757 1758 1759
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1760
			dwc->block_size = pdata->block_size;
1761 1762 1763 1764 1765 1766 1767

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1768 1769
	}

1770
	/* Clear all interrupts on all channels. */
1771
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1772
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1773 1774 1775 1776 1777 1778
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1779 1780
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1781 1782 1783 1784 1785 1786 1787
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1788
	dw->dma.device_control = dwc_control;
1789

1790
	dw->dma.device_tx_status = dwc_tx_status;
1791 1792 1793 1794
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

1795 1796
	dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
		 nr_channels);
1797 1798 1799 1800 1801 1802

	dma_async_device_register(&dw->dma);

	return 0;
}

1803
static int __devexit dw_remove(struct platform_device *pdev)
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1826
	dw_dma_off(dw);
1827
	clk_disable_unprepare(dw->clk);
1828 1829
}

1830
static int dw_suspend_noirq(struct device *dev)
1831
{
1832
	struct platform_device *pdev = to_platform_device(dev);
1833 1834
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1835
	dw_dma_off(dw);
1836
	clk_disable_unprepare(dw->clk);
1837

1838 1839 1840
	return 0;
}

1841
static int dw_resume_noirq(struct device *dev)
1842
{
1843
	struct platform_device *pdev = to_platform_device(dev);
1844 1845
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1846
	clk_prepare_enable(dw->clk);
1847
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
1848

1849 1850 1851
	return 0;
}

1852
static const struct dev_pm_ops dw_dev_pm_ops = {
1853 1854
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1855 1856 1857 1858
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1859 1860
};

1861 1862 1863 1864 1865 1866 1867 1868
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1869
static struct platform_driver dw_driver = {
1870
	.probe		= dw_probe,
B
Bill Pemberton 已提交
1871
	.remove		= dw_remove,
1872 1873 1874
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1875
		.pm	= &dw_dev_pm_ops,
1876
		.of_match_table = of_match_ptr(dw_dma_id_table),
1877 1878 1879 1880 1881
	},
};

static int __init dw_init(void)
{
1882
	return platform_driver_register(&dw_driver);
1883
}
1884
subsys_initcall(dw_init);
1885 1886 1887 1888 1889 1890 1891 1892 1893

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1894
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1895
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");