dw_dmac.c 40.4 KB
Newer Older
1 2 3 4 5
/*
 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
 * AVR32 systems.)
 *
 * Copyright (C) 2007-2008 Atmel Corporation
6
 * Copyright (C) 2010-2011 ST Microelectronics
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12
#include <linux/bitops.h>
13 14 15 16 17 18 19
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
20
#include <linux/of.h>
21 22 23 24 25 26
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
27
#include "dmaengine.h"
28 29 30 31 32 33 34 35 36 37 38

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

39 40 41 42 43 44 45 46 47 48
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_slave *__slave = (_chan->private);	\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
		int _dms = __slave ? __slave->dst_master : 0;	\
		int _sms = __slave ? __slave->src_master : 1;	\
		u8 _smsize = __slave ? _sconfig->src_maxburst :	\
			DW_DMA_MSIZE_16;			\
		u8 _dmsize = __slave ? _sconfig->dst_maxburst :	\
			DW_DMA_MSIZE_16;			\
49
								\
50 51
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
52 53
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
54 55
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
56
	})
57 58 59 60 61

/*
 * This is configuration-dependent and usually a funny size like 4095.
 *
 * Note that this is a transfer count, i.e. if we transfer 32-bit
62
 * words, we can do 16380 bytes per descriptor.
63 64 65
 *
 * This parameter is also system-specific.
 */
66
#define DWC_MAX_COUNT	4095U
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

/*
 * Because we're not relying on writeback from the controller (it may not
 * even be configured into the core!) we don't need to use dma_pool.  These
 * descriptors -- and associated data -- are cacheable.  We do need to make
 * sure their dcache entries are written back before handing them off to
 * the controller, though.
 */

85 86 87 88 89 90 91 92 93
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

94 95 96 97 98 99 100 101 102 103
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
	return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
104
	unsigned long flags;
105

106
	spin_lock_irqsave(&dwc->lock, flags);
107
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
108
		i++;
109 110 111 112 113
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
114
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
115
	}
116
	spin_unlock_irqrestore(&dwc->lock, flags);
117

118
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
119 120 121 122 123 124 125 126

	return ret;
}

static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
	struct dw_desc	*child;

127
	list_for_each_entry(child, &desc->tx_list, desc_node)
128
		dma_sync_single_for_cpu(chan2parent(&dwc->chan),
129 130
				child->txd.phys, sizeof(child->lli),
				DMA_TO_DEVICE);
131
	dma_sync_single_for_cpu(chan2parent(&dwc->chan),
132 133 134 135 136 137 138 139 140 141
			desc->txd.phys, sizeof(desc->lli),
			DMA_TO_DEVICE);
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
142 143
	unsigned long flags;

144 145 146 147 148
	if (desc) {
		struct dw_desc *child;

		dwc_sync_desc_for_cpu(dwc, desc);

149
		spin_lock_irqsave(&dwc->lock, flags);
150
		list_for_each_entry(child, &desc->tx_list, desc_node)
151
			dev_vdbg(chan2dev(&dwc->chan),
152 153
					"moving child desc %p to freelist\n",
					child);
154
		list_splice_init(&desc->tx_list, &dwc->free_list);
155
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
156
		list_add(&desc->desc_node, &dwc->free_list);
157
		spin_unlock_irqrestore(&dwc->lock, flags);
158 159 160
	}
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
180 181 182 183 184
	} else {
		if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
			cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
		else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
			cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
185 186 187 188 189 190 191 192 193 194 195 196
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

197 198
/*----------------------------------------------------------------------*/

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

214 215 216 217 218 219 220 221 222 223 224
static void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

225 226 227 228 229 230 231 232

static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

233 234
/*----------------------------------------------------------------------*/

235 236 237 238 239 240 241
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
242
		dev_err(chan2dev(&dwc->chan),
243
			"BUG: Attempted to start non-idle channel\n");
244
		dwc_dump_chan_regs(dwc);
245 246 247 248 249

		/* The tasklet will hopefully advance the queue... */
		return;
	}

250 251
	dwc_initialize(dwc);

252 253 254 255 256 257 258 259 260 261
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
262 263
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
264
{
265 266
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
267
	struct dma_async_tx_descriptor	*txd = &desc->txd;
268
	struct dw_desc			*child;
269
	unsigned long			flags;
270

271
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
272

273
	spin_lock_irqsave(&dwc->lock, flags);
274
	dma_cookie_complete(txd);
275 276 277 278
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
279 280

	dwc_sync_desc_for_cpu(dwc, desc);
281 282 283 284 285 286

	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

287
	list_splice_init(&desc->tx_list, &dwc->free_list);
288 289
	list_move(&desc->desc_node, &dwc->free_list);

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
	if (!dwc->chan.private) {
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
		}
	}
309

310 311
	spin_unlock_irqrestore(&dwc->lock, flags);

312
	if (callback_required && callback)
313 314 315 316 317 318 319
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
320
	unsigned long flags;
321

322
	spin_lock_irqsave(&dwc->lock, flags);
323
	if (dma_readl(dw, CH_EN) & dwc->mask) {
324
		dev_err(chan2dev(&dwc->chan),
325 326 327
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
328
		dwc_chan_disable(dw, dwc);
329 330 331 332 333 334 335
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
336 337 338 339
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
340

341 342
	spin_unlock_irqrestore(&dwc->lock, flags);

343
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
344
		dwc_descriptor_complete(dwc, desc, true);
345 346 347 348 349 350 351 352
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
353
	unsigned long flags;
354

355
	spin_lock_irqsave(&dwc->lock, flags);
356 357 358 359 360 361
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
362 363
		spin_unlock_irqrestore(&dwc->lock, flags);

364 365 366 367
		dwc_complete_all(dw, dwc);
		return;
	}

368 369
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
370
		return;
371
	}
372

373
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
374
			(unsigned long long)llp);
375 376

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
377
		/* check first descriptors addr */
378 379
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
380
			return;
381
		}
382 383

		/* check first descriptors llp */
384
		if (desc->lli.llp == llp) {
385
			/* This one is currently in progress */
386
			spin_unlock_irqrestore(&dwc->lock, flags);
387
			return;
388
		}
389

390
		list_for_each_entry(child, &desc->tx_list, desc_node)
391
			if (child->lli.llp == llp) {
392
				/* Currently in progress */
393
				spin_unlock_irqrestore(&dwc->lock, flags);
394
				return;
395
			}
396 397 398 399 400

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
401
		spin_unlock_irqrestore(&dwc->lock, flags);
402
		dwc_descriptor_complete(dwc, desc, true);
403
		spin_lock_irqsave(&dwc->lock, flags);
404 405
	}

406
	dev_err(chan2dev(&dwc->chan),
407 408 409
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
410
	dwc_chan_disable(dw, dwc);
411 412

	if (!list_empty(&dwc->queue)) {
413 414
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
415
	}
416
	spin_unlock_irqrestore(&dwc->lock, flags);
417 418
}

419
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
420
{
421
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
422
			"  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
423
			lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
424 425 426 427 428 429
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
430
	unsigned long flags;
431 432 433

	dwc_scan_descriptors(dw, dwc);

434 435
	spin_lock_irqsave(&dwc->lock, flags);

436 437 438 439 440 441 442
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
443
	list_move(dwc->queue.next, dwc->active_list.prev);
444 445 446 447 448 449 450 451 452 453 454 455 456

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
	 * KERN_CRITICAL may seem harsh, but since this only happens
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
457
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
458
			"Bad descriptor submitted for DMA!\n");
459
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
460 461
			"  cookie: %d\n", bad_desc->txd.cookie);
	dwc_dump_lli(dwc, &bad_desc->lli);
462
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
463 464
		dwc_dump_lli(dwc, &child->lli);

465 466
	spin_unlock_irqrestore(&dwc->lock, flags);

467
	/* Pretend the descriptor completed successfully */
468
	dwc_descriptor_complete(dwc, bad_desc, true);
469 470
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
489
		u32 status_err, u32 status_xfer)
490
{
491 492
	unsigned long flags;

493
	if (dwc->mask) {
494 495 496 497 498 499 500 501
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
502 503

		if (callback)
504 505 506 507 508 509 510 511 512 513 514 515 516 517
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
518 519 520

		spin_lock_irqsave(&dwc->lock, flags);

521
		dwc_dump_chan_regs(dwc);
522

523
		dwc_chan_disable(dw, dwc);
524 525 526 527 528 529 530 531 532 533 534

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
535 536

		spin_unlock_irqrestore(&dwc->lock, flags);
537 538 539 540 541
	}
}

/* ------------------------------------------------------------------------- */

542 543 544 545 546 547 548 549
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

550
	status_xfer = dma_readl(dw, RAW.XFER);
551 552
	status_err = dma_readl(dw, RAW.ERROR);

553
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
554 555 556

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
557
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
558
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
559
		else if (status_err & (1 << i))
560
			dwc_handle_error(dw, dwc);
561
		else if (status_xfer & (1 << i))
562 563 564 565
			dwc_scan_descriptors(dw, dwc);
	}

	/*
566
	 * Re-enable interrupts.
567 568 569 570 571 572 573 574 575 576
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

577
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
612
	unsigned long		flags;
613

614
	spin_lock_irqsave(&dwc->lock, flags);
615
	cookie = dma_cookie_assign(tx);
616 617 618 619 620 621 622

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
623
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
624 625
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
626
		dwc_dostart(dwc, dwc_first_active(dwc));
627
	} else {
628
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
629 630 631 632 633
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

634
	spin_unlock_irqrestore(&dwc->lock, flags);
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
	u32			ctllo;

653
	dev_vdbg(chan2dev(chan),
654
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
655 656
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
657 658

	if (unlikely(!len)) {
659
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
660 661 662
		return NULL;
	}

663
	src_width = dst_width = dwc_fast_fls(src | dest | len);
664

665
	ctllo = DWC_DEFAULT_CTLLO(chan)
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
				DWC_MAX_COUNT);

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
690
			dma_sync_single_for_device(chan2parent(chan),
691 692 693
					prev->txd.phys, sizeof(prev->lli),
					DMA_TO_DEVICE);
			list_add_tail(&desc->desc_node,
694
					&first->tx_list);
695 696 697 698 699 700 701 702 703 704
		}
		prev = desc;
	}


	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
705
	dma_sync_single_for_device(chan2parent(chan),
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->txd.flags = flags;
	first->len = len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
721
		unsigned int sg_len, enum dma_transfer_direction direction,
722
		unsigned long flags, void *context)
723 724
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
725
	struct dw_dma_slave	*dws = chan->private;
726
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
727 728 729 730 731 732 733 734 735 736
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

737
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
738 739 740 741 742 743 744

	if (unlikely(!dws || !sg_len))
		return NULL;

	prev = first = NULL;

	switch (direction) {
745
	case DMA_MEM_TO_DEV:
746 747 748
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
749 750
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
751 752 753 754 755
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

756 757
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
758
			u32		len, dlen, mem;
759

760
			mem = sg_dma_address(sg);
761
			len = sg_dma_len(sg);
762

763
			mem_width = dwc_fast_fls(mem | len);
764

765
slave_sg_todev_fill_desc:
766 767
			desc = dwc_desc_get(dwc);
			if (!desc) {
768
				dev_err(chan2dev(chan),
769 770 771 772 773 774 775
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
776 777 778 779 780 781 782 783 784 785
			if ((len >> mem_width) > DWC_MAX_COUNT) {
				dlen = DWC_MAX_COUNT << mem_width;
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
786 787 788 789 790

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
791
				dma_sync_single_for_device(chan2parent(chan),
792 793 794 795
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
796
						&first->tx_list);
797 798
			}
			prev = desc;
799 800 801 802
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
803 804
		}
		break;
805
	case DMA_DEV_TO_MEM:
806 807 808
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
809 810
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
811 812 813 814
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
815 816 817

		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
818
			u32		len, dlen, mem;
819

820
			mem = sg_dma_address(sg);
821
			len = sg_dma_len(sg);
822

823
			mem_width = dwc_fast_fls(mem | len);
824

825 826 827 828 829 830 831 832
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

833 834 835
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
836 837 838 839 840 841 842 843 844
			if ((len >> reg_width) > DWC_MAX_COUNT) {
				dlen = DWC_MAX_COUNT << reg_width;
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
845 846 847 848 849

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
850
				dma_sync_single_for_device(chan2parent(chan),
851 852 853 854
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
855
						&first->tx_list);
856 857
			}
			prev = desc;
858 859 860 861
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
862 863 864 865 866 867 868 869 870 871 872
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
873
	dma_sync_single_for_device(chan2parent(chan),
874 875 876 877 878 879 880 881 882 883 884 885
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->len = total_len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

	/* Check if it is chan is configured for slave transfers */
	if (!chan->private)
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

919 920
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
921 922 923 924
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
925
	unsigned long		flags;
926
	u32			cfglo;
927 928
	LIST_HEAD(list);

929 930
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
931

932 933 934 935
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
		while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
			cpu_relax();
936

937 938 939 940 941
		dwc->paused = true;
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
942

943
		spin_lock_irqsave(&dwc->lock, flags);
944

945 946 947
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
		dwc->paused = false;
948

949 950 951
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
952

953
		dwc_chan_disable(dw, dwc);
954 955 956 957 958 959 960 961 962 963 964 965

		dwc->paused = false;

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
966 967 968
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
969
		return -ENXIO;
970
	}
971 972

	return 0;
973 974 975
}

static enum dma_status
976 977 978
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
979 980
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
981
	enum dma_status		ret;
982

983
	ret = dma_cookie_status(chan, cookie, txstate);
984 985 986
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

987
		ret = dma_cookie_status(chan, cookie, txstate);
988 989
	}

990
	if (ret != DMA_SUCCESS)
991
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
992

993 994
	if (dwc->paused)
		return DMA_PAUSED;
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1007
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1008 1009 1010 1011 1012
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1013
	unsigned long		flags;
1014

1015
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1016 1017 1018

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1019
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1020 1021 1022
		return -EIO;
	}

1023
	dma_cookie_init(chan);
1024 1025 1026 1027 1028 1029 1030

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1031
	spin_lock_irqsave(&dwc->lock, flags);
1032 1033
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1034
		spin_unlock_irqrestore(&dwc->lock, flags);
1035 1036 1037

		desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
		if (!desc) {
1038
			dev_info(chan2dev(chan),
1039
				"only allocated %d descriptors\n", i);
1040
			spin_lock_irqsave(&dwc->lock, flags);
1041 1042 1043
			break;
		}

1044
		INIT_LIST_HEAD(&desc->tx_list);
1045 1046 1047
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1048
		desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
1049 1050 1051
				sizeof(desc->lli), DMA_TO_DEVICE);
		dwc_desc_put(dwc, desc);

1052
		spin_lock_irqsave(&dwc->lock, flags);
1053 1054 1055
		i = ++dwc->descs_allocated;
	}

1056
	spin_unlock_irqrestore(&dwc->lock, flags);
1057

1058
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1059 1060 1061 1062 1063 1064 1065 1066 1067

	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1068
	unsigned long		flags;
1069 1070
	LIST_HEAD(list);

1071
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1072 1073 1074 1075 1076 1077 1078
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1079
	spin_lock_irqsave(&dwc->lock, flags);
1080 1081
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1082
	dwc->initialized = false;
1083 1084 1085 1086 1087

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1088
	spin_unlock_irqrestore(&dwc->lock, flags);
1089 1090

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1091 1092
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1093 1094 1095 1096
				sizeof(desc->lli), DMA_TO_DEVICE);
		kfree(desc);
	}

1097
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1098 1099
}

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1113
	unsigned long		flags;
1114 1115 1116 1117 1118 1119

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1120
	spin_lock_irqsave(&dwc->lock, flags);
1121 1122 1123 1124 1125

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1126
		dwc_dump_chan_regs(dwc);
1127
		spin_unlock_irqrestore(&dwc->lock, flags);
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1141
	spin_unlock_irqrestore(&dwc->lock, flags);
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1157
	unsigned long		flags;
1158

1159
	spin_lock_irqsave(&dwc->lock, flags);
1160

1161
	dwc_chan_disable(dw, dwc);
1162

1163
	spin_unlock_irqrestore(&dwc->lock, flags);
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1180
		enum dma_transfer_direction direction)
1181 1182
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1183
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1184 1185 1186 1187 1188 1189 1190 1191
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1192
	unsigned long			flags;
1193

1194
	spin_lock_irqsave(&dwc->lock, flags);
1195
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1196
		spin_unlock_irqrestore(&dwc->lock, flags);
1197 1198 1199 1200 1201 1202
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1203
	spin_unlock_irqrestore(&dwc->lock, flags);
1204 1205 1206 1207 1208 1209 1210
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1211 1212 1213 1214 1215 1216

	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1217 1218 1219 1220 1221 1222 1223 1224 1225
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
	if (period_len > (DWC_MAX_COUNT << reg_width))
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;
1226
	if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1248
		case DMA_MEM_TO_DEV:
1249
			desc->lli.dar = sconfig->dst_addr;
1250
			desc->lli.sar = buf_addr + (period_len * i);
1251
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1252 1253 1254 1255 1256
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1257 1258 1259 1260 1261

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1262
			break;
1263
		case DMA_DEV_TO_MEM:
1264
			desc->lli.dar = buf_addr + (period_len * i);
1265 1266
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1267 1268 1269 1270 1271
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1272 1273 1274 1275 1276

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

		if (last) {
			last->lli.llp = desc->txd.phys;
			dma_sync_single_for_device(chan2parent(chan),
					last->txd.phys, sizeof(last->lli),
					DMA_TO_DEVICE);
		}

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;
	dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
			sizeof(last->lli), DMA_TO_DEVICE);

1300 1301 1302
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1330
	unsigned long		flags;
1331

1332
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1333 1334 1335 1336

	if (!cdesc)
		return;

1337
	spin_lock_irqsave(&dwc->lock, flags);
1338

1339
	dwc_chan_disable(dw, dwc);
1340 1341 1342 1343

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1344
	spin_unlock_irqrestore(&dwc->lock, flags);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1356 1357 1358 1359
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1360 1361
	int i;

1362 1363 1364 1365 1366 1367 1368 1369 1370
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1371 1372 1373

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1374 1375
}

1376
static int __devinit dw_probe(struct platform_device *pdev)
1377 1378 1379 1380 1381 1382 1383 1384 1385
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
	int			irq;
	int			err;
	int			i;

1386
	pdata = dev_get_platdata(&pdev->dev);
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

	size = sizeof(struct dw_dma);
	size += pdata->nr_channels * sizeof(struct dw_dma_chan);
1400
	dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1401 1402 1403
	if (!dw)
		return -ENOMEM;

1404 1405 1406
	dw->regs = devm_request_and_ioremap(&pdev->dev, io);
	if (!dw->regs)
		return -EBUSY;
1407

1408 1409 1410
	dw->clk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk))
		return PTR_ERR(dw->clk);
1411
	clk_prepare_enable(dw->clk);
1412

1413 1414 1415
	/* Calculate all channel mask before DMA setup */
	dw->all_chan_mask = (1 << pdata->nr_channels) - 1;

1416 1417 1418
	/* force dma off, just in case */
	dw_dma_off(dw);

1419 1420 1421
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1422 1423
	err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
			       "dw_dmac", dw);
1424
	if (err)
1425
		return err;
1426 1427 1428 1429 1430 1431

	platform_set_drvdata(pdev, dw);

	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1432
	for (i = 0; i < pdata->nr_channels; i++) {
1433 1434 1435
		struct dw_dma_chan	*dwc = &dw->chan[i];

		dwc->chan.device = &dw->dma;
1436
		dma_cookie_init(&dwc->chan);
1437 1438 1439 1440 1441
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1442

1443 1444
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1445
			dwc->priority = pdata->nr_channels - i - 1;
1446 1447 1448
		else
			dwc->priority = i;

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

1460
	/* Clear all interrupts on all channels. */
1461
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1462
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1463 1464 1465 1466 1467 1468
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1469 1470
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1471 1472 1473 1474 1475 1476 1477
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1478
	dw->dma.device_control = dwc_control;
1479

1480
	dw->dma.device_tx_status = dwc_tx_status;
1481 1482 1483 1484 1485
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

	printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
1486
			dev_name(&pdev->dev), pdata->nr_channels);
1487 1488 1489 1490 1491 1492

	dma_async_device_register(&dw->dma);

	return 0;
}

1493
static int __devexit dw_remove(struct platform_device *pdev)
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1517
	clk_disable_unprepare(dw->clk);
1518 1519
}

1520
static int dw_suspend_noirq(struct device *dev)
1521
{
1522
	struct platform_device *pdev = to_platform_device(dev);
1523 1524 1525
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1526
	clk_disable_unprepare(dw->clk);
1527

1528 1529 1530
	return 0;
}

1531
static int dw_resume_noirq(struct device *dev)
1532
{
1533
	struct platform_device *pdev = to_platform_device(dev);
1534 1535
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1536
	clk_prepare_enable(dw->clk);
1537 1538 1539 1540
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
	return 0;
}

1541
static const struct dev_pm_ops dw_dev_pm_ops = {
1542 1543
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1544 1545 1546 1547
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1548 1549
};

1550 1551 1552 1553 1554 1555 1556 1557
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1558
static struct platform_driver dw_driver = {
1559
	.remove		= __devexit_p(dw_remove),
1560 1561 1562
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1563
		.pm	= &dw_dev_pm_ops,
1564
		.of_match_table = of_match_ptr(dw_dma_id_table),
1565 1566 1567 1568 1569 1570 1571
	},
};

static int __init dw_init(void)
{
	return platform_driver_probe(&dw_driver, dw_probe);
}
1572
subsys_initcall(dw_init);
1573 1574 1575 1576 1577 1578 1579 1580 1581

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1582
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1583
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");