intel_display.c 316.9 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
static void intel_increase_pllclock(struct drm_crtc *crtc);
45
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
46

47 48
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
49 50
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config);
51

52 53 54 55
static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);


J
Jesse Barnes 已提交
56
typedef struct {
57
	int	min, max;
J
Jesse Barnes 已提交
58 59 60
} intel_range_t;

typedef struct {
61 62
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
63 64
} intel_p2_t;

65 66
typedef struct intel_limit intel_limit_t;
struct intel_limit {
67 68
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
69
};
J
Jesse Barnes 已提交
70

71 72 73 74 75 76 77 78 79 80
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

81 82 83
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
84 85 86 87 88
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
89 90
}

91
static const intel_limit_t intel_limits_i8xx_dac = {
92
	.dot = { .min = 25000, .max = 350000 },
93
	.vco = { .min = 908000, .max = 1512000 },
94
	.n = { .min = 2, .max = 16 },
95 96 97 98 99
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
100 101
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
102 103
};

104 105
static const intel_limit_t intel_limits_i8xx_dvo = {
	.dot = { .min = 25000, .max = 350000 },
106
	.vco = { .min = 908000, .max = 1512000 },
107
	.n = { .min = 2, .max = 16 },
108 109 110 111 112 113 114 115 116
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 4 },
};

117
static const intel_limit_t intel_limits_i8xx_lvds = {
118
	.dot = { .min = 25000, .max = 350000 },
119
	.vco = { .min = 908000, .max = 1512000 },
120
	.n = { .min = 2, .max = 16 },
121 122 123 124 125
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
126 127
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
128
};
129

130
static const intel_limit_t intel_limits_i9xx_sdvo = {
131 132 133 134
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
135 136
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
137 138
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
139 140
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
141 142 143
};

static const intel_limit_t intel_limits_i9xx_lvds = {
144 145 146 147
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
148 149
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
150 151
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
152 153
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
154 155
};

156

157
static const intel_limit_t intel_limits_g4x_sdvo = {
158 159 160 161 162 163 164 165 166 167 168
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
169
	},
170 171 172
};

static const intel_limit_t intel_limits_g4x_hdmi = {
173 174 175 176 177 178 179 180 181 182
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
183 184 185
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
186 187 188 189 190 191 192 193 194 195
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
196
	},
197 198 199
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
200 201 202 203 204 205 206 207 208 209
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
210
	},
211 212
};

213
static const intel_limit_t intel_limits_pineview_sdvo = {
214 215
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
216
	/* Pineview's Ncounter is a ring counter */
217 218
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
219
	/* Pineview only has one combined m divider, which we treat as m2. */
220 221 222 223
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
224 225
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
226 227
};

228
static const intel_limit_t intel_limits_pineview_lvds = {
229 230 231 232 233 234 235 236
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
237 238
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
239 240
};

241 242 243 244 245
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
246
static const intel_limit_t intel_limits_ironlake_dac = {
247 248 249 250 251 252 253 254 255 256
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
257 258
};

259
static const intel_limit_t intel_limits_ironlake_single_lvds = {
260 261 262 263 264 265 266 267 268 269
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
270 271 272
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273 274 275 276 277 278 279 280 281 282
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
283 284
};

285
/* LVDS 100mhz refclk limits. */
286
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
287 288 289 290 291 292 293
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
294
	.p1 = { .min = 2, .max = 8 },
295 296
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
297 298 299
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
300 301 302 303 304 305 306
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
307
	.p1 = { .min = 2, .max = 6 },
308 309
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
310 311
};

312
static const intel_limit_t intel_limits_vlv = {
313 314 315 316 317 318 319
	 /*
	  * These are the data rate limits (measured in fast clocks)
	  * since those are the strictest limits we have. The fast
	  * clock and actual rate limits are more relaxed, so checking
	  * them would make no difference.
	  */
	.dot = { .min = 25000 * 5, .max = 270000 * 5 },
D
Daniel Vetter 已提交
320
	.vco = { .min = 4000000, .max = 6000000 },
321 322 323
	.n = { .min = 1, .max = 7 },
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
324
	.p1 = { .min = 2, .max = 3 },
325
	.p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
326 327
};

328 329 330 331
static void vlv_clock(int refclk, intel_clock_t *clock)
{
	clock->m = clock->m1 * clock->m2;
	clock->p = clock->p1 * clock->p2;
332 333
	if (WARN_ON(clock->n == 0 || clock->p == 0))
		return;
334 335
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
336 337
}

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
/**
 * Returns whether any output on the specified pipe is of the specified type
 */
static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
{
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
			return true;

	return false;
}

353 354
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
355
{
356
	struct drm_device *dev = crtc->dev;
357
	const intel_limit_t *limit;
358 359

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
360
		if (intel_is_dual_link_lvds(dev)) {
361
			if (refclk == 100000)
362 363 364 365
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
366
			if (refclk == 100000)
367 368 369 370
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
371
	} else
372
		limit = &intel_limits_ironlake_dac;
373 374 375 376

	return limit;
}

377 378 379 380 381 382
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
383
		if (intel_is_dual_link_lvds(dev))
384
			limit = &intel_limits_g4x_dual_channel_lvds;
385
		else
386
			limit = &intel_limits_g4x_single_channel_lvds;
387 388
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
389
		limit = &intel_limits_g4x_hdmi;
390
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
391
		limit = &intel_limits_g4x_sdvo;
392
	} else /* The option is for other outputs */
393
		limit = &intel_limits_i9xx_sdvo;
394 395 396 397

	return limit;
}

398
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
399 400 401 402
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

403
	if (HAS_PCH_SPLIT(dev))
404
		limit = intel_ironlake_limit(crtc, refclk);
405
	else if (IS_G4X(dev)) {
406
		limit = intel_g4x_limit(crtc);
407
	} else if (IS_PINEVIEW(dev)) {
408
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
409
			limit = &intel_limits_pineview_lvds;
410
		else
411
			limit = &intel_limits_pineview_sdvo;
412
	} else if (IS_VALLEYVIEW(dev)) {
413
		limit = &intel_limits_vlv;
414 415 416 417 418
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
419 420
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
421
			limit = &intel_limits_i8xx_lvds;
422
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
423
			limit = &intel_limits_i8xx_dvo;
424 425
		else
			limit = &intel_limits_i8xx_dac;
J
Jesse Barnes 已提交
426 427 428 429
	}
	return limit;
}

430 431
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
432
{
433 434
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
435 436
	if (WARN_ON(clock->n == 0 || clock->p == 0))
		return;
437 438
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
439 440
}

441 442 443 444 445
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

446
static void i9xx_clock(int refclk, intel_clock_t *clock)
447
{
448
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
449
	clock->p = clock->p1 * clock->p2;
450 451
	if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
		return;
452 453
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
J
Jesse Barnes 已提交
454 455
}

456
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
457 458 459 460 461
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

462 463 464
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
465
{
466 467
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
468
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
469
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
470
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
471
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
472
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
473
		INTELPllInvalid("m1 out of range\n");
474 475 476 477 478 479 480 481 482 483 484 485

	if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
		if (clock->m1 <= clock->m2)
			INTELPllInvalid("m1 <= m2\n");

	if (!IS_VALLEYVIEW(dev)) {
		if (clock->p < limit->p.min || limit->p.max < clock->p)
			INTELPllInvalid("p out of range\n");
		if (clock->m < limit->m.min || limit->m.max < clock->m)
			INTELPllInvalid("m out of range\n");
	}

J
Jesse Barnes 已提交
486
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
487
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
488 489 490 491
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
492
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
493 494 495 496

	return true;
}

497
static bool
498
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
499 500
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
501 502 503 504 505
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

506
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
507
		/*
508 509 510
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
511
		 */
512
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
513 514 515 516 517 518 519 520 521 522
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

523
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
524

525 526 527 528
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
529
			if (clock.m2 >= clock.m1)
530 531 532 533 534
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
535 536
					int this_err;

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
559 560 561
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
562 563 564 565 566
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

567
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
568
		/*
569 570 571
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
572
		 */
573
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
574 575 576 577 578 579 580 581 582 583
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

584
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
585

586 587 588 589 590 591 592 593
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
594 595
					int this_err;

596
					pineview_clock(refclk, &clock);
597 598
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
599
						continue;
600 601 602
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
603 604 605 606 607 608 609 610 611 612 613 614 615 616

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

617
static bool
618 619 620
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
621 622 623 624 625
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
626 627
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
628 629 630
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
631
		if (intel_is_dual_link_lvds(dev))
632 633 634 635 636 637 638 639 640 641 642 643
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
644
	/* based on hardware requirement, prefer smaller n to precision */
645
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
646
		/* based on hardware requirement, prefere larger m1,m2 */
647 648 649 650 651 652 653 654
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

655
					i9xx_clock(refclk, &clock);
656 657
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
658
						continue;
659 660

					this_err = abs(clock.dot - target);
661 662 663 664 665 666 667 668 669 670
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
671 672 673
	return found;
}

674
static bool
675 676 677
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
678
{
679
	struct drm_device *dev = crtc->dev;
680
	intel_clock_t clock;
681
	unsigned int bestppm = 1000000;
682 683
	/* min update 19.2 MHz */
	int max_n = min(limit->n.max, refclk / 19200);
684
	bool found = false;
685

686 687 688
	target *= 5; /* fast clock */

	memset(best_clock, 0, sizeof(*best_clock));
689 690

	/* based on hardware requirement, prefer smaller n to precision */
691
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
692
		for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
693
			for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
694
			     clock.p2 -= clock.p2 > 10 ? 2 : 1) {
695
				clock.p = clock.p1 * clock.p2;
696
				/* based on hardware requirement, prefer bigger m1,m2 values */
697
				for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
698 699
					unsigned int ppm, diff;

700 701 702 703
					clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
								     refclk * clock.m1);

					vlv_clock(refclk, &clock);
704

705 706
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
707 708
						continue;

709 710 711 712
					diff = abs(clock.dot - target);
					ppm = div_u64(1000000ULL * diff, target);

					if (ppm < 100 && clock.p > best_clock->p) {
713
						bestppm = 0;
714
						*best_clock = clock;
715
						found = true;
716
					}
717

718
					if (bestppm >= 10 && ppm < bestppm - 10) {
719
						bestppm = ppm;
720
						*best_clock = clock;
721
						found = true;
722 723 724 725 726 727
					}
				}
			}
		}
	}

728
	return found;
729
}
730

731 732 733 734 735 736 737
bool intel_crtc_active(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Be paranoid as we can arrive here with only partial
	 * state retrieved from the hardware during setup.
	 *
738
	 * We can ditch the adjusted_mode.crtc_clock check as soon
739 740 741 742 743 744
	 * as Haswell has gained clock readout/fastboot support.
	 *
	 * We can ditch the crtc->fb check as soon as we can
	 * properly reconstruct framebuffers.
	 */
	return intel_crtc->active && crtc->fb &&
745
		intel_crtc->config.adjusted_mode.crtc_clock;
746 747
}

P
Paulo Zanoni 已提交
748 749 750 751 752 753
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

754
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
755 756
}

757
static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
758 759
{
	struct drm_i915_private *dev_priv = dev->dev_private;
760
	u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
761 762 763 764 765 766 767

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

768 769 770 771 772 773 774 775 776
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
777
{
778
	struct drm_i915_private *dev_priv = dev->dev_private;
779
	int pipestat_reg = PIPESTAT(pipe);
780

781 782
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
		g4x_wait_for_vblank(dev, pipe);
783 784 785
		return;
	}

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

802
	/* Wait for vblank interrupt bit to set */
803 804 805
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
806 807 808
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPEDSL(pipe);
	u32 line1, line2;
	u32 line_mask;

	if (IS_GEN2(dev))
		line_mask = DSL_LINEMASK_GEN2;
	else
		line_mask = DSL_LINEMASK_GEN3;

	line1 = I915_READ(reg) & line_mask;
	mdelay(5);
	line2 = I915_READ(reg) & line_mask;

	return line1 == line2;
}

828 829
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
830 831 832 833 834 835 836
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
837 838 839 840 841 842
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
843
 *
844
 */
845
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
846 847
{
	struct drm_i915_private *dev_priv = dev->dev_private;
848 849
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
850 851

	if (INTEL_INFO(dev)->gen >= 4) {
852
		int reg = PIPECONF(cpu_transcoder);
853 854

		/* Wait for the Pipe State to go off */
855 856
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
857
			WARN(1, "pipe_off wait timed out\n");
858 859
	} else {
		/* Wait for the display line to settle */
860
		if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
861
			WARN(1, "pipe_off wait timed out\n");
862
	}
J
Jesse Barnes 已提交
863 864
}

865 866 867 868 869 870 871 872 873 874 875 876
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
905 906 907 908 909
	}

	return I915_READ(SDEISR) & bit;
}

910 911 912 913 914 915
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
916 917
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
918 919 920 921 922 923 924 925 926 927 928 929 930
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
/* XXX: the dsi pll is shared between MIPI DSI ports */
static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
{
	u32 val;
	bool cur_state;

	mutex_lock(&dev_priv->dpio_lock);
	val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	cur_state = val & DSI_PLL_VCO_EN;
	WARN(cur_state != state,
	     "DSI PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)

949
struct intel_shared_dpll *
950 951 952 953
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

954
	if (crtc->config.shared_dpll < 0)
955 956
		return NULL;

957
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
958 959
}

960
/* For ILK+ */
961 962 963
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
964 965
{
	bool cur_state;
966
	struct intel_dpll_hw_state hw_state;
967

E
Eugeni Dodonov 已提交
968 969 970 971 972
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

973
	if (WARN (!pll,
974
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
975 976
		return;

977
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
978
	WARN(cur_state != state,
979 980
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
981 982 983 984 985 986 987 988
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
989 990
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
991

P
Paulo Zanoni 已提交
992 993
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
994
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
995
		val = I915_READ(reg);
996
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
997 998 999 1000 1001
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1016 1017 1018
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1036
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1037
	if (HAS_DDI(dev_priv->dev))
1038 1039
		return;

1040 1041 1042 1043 1044
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1045 1046
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1047 1048 1049
{
	int reg;
	u32 val;
1050
	bool cur_state;
1051 1052 1053

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1054 1055 1056 1057
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1058 1059
}

1060 1061 1062 1063 1064 1065
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1066
	bool locked = true;
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1086
	     pipe_name(pipe));
1087 1088
}

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static void assert_cursor(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	struct drm_device *dev = dev_priv->dev;
	bool cur_state;

	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
		cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
	else if (IS_845G(dev) || IS_I865G(dev))
		cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
		cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;

	WARN(cur_state != state,
	     "cursor on pipe %c assertion failure (expected %s, current %s)\n",
	     pipe_name(pipe), state_string(state), state_string(cur_state));
}
#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)

1109 1110
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1111 1112 1113
{
	int reg;
	u32 val;
1114
	bool cur_state;
1115 1116
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1117

1118 1119 1120 1121
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1122 1123
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1124 1125 1126 1127 1128 1129 1130
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1131 1132
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1133
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1134 1135
}

1136 1137
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1138 1139 1140
{
	int reg;
	u32 val;
1141
	bool cur_state;
1142 1143 1144

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1145 1146 1147 1148
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1149 1150
}

1151 1152 1153
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1154 1155 1156
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1157
	struct drm_device *dev = dev_priv->dev;
1158 1159 1160 1161
	int reg, i;
	u32 val;
	int cur_pipe;

1162 1163
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1164 1165 1166 1167 1168
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1169
		return;
1170
	}
1171

1172
	/* Need to check both planes against the pipe */
1173
	for_each_pipe(i) {
1174 1175 1176 1177 1178
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1179 1180
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1181 1182 1183
	}
}

1184 1185 1186
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1187
	struct drm_device *dev = dev_priv->dev;
1188 1189 1190
	int reg, i;
	u32 val;

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1201
		val = I915_READ(reg);
1202
		WARN((val & SPRITE_ENABLE),
1203
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 1205 1206
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1207
		val = I915_READ(reg);
1208
		WARN((val & DVS_ENABLE),
1209
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210
		     plane_name(pipe), pipe_name(pipe));
1211 1212 1213
	}
}

1214
static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215 1216 1217 1218
{
	u32 val;
	bool enabled;

1219
	WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
E
Eugeni Dodonov 已提交
1220

1221 1222 1223 1224 1225 1226
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1227 1228
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1229 1230 1231 1232 1233
{
	int reg;
	u32 val;
	bool enabled;

1234
	reg = PCH_TRANSCONF(pipe);
1235 1236
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1237 1238 1239
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1240 1241
}

1242 1243
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1260 1261 1262
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1263
	if ((val & SDVO_ENABLE) == 0)
1264 1265 1266
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1267
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1268 1269
			return false;
	} else {
1270
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1307
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1308
				   enum pipe pipe, int reg, u32 port_sel)
1309
{
1310
	u32 val = I915_READ(reg);
1311
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1312
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1313
	     reg, pipe_name(pipe));
1314

1315 1316
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1317
	     "IBX PCH dp port still using transcoder B\n");
1318 1319 1320 1321 1322
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1323
	u32 val = I915_READ(reg);
1324
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1325
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1326
	     reg, pipe_name(pipe));
1327

1328
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1329
	     && (val & SDVO_PIPE_B_SELECT),
1330
	     "IBX PCH hdmi port still using transcoder B\n");
1331 1332 1333 1334 1335 1336 1337 1338
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1339 1340 1341
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1342 1343 1344

	reg = PCH_ADPA;
	val = I915_READ(reg);
1345
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1346
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1347
	     pipe_name(pipe));
1348 1349 1350

	reg = PCH_LVDS;
	val = I915_READ(reg);
1351
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1352
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1353
	     pipe_name(pipe));
1354

1355 1356 1357
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1358 1359
}

1360 1361 1362 1363 1364 1365 1366
static void intel_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

1367
	DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1368 1369 1370 1371 1372 1373 1374 1375 1376
}

static void intel_reset_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

1377 1378 1379 1380
	/*
	 * Enable the CRI clock source so we can get at the display and the
	 * reference clock for VGA hotplug / manual detection.
	 */
1381
	I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
1382
		   DPLL_REFA_CLK_ENABLE_VLV |
1383 1384
		   DPLL_INTEGRATED_CRI_CLK_VLV);

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	/*
	 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
	 *  6.	De-assert cmn_reset/side_reset. Same as VLV X0.
	 *   a.	GUnit 0x2110 bit[0] set to 1 (def 0)
	 *   b.	The other bits such as sfr settings / modesel may all be set
	 *      to 0.
	 *
	 * This should only be done on init and resume from S3 with both
	 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
	 */
	I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
}

1398
static void vlv_enable_pll(struct intel_crtc *crtc)
1399
{
1400 1401 1402 1403
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1404

1405
	assert_pipe_disabled(dev_priv, crtc->pipe);
1406 1407 1408 1409 1410 1411

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1412
		assert_panel_unlocked(dev_priv, crtc->pipe);
1413

1414 1415 1416 1417 1418 1419 1420 1421 1422
	I915_WRITE(reg, dpll);
	POSTING_READ(reg);
	udelay(150);

	if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);

	I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
	POSTING_READ(DPLL_MD(crtc->pipe));
1423 1424

	/* We do this three times for luck */
1425
	I915_WRITE(reg, dpll);
1426 1427
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1428
	I915_WRITE(reg, dpll);
1429 1430
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1431
	I915_WRITE(reg, dpll);
1432 1433 1434 1435
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1436
static void i9xx_enable_pll(struct intel_crtc *crtc)
1437
{
1438 1439 1440 1441
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1442

1443
	assert_pipe_disabled(dev_priv, crtc->pipe);
1444

1445
	/* No really, not for ILK+ */
1446
	BUG_ON(dev_priv->info->gen >= 5);
1447 1448

	/* PLL is protected by panel, make sure we can write it */
1449 1450
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1451

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1469 1470

	/* We do this three times for luck */
1471
	I915_WRITE(reg, dpll);
1472 1473
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1474
	I915_WRITE(reg, dpll);
1475 1476
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1477
	I915_WRITE(reg, dpll);
1478 1479 1480 1481 1482
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
1483
 * i9xx_disable_pll - disable a PLL
1484 1485 1486 1487 1488 1489 1490
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
1491
static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1492 1493 1494 1495 1496 1497 1498 1499
{
	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1500 1501
	I915_WRITE(DPLL(pipe), 0);
	POSTING_READ(DPLL(pipe));
1502 1503
}

1504 1505 1506 1507 1508 1509 1510
static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 val = 0;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1511 1512 1513 1514
	/*
	 * Leave integrated clock source and reference clock enabled for pipe B.
	 * The latter is needed for VGA hotplug / manual detection.
	 */
1515
	if (pipe == PIPE_B)
1516
		val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
1517 1518 1519 1520
	I915_WRITE(DPLL(pipe), val);
	POSTING_READ(DPLL(pipe));
}

1521 1522
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
		struct intel_digital_port *dport)
1523 1524 1525
{
	u32 port_mask;

1526 1527
	switch (dport->port) {
	case PORT_B:
1528
		port_mask = DPLL_PORTB_READY_MASK;
1529 1530
		break;
	case PORT_C:
1531
		port_mask = DPLL_PORTC_READY_MASK;
1532 1533 1534 1535
		break;
	default:
		BUG();
	}
1536 1537 1538

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1539
		     port_name(dport->port), I915_READ(DPLL(0)));
1540 1541
}

1542
/**
D
Daniel Vetter 已提交
1543
 * ironlake_enable_shared_dpll - enable PCH PLL
1544 1545 1546 1547 1548 1549
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1550
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1551
{
1552 1553
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1554

1555
	/* PCH PLLs only available on ILK, SNB and IVB */
1556
	BUG_ON(dev_priv->info->gen < 5);
1557
	if (WARN_ON(pll == NULL))
1558 1559 1560 1561
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1562

1563 1564
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1565
		      crtc->base.base.id);
1566

1567 1568
	if (pll->active++) {
		WARN_ON(!pll->on);
1569
		assert_shared_dpll_enabled(dev_priv, pll);
1570 1571
		return;
	}
1572
	WARN_ON(pll->on);
1573

1574
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1575
	pll->enable(dev_priv, pll);
1576
	pll->on = true;
1577 1578
}

1579
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1580
{
1581 1582
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1583

1584 1585
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1586
	if (WARN_ON(pll == NULL))
1587
	       return;
1588

1589 1590
	if (WARN_ON(pll->refcount == 0))
		return;
1591

1592 1593
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1594
		      crtc->base.base.id);
1595

1596
	if (WARN_ON(pll->active == 0)) {
1597
		assert_shared_dpll_disabled(dev_priv, pll);
1598 1599 1600
		return;
	}

1601
	assert_shared_dpll_enabled(dev_priv, pll);
1602
	WARN_ON(!pll->on);
1603
	if (--pll->active)
1604
		return;
1605

1606
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1607
	pll->disable(dev_priv, pll);
1608
	pll->on = false;
1609 1610
}

1611 1612
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1613
{
1614
	struct drm_device *dev = dev_priv->dev;
1615
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1616
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1617
	uint32_t reg, val, pipeconf_val;
1618 1619 1620 1621 1622

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1623
	assert_shared_dpll_enabled(dev_priv,
1624
				   intel_crtc_to_shared_dpll(intel_crtc));
1625 1626 1627 1628 1629

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1630 1631 1632 1633 1634 1635 1636
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1637
	}
1638

1639
	reg = PCH_TRANSCONF(pipe);
1640
	val = I915_READ(reg);
1641
	pipeconf_val = I915_READ(PIPECONF(pipe));
1642 1643 1644 1645 1646 1647

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1648 1649
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1650
	}
1651 1652 1653

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1654 1655 1656 1657 1658
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1659 1660 1661
	else
		val |= TRANS_PROGRESSIVE;

1662 1663
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1664
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1665 1666
}

1667
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1668
				      enum transcoder cpu_transcoder)
1669
{
1670 1671 1672 1673 1674 1675
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1676
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1677
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1678

1679 1680
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1681
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1682 1683
	I915_WRITE(_TRANSA_CHICKEN2, val);

1684
	val = TRANS_ENABLE;
1685
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1686

1687 1688
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1689
		val |= TRANS_INTERLACED;
1690 1691 1692
	else
		val |= TRANS_PROGRESSIVE;

1693 1694
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1695
		DRM_ERROR("Failed to enable PCH transcoder\n");
1696 1697
}

1698 1699
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1700
{
1701 1702
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1703 1704 1705 1706 1707

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1708 1709 1710
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1711
	reg = PCH_TRANSCONF(pipe);
1712 1713 1714 1715 1716
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1717
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1718 1719 1720 1721 1722 1723 1724 1725

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1726 1727
}

1728
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1729 1730 1731
{
	u32 val;

1732
	val = I915_READ(LPT_TRANSCONF);
1733
	val &= ~TRANS_ENABLE;
1734
	I915_WRITE(LPT_TRANSCONF, val);
1735
	/* wait for PCH transcoder off, transcoder state */
1736
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1737
		DRM_ERROR("Failed to disable PCH transcoder\n");
1738 1739 1740

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1741
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1742
	I915_WRITE(_TRANSA_CHICKEN2, val);
1743 1744
}

1745
/**
1746
 * intel_enable_pipe - enable a pipe, asserting requirements
1747 1748
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1749
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1750 1751 1752 1753 1754 1755 1756 1757 1758
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1759
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1760
			      bool pch_port, bool dsi)
1761
{
1762 1763
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1764
	enum pipe pch_transcoder;
1765 1766 1767
	int reg;
	u32 val;

1768
	assert_planes_disabled(dev_priv, pipe);
1769
	assert_cursor_disabled(dev_priv, pipe);
1770 1771
	assert_sprites_disabled(dev_priv, pipe);

1772
	if (HAS_PCH_LPT(dev_priv->dev))
1773 1774 1775 1776
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1777 1778 1779 1780 1781 1782
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
1783 1784 1785 1786
		if (dsi)
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
1787 1788 1789
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1790
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1791 1792
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1793 1794 1795
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1796

1797
	reg = PIPECONF(cpu_transcoder);
1798
	val = I915_READ(reg);
1799 1800 1801 1802
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1803 1804 1805 1806
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1807
 * intel_disable_pipe - disable a pipe, asserting requirements
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1821 1822
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1823 1824 1825 1826 1827 1828 1829 1830
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1831
	assert_cursor_disabled(dev_priv, pipe);
1832
	assert_sprites_disabled(dev_priv, pipe);
1833 1834 1835 1836 1837

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1838
	reg = PIPECONF(cpu_transcoder);
1839
	val = I915_READ(reg);
1840 1841 1842 1843
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1844 1845 1846
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1847 1848 1849 1850
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1851 1852
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
			       enum plane plane)
1853
{
1854 1855 1856 1857
	u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);

	I915_WRITE(reg, I915_READ(reg));
	POSTING_READ(reg);
1858 1859
}

1860
/**
1861
 * intel_enable_primary_plane - enable the primary plane on a given pipe
1862 1863 1864 1865 1866 1867
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
1868 1869
static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
				       enum plane plane, enum pipe pipe)
1870
{
1871 1872
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1873 1874 1875 1876 1877 1878
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

1879
	WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
1880

1881
	intel_crtc->primary_enabled = true;
1882

1883 1884
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1885 1886 1887 1888
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1889
	intel_flush_primary_plane(dev_priv, plane);
1890 1891 1892 1893
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1894
 * intel_disable_primary_plane - disable the primary plane
1895 1896 1897 1898 1899 1900
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
1901 1902
static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
					enum plane plane, enum pipe pipe)
1903
{
1904 1905
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1906 1907 1908
	int reg;
	u32 val;

1909
	WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
1910

1911
	intel_crtc->primary_enabled = false;
1912

1913 1914
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1915 1916 1917 1918
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1919
	intel_flush_primary_plane(dev_priv, plane);
1920 1921 1922
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1923 1924 1925 1926 1927 1928 1929 1930 1931
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1932
int
1933
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1934
			   struct drm_i915_gem_object *obj,
1935
			   struct intel_ring_buffer *pipelined)
1936
{
1937
	struct drm_i915_private *dev_priv = dev->dev_private;
1938 1939 1940
	u32 alignment;
	int ret;

1941
	switch (obj->tiling_mode) {
1942
	case I915_TILING_NONE:
1943 1944
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1945
		else if (INTEL_INFO(dev)->gen >= 4)
1946 1947 1948
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1949 1950 1951 1952 1953 1954
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1955
		WARN(1, "Y tiled bo slipped through, driver bug!\n");
1956 1957 1958 1959 1960
		return -EINVAL;
	default:
		BUG();
	}

1961 1962 1963 1964 1965 1966 1967 1968
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1969
	dev_priv->mm.interruptible = false;
1970
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1971
	if (ret)
1972
		goto err_interruptible;
1973 1974 1975 1976 1977 1978

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1979
	ret = i915_gem_object_get_fence(obj);
1980 1981
	if (ret)
		goto err_unpin;
1982

1983
	i915_gem_object_pin_fence(obj);
1984

1985
	dev_priv->mm.interruptible = true;
1986
	return 0;
1987 1988

err_unpin:
1989
	i915_gem_object_unpin_from_display_plane(obj);
1990 1991
err_interruptible:
	dev_priv->mm.interruptible = true;
1992
	return ret;
1993 1994
}

1995 1996 1997
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
1998
	i915_gem_object_unpin_from_display_plane(obj);
1999 2000
}

2001 2002
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2003 2004 2005 2006
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
2007
{
2008 2009
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
2010

2011 2012
		tile_rows = *y / 8;
		*y %= 8;
2013

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
2026 2027
}

2028 2029
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2030 2031 2032 2033 2034
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2035
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2036
	int plane = intel_crtc->plane;
2037
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2038
	u32 dspcntr;
2039
	u32 reg;
J
Jesse Barnes 已提交
2040 2041 2042 2043 2044 2045

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
2046
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
2047 2048 2049 2050 2051 2052
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2053 2054
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2055 2056
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2057 2058
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2059 2060
		dspcntr |= DISPPLANE_8BPP;
		break;
2061 2062 2063
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2064
		break;
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2083 2084
		break;
	default:
2085
		BUG();
J
Jesse Barnes 已提交
2086
	}
2087

2088
	if (INTEL_INFO(dev)->gen >= 4) {
2089
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2090 2091 2092 2093 2094
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2095 2096 2097
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

2098
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2099

2100
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2101

2102 2103
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2104 2105 2106
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2107 2108
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2109
		intel_crtc->dspaddr_offset = linear_offset;
2110
	}
2111

2112 2113 2114
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2115
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2116
	if (INTEL_INFO(dev)->gen >= 4) {
2117
		I915_MODIFY_DISPBASE(DSPSURF(plane),
2118
				     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2119
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2120
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2121
	} else
2122
		I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2123
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2124

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2137
	unsigned long linear_offset;
2138 2139 2140 2141 2142 2143
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2144
	case 2:
2145 2146
		break;
	default:
2147
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2158 2159
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2160 2161
		dspcntr |= DISPPLANE_8BPP;
		break;
2162 2163
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2164
		break;
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2180 2181
		break;
	default:
2182
		BUG();
2183 2184 2185 2186 2187 2188 2189
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

2190
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2191 2192 2193
		dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
	else
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2194 2195 2196

	I915_WRITE(reg, dspcntr);

2197
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2198
	intel_crtc->dspaddr_offset =
2199 2200 2201
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2202
	linear_offset -= intel_crtc->dspaddr_offset;
2203

2204 2205 2206
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2207
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2208
	I915_MODIFY_DISPBASE(DSPSURF(plane),
2209
			     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2210
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2211 2212 2213 2214 2215
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2229 2230
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2231
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2232

2233
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2234 2235
}

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
2267 2268 2269 2270 2271 2272
		/*
		 * FIXME: Once we have proper support for primary planes (and
		 * disabling them without disabling the entire crtc) allow again
		 * a NULL crtc->fb.
		 */
		if (intel_crtc->active && crtc->fb)
2273 2274 2275 2276 2277 2278
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2329
static int
2330
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2331
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2332 2333
{
	struct drm_device *dev = crtc->dev;
2334
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2335
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336
	struct drm_framebuffer *old_fb;
2337
	int ret;
J
Jesse Barnes 已提交
2338 2339

	/* no fb bound */
2340
	if (!fb) {
2341
		DRM_ERROR("No FB bound\n");
2342 2343 2344
		return 0;
	}

2345
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2346 2347 2348
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2349
		return -EINVAL;
J
Jesse Barnes 已提交
2350 2351
	}

2352
	mutex_lock(&dev->struct_mutex);
2353
	ret = intel_pin_and_fence_fb_obj(dev,
2354
					 to_intel_framebuffer(fb)->obj,
2355
					 NULL);
2356 2357
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2358
		DRM_ERROR("pin & fence failed\n");
2359 2360
		return ret;
	}
J
Jesse Barnes 已提交
2361

2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	/*
	 * Update pipe size and adjust fitter if needed: the reason for this is
	 * that in compute_mode_changes we check the native mode (not the pfit
	 * mode) to see if we can flip rather than do a full mode set. In the
	 * fastboot case, we'll flip, but if we don't update the pipesrc and
	 * pfit state, we'll end up with a big fb scanned out into the wrong
	 * sized surface.
	 *
	 * To fix this properly, we need to hoist the checks up into
	 * compute_mode_changes (or above), check the actual pfit state and
	 * whether the platform allows pfit disable with pipe active, and only
	 * then update the pipesrc and pfit state, even on the flip path.
	 */
2375
	if (i915_fastboot) {
2376 2377 2378
		const struct drm_display_mode *adjusted_mode =
			&intel_crtc->config.adjusted_mode;

2379
		I915_WRITE(PIPESRC(intel_crtc->pipe),
2380 2381
			   ((adjusted_mode->crtc_hdisplay - 1) << 16) |
			   (adjusted_mode->crtc_vdisplay - 1));
2382
		if (!intel_crtc->config.pch_pfit.enabled &&
2383 2384 2385 2386 2387 2388
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
2389 2390
		intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
		intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2391 2392
	}

2393
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2394
	if (ret) {
2395
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2396
		mutex_unlock(&dev->struct_mutex);
2397
		DRM_ERROR("failed to update base address\n");
2398
		return ret;
J
Jesse Barnes 已提交
2399
	}
2400

2401 2402
	old_fb = crtc->fb;
	crtc->fb = fb;
2403 2404
	crtc->x = x;
	crtc->y = y;
2405

2406
	if (old_fb) {
2407 2408
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2409
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2410
	}
2411

2412
	intel_update_fbc(dev);
R
Rodrigo Vivi 已提交
2413
	intel_edp_psr_update(dev);
2414
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2415

2416
	intel_crtc_update_sarea_pos(crtc, x, y);
2417 2418

	return 0;
J
Jesse Barnes 已提交
2419 2420
}

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2432
	if (IS_IVYBRIDGE(dev)) {
2433 2434
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2435 2436 2437
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2438
	}
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2455 2456 2457 2458 2459

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2460 2461
}

2462
static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
2463
{
2464 2465
	return crtc->base.enabled && crtc->active &&
		crtc->config.has_pch_encoder;
2466 2467
}

2468 2469 2470 2471 2472 2473 2474 2475 2476
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2477 2478 2479 2480 2481 2482 2483
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2494 2495 2496 2497 2498 2499 2500
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2501
	int plane = intel_crtc->plane;
2502
	u32 reg, temp, tries;
2503

2504 2505 2506 2507
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2508 2509
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2510 2511
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2512 2513
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2514 2515
	I915_WRITE(reg, temp);
	I915_READ(reg);
2516 2517
	udelay(150);

2518
	/* enable CPU FDI TX and PCH FDI RX */
2519 2520
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2521 2522
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2523 2524
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2525
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2526

2527 2528
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2529 2530
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2531 2532 2533
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2534 2535
	udelay(150);

2536
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2537 2538 2539
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2540

2541
	reg = FDI_RX_IIR(pipe);
2542
	for (tries = 0; tries < 5; tries++) {
2543
		temp = I915_READ(reg);
2544 2545 2546 2547
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2548
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2549 2550 2551
			break;
		}
	}
2552
	if (tries == 5)
2553
		DRM_ERROR("FDI train 1 fail!\n");
2554 2555

	/* Train 2 */
2556 2557
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2558 2559
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2560
	I915_WRITE(reg, temp);
2561

2562 2563
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2564 2565
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2566
	I915_WRITE(reg, temp);
2567

2568 2569
	POSTING_READ(reg);
	udelay(150);
2570

2571
	reg = FDI_RX_IIR(pipe);
2572
	for (tries = 0; tries < 5; tries++) {
2573
		temp = I915_READ(reg);
2574 2575 2576
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2577
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2578 2579 2580 2581
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2582
	if (tries == 5)
2583
		DRM_ERROR("FDI train 2 fail!\n");
2584 2585

	DRM_DEBUG_KMS("FDI train done\n");
2586

2587 2588
}

2589
static const int snb_b_fdi_train_param[] = {
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2603
	u32 reg, temp, i, retry;
2604

2605 2606
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2607 2608
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2609 2610
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2611 2612 2613
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2614 2615
	udelay(150);

2616
	/* enable CPU FDI TX and PCH FDI RX */
2617 2618
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2619 2620
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2621 2622 2623 2624 2625
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2626
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2627

2628 2629 2630
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2631 2632
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2633 2634 2635 2636 2637 2638 2639
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2640 2641 2642
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2643 2644
	udelay(150);

2645
	for (i = 0; i < 4; i++) {
2646 2647
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2648 2649
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2650 2651 2652
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2653 2654
		udelay(500);

2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2665
		}
2666 2667
		if (retry < 5)
			break;
2668 2669
	}
	if (i == 4)
2670
		DRM_ERROR("FDI train 1 fail!\n");
2671 2672

	/* Train 2 */
2673 2674
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2675 2676 2677 2678 2679 2680 2681
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2682
	I915_WRITE(reg, temp);
2683

2684 2685
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2686 2687 2688 2689 2690 2691 2692
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2693 2694 2695
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2696 2697
	udelay(150);

2698
	for (i = 0; i < 4; i++) {
2699 2700
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2701 2702
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2703 2704 2705
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2706 2707
		udelay(500);

2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2718
		}
2719 2720
		if (retry < 5)
			break;
2721 2722
	}
	if (i == 4)
2723
		DRM_ERROR("FDI train 2 fail!\n");
2724 2725 2726 2727

	DRM_DEBUG_KMS("FDI train done.\n");
}

2728 2729 2730 2731 2732 2733 2734
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2735
	u32 reg, temp, i, j;
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2748 2749 2750
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2751 2752 2753 2754 2755 2756 2757 2758
	/* Try each vswing and preemphasis setting twice before moving on */
	for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
		/* disable first in case we need to retry */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
		temp &= ~FDI_TX_ENABLE;
		I915_WRITE(reg, temp);
2759

2760 2761 2762 2763 2764 2765
		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_AUTO;
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp &= ~FDI_RX_ENABLE;
		I915_WRITE(reg, temp);
2766

2767
		/* enable CPU FDI TX and PCH FDI RX */
2768 2769
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2770 2771 2772
		temp &= ~FDI_DP_PORT_WIDTH_MASK;
		temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
		temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2773
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2774 2775 2776
		temp |= snb_b_fdi_train_param[j/2];
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_TX_ENABLE);
2777

2778 2779
		I915_WRITE(FDI_RX_MISC(pipe),
			   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2780

2781
		reg = FDI_RX_CTL(pipe);
2782
		temp = I915_READ(reg);
2783 2784 2785
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_RX_ENABLE);
2786

2787 2788
		POSTING_READ(reg);
		udelay(1); /* should be 0.5us */
2789

2790 2791 2792 2793
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2794

2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
			if (temp & FDI_RX_BIT_LOCK ||
			    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
					      i);
				break;
			}
			udelay(1); /* should be 0.5us */
		}
		if (i == 4) {
			DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
			continue;
		}
2808

2809
		/* Train 2 */
2810 2811
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2812 2813 2814 2815 2816 2817 2818 2819
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2820 2821 2822
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2823
		udelay(2); /* should be 1.5us */
2824

2825 2826 2827 2828
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2829

2830 2831 2832 2833 2834 2835 2836 2837
			if (temp & FDI_RX_SYMBOL_LOCK ||
			    (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
					      i);
				goto train_done;
			}
			udelay(2); /* should be 1.5us */
2838
		}
2839 2840
		if (i == 4)
			DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
2841 2842
	}

2843
train_done:
2844 2845 2846
	DRM_DEBUG_KMS("FDI train done.\n");
}

2847
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2848
{
2849
	struct drm_device *dev = intel_crtc->base.dev;
2850 2851
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2852
	u32 reg, temp;
J
Jesse Barnes 已提交
2853

2854

2855
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2856 2857
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2858 2859
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2860
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2861 2862 2863
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2864 2865 2866
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2867 2868 2869 2870
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2871 2872
	udelay(200);

2873 2874 2875 2876 2877
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2878

2879 2880
		POSTING_READ(reg);
		udelay(100);
2881
	}
2882 2883
}

2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2930
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2931 2932 2933 2934 2935 2936
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2937 2938 2939
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2959
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2960 2961 2962 2963 2964 2965
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2966 2967 2968 2969
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2970
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2971 2972 2973
	unsigned long flags;
	bool pending;

2974 2975
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2976 2977 2978 2979 2980 2981 2982 2983 2984
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2985 2986
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2987
	struct drm_device *dev = crtc->dev;
2988
	struct drm_i915_private *dev_priv = dev->dev_private;
2989 2990 2991 2992

	if (crtc->fb == NULL)
		return;

2993 2994
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2995 2996 2997
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2998 2999 3000
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
3001 3002
}

3003 3004 3005 3006 3007
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3008
	int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
3009 3010 3011
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

3012 3013
	mutex_lock(&dev_priv->dpio_lock);

3014 3015 3016 3017 3018 3019 3020
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
3021 3022 3023
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
3024 3025

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
3026
	if (clock == 20000) {
3027 3028 3029 3030 3031
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
3032 3033
		 * but the adjusted_mode->crtc_clock in in KHz. To get the
		 * divisors, it is necessary to divide one by another, so we
3034 3035 3036 3037 3038 3039 3040
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

3041
		desired_divisor = (iclk_virtual_root_freq / clock);
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3057
			clock,
3058 3059 3060 3061 3062 3063
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3064
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3065 3066 3067 3068 3069 3070
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3071
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3072 3073

	/* Program SSCAUXDIV */
3074
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3075 3076
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3077
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3078 3079

	/* Enable modulator and associated divider */
3080
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3081
	temp &= ~SBI_SSCCTL_DISABLE;
3082
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3083 3084 3085 3086 3087

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3088 3089

	mutex_unlock(&dev_priv->dpio_lock);
3090 3091
}

3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

		break;
	default:
		BUG();
	}
}

3158 3159 3160 3161 3162 3163 3164 3165 3166
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3167 3168 3169 3170 3171
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3172
	u32 reg, temp;
3173

3174
	assert_pch_transcoder_disabled(dev_priv, pipe);
3175

3176 3177 3178
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);

3179 3180 3181 3182 3183
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3184
	/* For PCH output, training FDI link */
3185
	dev_priv->display.fdi_link_train(crtc);
3186

3187 3188
	/* We need to program the right clock selection before writing the pixel
	 * mutliplier into the DPLL. */
3189
	if (HAS_PCH_CPT(dev)) {
3190
		u32 sel;
3191

3192
		temp = I915_READ(PCH_DPLL_SEL);
3193 3194
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
3195
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3196 3197 3198
			temp |= sel;
		else
			temp &= ~sel;
3199 3200
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3201

3202 3203 3204 3205 3206 3207 3208 3209 3210
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);

3211 3212
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3213
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3214

3215
	intel_fdi_normal_train(crtc);
3216

3217 3218
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3219 3220
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3221
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3222 3223 3224
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3225 3226
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3227 3228
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3229
		temp |= bpc << 9; /* same format but at 11:9 */
3230 3231

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3232
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3233
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3234
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3235 3236 3237

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3238
			temp |= TRANS_DP_PORT_SEL_B;
3239 3240
			break;
		case PCH_DP_C:
3241
			temp |= TRANS_DP_PORT_SEL_C;
3242 3243
			break;
		case PCH_DP_D:
3244
			temp |= TRANS_DP_PORT_SEL_D;
3245 3246
			break;
		default:
3247
			BUG();
3248
		}
3249

3250
		I915_WRITE(reg, temp);
3251
	}
3252

3253
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3254 3255
}

P
Paulo Zanoni 已提交
3256 3257 3258 3259 3260
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3261
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3262

3263
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3264

3265
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3266

3267
	/* Set transcoder timing. */
3268
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3269

3270
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3271 3272
}

3273
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3274
{
3275
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3276 3277 3278 3279 3280

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3281
		WARN(1, "bad %s refcount\n", pll->name);
3282 3283 3284
		return;
	}

3285 3286 3287 3288 3289
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3290
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3291 3292
}

3293
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3294
{
3295 3296 3297
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3298 3299

	if (pll) {
3300 3301
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3302
		intel_put_shared_dpll(crtc);
3303 3304
	}

3305 3306
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3307
		i = (enum intel_dpll_id) crtc->pipe;
D
Daniel Vetter 已提交
3308
		pll = &dev_priv->shared_dplls[i];
3309

3310 3311
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3312 3313 3314 3315

		goto found;
	}

D
Daniel Vetter 已提交
3316 3317
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3318 3319 3320 3321 3322

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3323 3324
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3325
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3326
				      crtc->base.base.id,
3327
				      pll->name, pll->refcount, pll->active);
3328 3329 3330 3331 3332 3333

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3334 3335
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3336
		if (pll->refcount == 0) {
3337 3338
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3339 3340 3341 3342 3343 3344 3345
			goto found;
		}
	}

	return NULL;

found:
3346
	crtc->config.shared_dpll = i;
3347 3348
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3349

3350
	if (pll->active == 0) {
3351 3352 3353
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3354
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3355
		WARN_ON(pll->on);
3356
		assert_shared_dpll_disabled(dev_priv, pll);
3357

3358
		pll->mode_set(dev_priv, pll);
3359 3360
	}
	pll->refcount++;
3361

3362 3363 3364
	return pll;
}

3365
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3366 3367
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3368
	int dslreg = PIPEDSL(pipe);
3369 3370 3371 3372 3373 3374
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3375
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3376 3377 3378
	}
}

3379 3380 3381 3382 3383 3384
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3385
	if (crtc->config.pch_pfit.enabled) {
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3397 3398 3399
	}
}

3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3422
void hsw_enable_ips(struct intel_crtc *crtc)
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
3434 3435 3436 3437 3438 3439
	if (IS_BROADWELL(crtc->base.dev)) {
		mutex_lock(&dev_priv->rps.hw_lock);
		WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
		mutex_unlock(&dev_priv->rps.hw_lock);
		/* Quoting Art Runyan: "its not safe to expect any particular
		 * value in IPS_CTL bit 31 after enabling IPS through the
3440 3441
		 * mailbox." Moreover, the mailbox may return a bogus state,
		 * so we need to just enable it and continue on.
3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
		 */
	} else {
		I915_WRITE(IPS_CTL, IPS_ENABLE);
		/* The bit only becomes 1 in the next vblank, so this wait here
		 * is essentially intel_wait_for_vblank. If we don't have this
		 * and don't wait for vblanks until the end of crtc_enable, then
		 * the HW state readout code will complain that the expected
		 * IPS_CTL value is not the one we read. */
		if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
			DRM_ERROR("Timed out waiting for IPS enable\n");
	}
3453 3454
}

3455
void hsw_disable_ips(struct intel_crtc *crtc)
3456 3457 3458 3459 3460 3461 3462 3463
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
3464 3465 3466 3467
	if (IS_BROADWELL(crtc->base.dev)) {
		mutex_lock(&dev_priv->rps.hw_lock);
		WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
		mutex_unlock(&dev_priv->rps.hw_lock);
3468
	} else {
3469
		I915_WRITE(IPS_CTL, 0);
3470 3471
		POSTING_READ(IPS_CTL);
	}
3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
static void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
	int i;
	bool reenable_ips = false;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled || !intel_crtc->active)
		return;

	if (!HAS_PCH_SPLIT(dev_priv->dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
	}

	/* use legacy palette for Ironlake */
	if (HAS_PCH_SPLIT(dev))
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
3506
	if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}

	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
}

3524 3525 3526 3527 3528
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3529
	struct intel_encoder *encoder;
3530 3531 3532
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3533 3534
	WARN_ON(!crtc->enabled);

3535 3536 3537 3538
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3539 3540 3541 3542

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3543
	for_each_encoder_on_crtc(dev, crtc, encoder)
3544 3545
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3546

3547
	if (intel_crtc->config.has_pch_encoder) {
3548 3549 3550
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3551
		ironlake_fdi_pll_enable(intel_crtc);
3552 3553 3554 3555
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3556

3557
	ironlake_pfit_enable(intel_crtc);
3558

3559 3560 3561 3562 3563 3564
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3565
	intel_update_watermarks(crtc);
3566
	intel_enable_pipe(dev_priv, pipe,
3567
			  intel_crtc->config.has_pch_encoder, false);
3568
	intel_enable_primary_plane(dev_priv, plane, pipe);
3569
	intel_enable_planes(crtc);
3570
	intel_crtc_update_cursor(crtc, true);
3571

3572
	if (intel_crtc->config.has_pch_encoder)
3573
		ironlake_pch_enable(crtc);
3574

3575
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3576
	intel_update_fbc(dev);
3577 3578
	mutex_unlock(&dev->struct_mutex);

3579 3580
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3581 3582

	if (HAS_PCH_CPT(dev))
3583
		cpt_verify_modeset(dev, intel_crtc->pipe);
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3594 3595
}

P
Paulo Zanoni 已提交
3596 3597 3598
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3599
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3600 3601
}

3602 3603 3604 3605 3606 3607 3608 3609
static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3610
	intel_enable_primary_plane(dev_priv, plane, pipe);
3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
	intel_enable_planes(crtc);
	intel_crtc_update_cursor(crtc, true);

	hsw_enable_ips(intel_crtc);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

	/* FBC must be disabled before disabling the plane on HSW. */
	if (dev_priv->fbc.plane == plane)
		intel_disable_fbc(dev);

	hsw_disable_ips(intel_crtc);

	intel_crtc_update_cursor(crtc, false);
	intel_disable_planes(crtc);
3640
	intel_disable_primary_plane(dev_priv, plane, pipe);
3641 3642
}

3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671
/*
 * This implements the workaround described in the "notes" section of the mode
 * set sequence documentation. When going from no pipes or single pipe to
 * multiple pipes, and planes are enabled after the pipe, we need to wait at
 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
 */
static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_crtc *crtc_it, *other_active_crtc = NULL;

	/* We want to get the other_active_crtc only if there's only 1 other
	 * active crtc. */
	list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
		if (!crtc_it->active || crtc_it == crtc)
			continue;

		if (other_active_crtc)
			return;

		other_active_crtc = crtc_it;
	}
	if (!other_active_crtc)
		return;

	intel_wait_for_vblank(dev, other_active_crtc->pipe);
	intel_wait_for_vblank(dev, other_active_crtc->pipe);
}

3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3686 3687 3688 3689 3690

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3691
	if (intel_crtc->config.has_pch_encoder)
3692
		dev_priv->display.fdi_link_train(crtc);
3693 3694 3695 3696 3697

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3698
	intel_ddi_enable_pipe_clock(intel_crtc);
3699

3700
	ironlake_pfit_enable(intel_crtc);
3701 3702 3703 3704 3705 3706 3707

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3708
	intel_ddi_set_pipe_settings(crtc);
3709
	intel_ddi_enable_transcoder_func(crtc);
3710

3711
	intel_update_watermarks(crtc);
3712
	intel_enable_pipe(dev_priv, pipe,
3713
			  intel_crtc->config.has_pch_encoder, false);
P
Paulo Zanoni 已提交
3714

3715
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3716
		lpt_pch_enable(crtc);
3717

3718
	for_each_encoder_on_crtc(dev, crtc, encoder) {
3719
		encoder->enable(encoder);
3720 3721
		intel_opregion_notify_encoder(encoder, true);
	}
3722

3723 3724 3725
	/* If we change the relative order between pipe/planes enabling, we need
	 * to change the workaround. */
	haswell_mode_set_planes_workaround(intel_crtc);
3726 3727
	haswell_crtc_enable_planes(crtc);

3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3739 3740 3741 3742 3743 3744 3745 3746
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
3747
	if (crtc->config.pch_pfit.enabled) {
3748 3749 3750 3751 3752 3753
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3754 3755 3756 3757 3758
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759
	struct intel_encoder *encoder;
3760 3761
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3762
	u32 reg, temp;
3763

3764

3765 3766 3767
	if (!intel_crtc->active)
		return;

3768 3769 3770
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3771
	intel_crtc_wait_for_pending_flips(crtc);
3772
	drm_vblank_off(dev, pipe);
3773

3774
	if (dev_priv->fbc.plane == plane)
3775
		intel_disable_fbc(dev);
3776

3777
	intel_crtc_update_cursor(crtc, false);
3778
	intel_disable_planes(crtc);
3779
	intel_disable_primary_plane(dev_priv, plane, pipe);
3780

3781 3782 3783
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3784
	intel_disable_pipe(dev_priv, pipe);
3785

3786
	ironlake_pfit_disable(intel_crtc);
3787

3788 3789 3790
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3791

3792 3793
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3794

3795 3796
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3797

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3809
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3810
			I915_WRITE(PCH_DPLL_SEL, temp);
3811
		}
3812

3813
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3814
		intel_disable_shared_dpll(intel_crtc);
3815

3816 3817
		ironlake_fdi_pll_disable(intel_crtc);
	}
3818

3819
	intel_crtc->active = false;
3820
	intel_update_watermarks(crtc);
3821 3822

	mutex_lock(&dev->struct_mutex);
3823
	intel_update_fbc(dev);
3824
	mutex_unlock(&dev->struct_mutex);
3825
}
3826

3827
static void haswell_crtc_disable(struct drm_crtc *crtc)
3828
{
3829 3830
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3831
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3832 3833
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
3834
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3835

3836 3837 3838
	if (!intel_crtc->active)
		return;

3839 3840
	haswell_crtc_disable_planes(crtc);

3841 3842
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		intel_opregion_notify_encoder(encoder, false);
3843
		encoder->disable(encoder);
3844
	}
3845

3846 3847
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3848 3849
	intel_disable_pipe(dev_priv, pipe);

3850
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3851

3852
	ironlake_pfit_disable(intel_crtc);
3853

3854
	intel_ddi_disable_pipe_clock(intel_crtc);
3855 3856 3857 3858 3859

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3860
	if (intel_crtc->config.has_pch_encoder) {
3861
		lpt_disable_pch_transcoder(dev_priv);
3862
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3863
		intel_ddi_fdi_disable(crtc);
3864
	}
3865 3866

	intel_crtc->active = false;
3867
	intel_update_watermarks(crtc);
3868 3869 3870 3871 3872 3873

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3874 3875 3876
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3877
	intel_put_shared_dpll(intel_crtc);
3878 3879
}

3880 3881 3882 3883 3884
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3885 3886 3887
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3888
		struct drm_device *dev = intel_crtc->base.dev;
3889
		struct drm_i915_private *dev_priv = dev->dev_private;
3890

3891
		mutex_lock(&dev->struct_mutex);
3892 3893 3894
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3895
		mutex_unlock(&dev->struct_mutex);
3896 3897
	}

3898 3899 3900
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3901 3902
}

3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3927 3928 3929 3930 3931 3932
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3933
	if (!crtc->config.gmch_pfit.control)
3934 3935 3936
		return;

	/*
3937 3938
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3939
	 */
3940 3941
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3942

3943 3944
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3945 3946 3947 3948

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3949 3950
}

3951
int valleyview_get_vco(struct drm_i915_private *dev_priv)
3952
{
3953
	int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
3954

3955 3956 3957 3958 3959
	/* Obtain SKU information */
	mutex_lock(&dev_priv->dpio_lock);
	hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
		CCK_FUSE_HPLL_FREQ_MASK;
	mutex_unlock(&dev_priv->dpio_lock);
3960

3961
	return vco_freq[hpll_freq];
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
}

/* Adjust CDclk dividers to allow high res or save power if possible */
static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, cmd;

	if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
		cmd = 2;
	else if (cdclk == 266)
		cmd = 1;
	else
		cmd = 0;

	mutex_lock(&dev_priv->rps.hw_lock);
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
	val &= ~DSPFREQGUAR_MASK;
	val |= (cmd << DSPFREQGUAR_SHIFT);
	vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
		     50)) {
		DRM_ERROR("timed out waiting for CDclk change\n");
	}
	mutex_unlock(&dev_priv->rps.hw_lock);

	if (cdclk == 400) {
		u32 divider, vco;

		vco = valleyview_get_vco(dev_priv);
		divider = ((vco << 1) / cdclk) - 1;

		mutex_lock(&dev_priv->dpio_lock);
		/* adjust cdclk divider */
		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
		val &= ~0xf;
		val |= divider;
		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
		mutex_unlock(&dev_priv->dpio_lock);
	}

	mutex_lock(&dev_priv->dpio_lock);
	/* adjust self-refresh exit latency value */
	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
	val &= ~0x7f;

	/*
	 * For high bandwidth configs, we set a higher latency in the bunit
	 * so that the core display fetch happens in time to avoid underruns.
	 */
	if (cdclk == 400)
		val |= 4500 / 250; /* 4.5 usec */
	else
		val |= 3000 / 250; /* 3.0 usec */
	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
	mutex_unlock(&dev_priv->dpio_lock);

	/* Since we changed the CDclk, we need to update the GMBUSFREQ too */
	intel_i2c_reset(dev);
}

static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
{
	int cur_cdclk, vco;
	int divider;

	vco = valleyview_get_vco(dev_priv);

	mutex_lock(&dev_priv->dpio_lock);
	divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	divider &= 0xf;

	cur_cdclk = (vco << 1) / (divider + 1);

	return cur_cdclk;
}

static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
				 int max_pixclk)
{
	int cur_cdclk;

	cur_cdclk = valleyview_cur_cdclk(dev_priv);

	/*
	 * Really only a few cases to deal with, as only 4 CDclks are supported:
	 *   200MHz
	 *   267MHz
	 *   320MHz
	 *   400MHz
	 * So we check to see whether we're above 90% of the lower bin and
	 * adjust if needed.
	 */
	if (max_pixclk > 288000) {
		return 400;
	} else if (max_pixclk > 240000) {
		return 320;
	} else
		return 266;
	/* Looks like the 200MHz CDclk freq doesn't work on some configs */
}

static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
				 unsigned modeset_pipes,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *intel_crtc;
	int max_pixclk = 0;

	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (modeset_pipes & (1 << intel_crtc->pipe))
			max_pixclk = max(max_pixclk,
					 pipe_config->adjusted_mode.crtc_clock);
		else if (intel_crtc->base.enabled)
			max_pixclk = max(max_pixclk,
					 intel_crtc->config.adjusted_mode.crtc_clock);
	}

	return max_pixclk;
}

static void valleyview_modeset_global_pipes(struct drm_device *dev,
					    unsigned *prepare_pipes,
					    unsigned modeset_pipes,
					    struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc;
	int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
					       pipe_config);
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);

	if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
		return;

	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head)
		if (intel_crtc->base.enabled)
			*prepare_pipes |= (1 << intel_crtc->pipe);
}

static void valleyview_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);
	int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);

	if (req_cdclk != cur_cdclk)
		valleyview_set_cdclk(dev, req_cdclk);
}

4119 4120 4121 4122 4123 4124 4125 4126
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4127
	bool is_dsi;
4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

4140 4141
	is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);

4142 4143
	if (!is_dsi)
		vlv_enable_pll(intel_crtc);
4144 4145 4146 4147 4148

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4149 4150
	i9xx_pfit_enable(intel_crtc);

4151 4152
	intel_crtc_load_lut(crtc);

4153
	intel_update_watermarks(crtc);
4154
	intel_enable_pipe(dev_priv, pipe, false, is_dsi);
4155
	intel_enable_primary_plane(dev_priv, plane, pipe);
4156
	intel_enable_planes(crtc);
4157
	intel_crtc_update_cursor(crtc, true);
4158 4159

	intel_update_fbc(dev);
4160 4161 4162

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4163 4164
}

4165
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
4166 4167 4168 4169
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4170
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
4171
	int pipe = intel_crtc->pipe;
4172
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
4173

4174 4175
	WARN_ON(!crtc->enabled);

4176 4177 4178 4179
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
4180

4181 4182 4183 4184
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4185 4186
	i9xx_enable_pll(intel_crtc);

4187 4188
	i9xx_pfit_enable(intel_crtc);

4189 4190
	intel_crtc_load_lut(crtc);

4191
	intel_update_watermarks(crtc);
4192
	intel_enable_pipe(dev_priv, pipe, false, false);
4193
	intel_enable_primary_plane(dev_priv, plane, pipe);
4194
	intel_enable_planes(crtc);
4195
	/* The fixup needs to happen before cursor is enabled */
4196 4197
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
4198
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4199

4200 4201
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
4202

4203
	intel_update_fbc(dev);
4204

4205 4206
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4207
}
J
Jesse Barnes 已提交
4208

4209 4210 4211 4212 4213
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

4214 4215
	if (!crtc->config.gmch_pfit.control)
		return;
4216

4217
	assert_pipe_disabled(dev_priv, crtc->pipe);
4218

4219 4220 4221
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
4222 4223
}

4224 4225 4226 4227 4228
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4229
	struct intel_encoder *encoder;
4230 4231
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4232

4233 4234 4235
	if (!intel_crtc->active)
		return;

4236 4237 4238
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

4239
	/* Give the overlay scaler a chance to disable if it's on this pipe */
4240 4241
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
4242

4243
	if (dev_priv->fbc.plane == plane)
4244
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
4245

4246 4247
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
4248
	intel_disable_planes(crtc);
4249
	intel_disable_primary_plane(dev_priv, plane, pipe);
4250

4251
	intel_disable_pipe(dev_priv, pipe);
4252

4253
	i9xx_pfit_disable(intel_crtc);
4254

4255 4256 4257 4258
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

4259 4260 4261
	if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
		vlv_disable_pll(dev_priv, pipe);
	else if (!IS_VALLEYVIEW(dev))
4262
		i9xx_disable_pll(dev_priv, pipe);
4263

4264
	intel_crtc->active = false;
4265
	intel_update_watermarks(crtc);
4266

4267
	intel_update_fbc(dev);
4268 4269
}

4270 4271 4272 4273
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

4274 4275
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
4276 4277 4278 4279 4280
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
4299
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
4300 4301 4302 4303
		break;
	}
}

4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

4325 4326 4327
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
4328
	struct drm_connector *connector;
4329
	struct drm_i915_private *dev_priv = dev->dev_private;
4330
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4331

4332 4333 4334 4335
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
4336
	intel_crtc->eld_vld = false;
4337
	intel_crtc_update_sarea(crtc, false);
4338 4339
	dev_priv->display.off(crtc);

4340
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
4341
	assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
4342
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
4343 4344 4345

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
4346
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
4347
		mutex_unlock(&dev->struct_mutex);
4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
4361 4362 4363
	}
}

C
Chris Wilson 已提交
4364
void intel_encoder_destroy(struct drm_encoder *encoder)
4365
{
4366
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
4367 4368 4369

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
4370 4371
}

4372
/* Simple dpms helper for encoders with just one connector, no cloning and only
4373 4374
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
4375
static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
4376
{
4377 4378 4379
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

4380
		intel_crtc_update_dpms(encoder->base.crtc);
4381 4382 4383
	} else {
		encoder->connectors_active = false;

4384
		intel_crtc_update_dpms(encoder->base.crtc);
4385
	}
J
Jesse Barnes 已提交
4386 4387
}

4388 4389
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
4390
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
4391
{
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
4421 4422
}

4423 4424 4425
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
4426
{
4427 4428 4429
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4430

4431 4432 4433 4434 4435 4436
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
4437 4438
	if (connector->encoder)
		intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
4439

4440
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4441 4442
}

4443 4444 4445 4446
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4447
{
4448
	enum pipe pipe = 0;
4449
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4450

4451
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4452 4453
}

4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

4469
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4495
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4512 4513 4514
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4515
{
4516
	struct drm_device *dev = intel_crtc->base.dev;
4517
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4518
	int lane, link_bw, fdi_dotclock;
4519
	bool setup_ok, needs_recompute = false;
4520

4521
retry:
4522 4523 4524 4525 4526 4527 4528 4529 4530
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4531
	fdi_dotclock = adjusted_mode->crtc_clock;
4532

4533
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4534 4535 4536 4537
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4538
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4539
			       link_bw, &pipe_config->fdi_m_n);
4540

4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4557 4558
}

P
Paulo Zanoni 已提交
4559 4560 4561
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4562 4563
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
4564
				   pipe_config->pipe_bpp <= 24;
P
Paulo Zanoni 已提交
4565 4566
}

4567
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4568
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4569
{
4570
	struct drm_device *dev = crtc->base.dev;
4571
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4572

4573
	/* FIXME should check pixel clock limits on all platforms */
4574 4575 4576 4577 4578 4579 4580 4581 4582
	if (INTEL_INFO(dev)->gen < 4) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		int clock_limit =
			dev_priv->display.get_display_clock_speed(dev);

		/*
		 * Enable pixel doubling when the dot clock
		 * is > 90% of the (display) core speed.
		 *
4583 4584
		 * GDG double wide on either pipe,
		 * otherwise pipe A only.
4585
		 */
4586
		if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
4587
		    adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
4588
			clock_limit *= 2;
4589
			pipe_config->double_wide = true;
4590 4591
		}

4592
		if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
4593
			return -EINVAL;
4594
	}
4595

4596 4597 4598 4599 4600 4601 4602 4603 4604 4605
	/*
	 * Pipe horizontal size must be even in:
	 * - DVO ganged mode
	 * - LVDS dual channel mode
	 * - Double wide pipe
	 */
	if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
	     intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
		pipe_config->pipe_src_w &= ~1;

4606 4607
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4608 4609 4610
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4611
		return -EINVAL;
4612

4613
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4614
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4615
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4616 4617 4618 4619 4620
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4621
	if (HAS_IPS(dev))
4622 4623 4624 4625 4626 4627
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4628

4629
	if (pipe_config->has_pch_encoder)
4630
		return ironlake_fdi_compute_config(crtc, pipe_config);
4631

4632
	return 0;
J
Jesse Barnes 已提交
4633 4634
}

J
Jesse Barnes 已提交
4635 4636 4637 4638 4639
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4640 4641 4642 4643
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4644

4645
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4646
{
4647 4648
	return 333000;
}
J
Jesse Barnes 已提交
4649

4650 4651 4652 4653
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4654

4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
static int pnv_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;

	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
		return 267000;
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
		return 333000;
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
		return 444000;
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
		return 200000;
	default:
		DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
		return 133000;
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
		return 167000;
	}
}

4679 4680 4681
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4682

4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4694
		}
4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4716
		return 133000;
4717
	}
J
Jesse Barnes 已提交
4718

4719 4720 4721
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4722

4723 4724 4725
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4726 4727
}

4728
static void
4729
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4730
{
4731 4732
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4733 4734 4735 4736 4737
		*num >>= 1;
		*den >>= 1;
	}
}

4738 4739 4740 4741 4742 4743 4744 4745
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4746 4747 4748 4749
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4750
{
4751
	m_n->tu = 64;
4752 4753 4754 4755 4756 4757 4758

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4759 4760
}

4761 4762
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4763 4764
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4765
	return dev_priv->vbt.lvds_use_ssc
4766
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4767 4768
}

4769 4770 4771 4772 4773 4774
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4775
	if (IS_VALLEYVIEW(dev)) {
4776
		refclk = 100000;
4777
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4778
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4779 4780
		refclk = dev_priv->vbt.lvds_ssc_freq;
		DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
4781 4782 4783 4784 4785 4786 4787 4788 4789
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4790
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4791
{
4792
	return (1 << dpll->n) << 16 | dpll->m2;
4793
}
4794

4795 4796 4797
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4798 4799
}

4800
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4801 4802
				     intel_clock_t *reduced_clock)
{
4803
	struct drm_device *dev = crtc->base.dev;
4804
	struct drm_i915_private *dev_priv = dev->dev_private;
4805
	int pipe = crtc->pipe;
4806 4807 4808
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4809
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4810
		if (reduced_clock)
4811
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4812
	} else {
4813
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4814
		if (reduced_clock)
4815
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4816 4817 4818
	}

	I915_WRITE(FP0(pipe), fp);
4819
	crtc->config.dpll_hw_state.fp0 = fp;
4820

4821 4822
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4823 4824
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4825
		crtc->config.dpll_hw_state.fp1 = fp2;
4826
		crtc->lowfreq_avail = true;
4827 4828
	} else {
		I915_WRITE(FP1(pipe), fp);
4829
		crtc->config.dpll_hw_state.fp1 = fp;
4830 4831 4832
	}
}

4833 4834
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
		pipe)
4835 4836 4837 4838 4839 4840 4841
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4842
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
4843 4844
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4845
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
4846

4847
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
4848 4849
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4850
	vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
4851

4852
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
4853
	reg_val &= 0xffffff00;
4854
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
4855

4856
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
4857 4858
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4859
	vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
4860 4861
}

4862 4863 4864 4865 4866 4867 4868
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4869 4870 4871 4872
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4889 4890 4891 4892
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4893 4894 4895
	}
}

4896 4897 4898 4899 4900 4901 4902 4903
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4904
static void vlv_update_pll(struct intel_crtc *crtc)
4905
{
4906
	struct drm_device *dev = crtc->base.dev;
4907
	struct drm_i915_private *dev_priv = dev->dev_private;
4908
	int pipe = crtc->pipe;
4909
	u32 dpll, mdiv;
4910
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4911
	u32 coreclk, reg_val, dpll_md;
4912

4913 4914
	mutex_lock(&dev_priv->dpio_lock);

4915 4916 4917 4918 4919
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4920

4921 4922 4923 4924
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
4925
		vlv_pllb_recal_opamp(dev_priv, pipe);
4926 4927

	/* Set up Tx target for periodic Rcomp update */
4928
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
4929 4930

	/* Disable target IRef on PLL */
4931
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
4932
	reg_val &= 0x00ffffff;
4933
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
4934 4935

	/* Disable fast lock */
4936
	vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
4937 4938

	/* Set idtafcrecal before PLL is enabled */
4939 4940 4941 4942
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4943 4944 4945 4946 4947 4948 4949

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4950
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
4951 4952

	mdiv |= DPIO_ENABLE_CALIBRATION;
4953
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
4954

4955
	/* Set HBR and RBR LPF coefficients */
4956
	if (crtc->config.port_clock == 162000 ||
4957
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
4958
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4959
		vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
4960
				 0x009f0003);
4961
	else
4962
		vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
4963 4964 4965 4966 4967 4968
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4969
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
4970 4971
					 0x0df40000);
		else
4972
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
4973 4974 4975 4976
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4977
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
4978 4979
					 0x0df70000);
		else
4980
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
4981 4982
					 0x0df40000);
	}
4983

4984
	coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
4985 4986 4987 4988
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4989
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
4990

4991
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
4992

4993 4994 4995 4996 4997
	/*
	 * Enable DPIO clock input. We should never disable the reference
	 * clock for pipe B, since VGA hotplug / manual detection depends
	 * on it.
	 */
4998 4999
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5000 5001
	/* We should never disable this, set it here for state tracking */
	if (pipe == PIPE_B)
5002
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5003
	dpll |= DPLL_VCO_ENABLE;
5004 5005
	crtc->config.dpll_hw_state.dpll = dpll;

5006 5007
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5008 5009
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

5010 5011
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5012 5013

	mutex_unlock(&dev_priv->dpio_lock);
5014 5015
}

5016 5017
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5018 5019
			    int num_connectors)
{
5020
	struct drm_device *dev = crtc->base.dev;
5021 5022 5023
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
5024
	struct dpll *clock = &crtc->config.dpll;
5025

5026
	i9xx_update_pll_dividers(crtc, reduced_clock);
5027

5028 5029
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
5030 5031 5032

	dpll = DPLL_VGA_MODE_DIS;

5033
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
5034 5035 5036
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5037

5038
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5039 5040
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
5041
	}
5042 5043

	if (is_sdvo)
5044
		dpll |= DPLL_SDVO_HIGH_SPEED;
5045

5046
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
5047
		dpll |= DPLL_SDVO_HIGH_SPEED;
5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

5074
	if (crtc->config.sdvo_tv_clock)
5075
		dpll |= PLL_REF_INPUT_TVCLKINBC;
5076
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5077 5078 5079 5080 5081 5082
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5083 5084
	crtc->config.dpll_hw_state.dpll = dpll;

5085
	if (INTEL_INFO(dev)->gen >= 4) {
5086 5087
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5088
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
5089
	}
5090 5091 5092

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5093 5094
}

5095 5096
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5097 5098
			    int num_connectors)
{
5099
	struct drm_device *dev = crtc->base.dev;
5100 5101
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
5102
	struct dpll *clock = &crtc->config.dpll;
5103

5104
	i9xx_update_pll_dividers(crtc, reduced_clock);
5105

5106 5107
	dpll = DPLL_VGA_MODE_DIS;

5108
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

5119 5120 5121
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
		dpll |= DPLL_DVO_2X_MODE;

5122
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5123 5124 5125 5126 5127 5128
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5129
	crtc->config.dpll_hw_state.dpll = dpll;
5130 5131
}

5132
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
5133 5134 5135 5136
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
5137
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
5138 5139
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
5140 5141 5142 5143 5144 5145
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
5146 5147 5148

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
5149 5150
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
5151 5152 5153 5154 5155 5156 5157
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
5158
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
5159

5160
	I915_WRITE(HTOTAL(cpu_transcoder),
5161 5162
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5163
	I915_WRITE(HBLANK(cpu_transcoder),
5164 5165
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5166
	I915_WRITE(HSYNC(cpu_transcoder),
5167 5168 5169
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

5170
	I915_WRITE(VTOTAL(cpu_transcoder),
5171
		   (adjusted_mode->crtc_vdisplay - 1) |
5172
		   ((crtc_vtotal - 1) << 16));
5173
	I915_WRITE(VBLANK(cpu_transcoder),
5174
		   (adjusted_mode->crtc_vblank_start - 1) |
5175
		   ((crtc_vblank_end - 1) << 16));
5176
	I915_WRITE(VSYNC(cpu_transcoder),
5177 5178 5179
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

5180 5181 5182 5183 5184 5185 5186 5187
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

5188 5189 5190 5191
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
5192 5193
		   ((intel_crtc->config.pipe_src_w - 1) << 16) |
		   (intel_crtc->config.pipe_src_h - 1));
5194 5195
}

5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
5231 5232 5233 5234 5235
	pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
	pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;

	pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
	pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
5236 5237
}

5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254
static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
					     struct intel_crtc_config *pipe_config)
{
	struct drm_crtc *crtc = &intel_crtc->base;

	crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
	crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;

	crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;

	crtc->mode.flags = pipe_config->adjusted_mode.flags;

5255
	crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
5256 5257 5258
	crtc->mode.flags |= pipe_config->adjusted_mode.flags;
}

5259 5260 5261 5262 5263 5264
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

5265
	pipeconf = 0;
5266

5267 5268 5269 5270
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
		pipeconf |= PIPECONF_ENABLE;

5271 5272
	if (intel_crtc->config.double_wide)
		pipeconf |= PIPECONF_DOUBLE_WIDE;
5273

5274 5275 5276 5277 5278
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
5279 5280
				    PIPECONF_DITHER_TYPE_SP;

5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

5312 5313
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
5314

5315 5316 5317 5318
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

5319 5320
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
5321
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
5322 5323 5324 5325 5326
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5327
	int plane = intel_crtc->plane;
5328
	int refclk, num_connectors = 0;
5329
	intel_clock_t clock, reduced_clock;
5330
	u32 dspcntr;
5331
	bool ok, has_reduced_clock = false;
5332
	bool is_lvds = false, is_dsi = false;
5333
	struct intel_encoder *encoder;
5334
	const intel_limit_t *limit;
5335
	int ret;
J
Jesse Barnes 已提交
5336

5337
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5338
		switch (encoder->type) {
J
Jesse Barnes 已提交
5339 5340 5341
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
5342 5343 5344
		case INTEL_OUTPUT_DSI:
			is_dsi = true;
			break;
J
Jesse Barnes 已提交
5345
		}
5346

5347
		num_connectors++;
J
Jesse Barnes 已提交
5348 5349
	}

5350 5351 5352 5353 5354
	if (is_dsi)
		goto skip_dpll;

	if (!intel_crtc->config.clock_set) {
		refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5355

5356 5357 5358 5359 5360 5361 5362 5363 5364 5365
		/*
		 * Returns a set of divisors for the desired target clock with
		 * the given refclk, or FALSE.  The returned values represent
		 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
		 * 2) / p1 / p2.
		 */
		limit = intel_limit(crtc, refclk);
		ok = dev_priv->display.find_dpll(limit, crtc,
						 intel_crtc->config.port_clock,
						 refclk, NULL, &clock);
5366
		if (!ok) {
5367 5368 5369
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
5370

5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384
		if (is_lvds && dev_priv->lvds_downclock_avail) {
			/*
			 * Ensure we match the reduced clock's P to the target
			 * clock.  If the clocks don't match, we can't switch
			 * the display clock by using the FP0/FP1. In such case
			 * we will disable the LVDS downclock feature.
			 */
			has_reduced_clock =
				dev_priv->display.find_dpll(limit, crtc,
							    dev_priv->lvds_downclock,
							    refclk, &clock,
							    &reduced_clock);
		}
		/* Compat-code for transition, will disappear. */
5385 5386 5387 5388 5389 5390
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
5391

5392
	if (IS_GEN2(dev)) {
5393
		i8xx_update_pll(intel_crtc,
5394 5395
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
5396
	} else if (IS_VALLEYVIEW(dev)) {
5397
		vlv_update_pll(intel_crtc);
5398
	} else {
5399
		i9xx_update_pll(intel_crtc,
5400
				has_reduced_clock ? &reduced_clock : NULL,
5401
                                num_connectors);
5402
	}
J
Jesse Barnes 已提交
5403

5404
skip_dpll:
J
Jesse Barnes 已提交
5405 5406 5407
	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5408 5409 5410 5411 5412 5413
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
5414

5415
	intel_set_pipe_timings(intel_crtc);
5416 5417 5418

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5419
	 */
5420
	I915_WRITE(DSPSIZE(plane),
5421 5422
		   ((intel_crtc->config.pipe_src_h - 1) << 16) |
		   (intel_crtc->config.pipe_src_w - 1));
5423
	I915_WRITE(DSPPOS(plane), 0);
5424

5425 5426
	i9xx_set_pipeconf(intel_crtc);

5427 5428 5429
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

5430
	ret = intel_pipe_set_base(crtc, x, y, fb);
5431 5432 5433 5434

	return ret;
}

5435 5436 5437 5438 5439 5440 5441
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5442 5443 5444
	if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
		return;

5445
	tmp = I915_READ(PFIT_CONTROL);
5446 5447
	if (!(tmp & PFIT_ENABLE))
		return;
5448

5449
	/* Check whether the pfit is attached to our pipe. */
5450 5451 5452 5453 5454 5455 5456 5457
	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

5458
	pipe_config->gmch_pfit.control = tmp;
5459 5460 5461 5462 5463 5464
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5465 5466 5467 5468 5469 5470 5471 5472
static void vlv_crtc_clock_get(struct intel_crtc *crtc,
			       struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = pipe_config->cpu_transcoder;
	intel_clock_t clock;
	u32 mdiv;
5473
	int refclk = 100000;
5474 5475

	mutex_lock(&dev_priv->dpio_lock);
5476
	mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
5477 5478 5479 5480 5481 5482 5483 5484
	mutex_unlock(&dev_priv->dpio_lock);

	clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
	clock.m2 = mdiv & DPIO_M2DIV_MASK;
	clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
	clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
	clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;

5485
	vlv_clock(refclk, &clock);
5486

5487 5488
	/* clock.dot is the fast clock */
	pipe_config->port_clock = clock.dot / 5;
5489 5490
}

5491 5492 5493 5494 5495 5496 5497
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5498
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5499
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5500

5501 5502 5503 5504
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		switch (tmp & PIPECONF_BPC_MASK) {
		case PIPECONF_6BPC:
			pipe_config->pipe_bpp = 18;
			break;
		case PIPECONF_8BPC:
			pipe_config->pipe_bpp = 24;
			break;
		case PIPECONF_10BPC:
			pipe_config->pipe_bpp = 30;
			break;
		default:
			break;
		}
	}

5521 5522 5523
	if (INTEL_INFO(dev)->gen < 4)
		pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;

5524 5525
	intel_get_pipe_timings(crtc, pipe_config);

5526 5527
	i9xx_get_pfit_config(crtc, pipe_config);

5528 5529 5530 5531 5532
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5533
		pipe_config->dpll_hw_state.dpll_md = tmp;
5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
5545 5546 5547 5548
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5549 5550 5551 5552 5553
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5554
	}
5555

5556 5557 5558 5559
	if (IS_VALLEYVIEW(dev))
		vlv_crtc_clock_get(crtc, pipe_config);
	else
		i9xx_crtc_clock_get(crtc, pipe_config);
5560

5561 5562 5563
	return true;
}

P
Paulo Zanoni 已提交
5564
static void ironlake_init_pch_refclk(struct drm_device *dev)
5565 5566 5567 5568
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5569
	u32 val, final;
5570
	bool has_lvds = false;
5571 5572
	bool has_cpu_edp = false;
	bool has_panel = false;
5573 5574
	bool has_ck505 = false;
	bool can_ssc = false;
5575 5576

	/* We need to take the global config into account */
5577 5578 5579 5580 5581 5582 5583 5584 5585
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5586
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5587 5588
				has_cpu_edp = true;
			break;
5589 5590 5591
		}
	}

5592
	if (HAS_PCH_IBX(dev)) {
5593
		has_ck505 = dev_priv->vbt.display_clock_mode;
5594 5595 5596 5597 5598 5599
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5600 5601
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5602 5603 5604 5605 5606 5607

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5646
	/* Always enable nonspread source */
5647
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5648

5649
	if (has_ck505)
5650
		val |= DREF_NONSPREAD_CK505_ENABLE;
5651
	else
5652
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5653

5654
	if (has_panel) {
5655 5656
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5657

5658
		/* SSC must be turned on before enabling the CPU output  */
5659
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5660
			DRM_DEBUG_KMS("Using SSC on panel\n");
5661
			val |= DREF_SSC1_ENABLE;
5662
		} else
5663
			val &= ~DREF_SSC1_ENABLE;
5664 5665

		/* Get SSC going before enabling the outputs */
5666
		I915_WRITE(PCH_DREF_CONTROL, val);
5667 5668 5669
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5670
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5671 5672

		/* Enable CPU source on CPU attached eDP */
5673
		if (has_cpu_edp) {
5674
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5675
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5676
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5677
			}
5678
			else
5679
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5680
		} else
5681
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5682

5683
		I915_WRITE(PCH_DREF_CONTROL, val);
5684 5685 5686 5687 5688
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5689
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5690 5691

		/* Turn off CPU output */
5692
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5693

5694
		I915_WRITE(PCH_DREF_CONTROL, val);
5695 5696 5697 5698
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5699 5700
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5701 5702

		/* Turn off SSC1 */
5703
		val &= ~DREF_SSC1_ENABLE;
5704

5705
		I915_WRITE(PCH_DREF_CONTROL, val);
5706 5707 5708
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5709 5710

	BUG_ON(val != final);
5711 5712
}

5713
static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
5714
{
5715
	uint32_t tmp;
P
Paulo Zanoni 已提交
5716

5717 5718 5719
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5720

5721 5722 5723
	if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
			       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
		DRM_ERROR("FDI mPHY reset assert timeout\n");
P
Paulo Zanoni 已提交
5724

5725 5726 5727
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5728

5729 5730 5731
	if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
		DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5732 5733 5734 5735 5736 5737
}

/* WaMPhyProgramming:hsw */
static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
{
	uint32_t tmp;
P
Paulo Zanoni 已提交
5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

5760 5761 5762 5763
	tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5764

5765 5766 5767 5768
	tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

5790 5791 5792
	tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5793

5794 5795 5796
	tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5797

5798 5799 5800 5801
	tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5802

5803 5804 5805 5806
	tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5807 5808
}

5809 5810 5811 5812 5813 5814 5815 5816
/* Implements 3 different sequences from BSpec chapter "Display iCLK
 * Programming" based on the parameters passed:
 * - Sequence to enable CLKOUT_DP
 * - Sequence to enable CLKOUT_DP without spread
 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
 */
static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
				 bool with_fdi)
5817 5818
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5819 5820 5821 5822 5823 5824 5825
	uint32_t reg, tmp;

	if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
		with_spread = true;
	if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
		 with_fdi, "LP PCH doesn't have FDI\n"))
		with_fdi = false;
5826 5827 5828 5829 5830 5831 5832 5833 5834 5835

	mutex_lock(&dev_priv->dpio_lock);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

5836 5837 5838 5839
	if (with_spread) {
		tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
		tmp &= ~SBI_SSCCTL_PATHALT;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5840

5841 5842 5843 5844 5845
		if (with_fdi) {
			lpt_reset_fdi_mphy(dev_priv);
			lpt_program_fdi_mphy(dev_priv);
		}
	}
P
Paulo Zanoni 已提交
5846

5847 5848 5849 5850 5851
	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5852 5853

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5854 5855
}

5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883
/* Sequence to disable CLKOUT_DP */
static void lpt_disable_clkout_dp(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg, tmp;

	mutex_lock(&dev_priv->dpio_lock);

	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	if (!(tmp & SBI_SSCCTL_DISABLE)) {
		if (!(tmp & SBI_SSCCTL_PATHALT)) {
			tmp |= SBI_SSCCTL_PATHALT;
			intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
			udelay(32);
		}
		tmp |= SBI_SSCCTL_DISABLE;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
	}

	mutex_unlock(&dev_priv->dpio_lock);
}

5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

5898 5899 5900 5901
	if (has_vga)
		lpt_enable_clkout_dp(dev, true, true);
	else
		lpt_disable_clkout_dp(dev);
5902 5903
}

P
Paulo Zanoni 已提交
5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914
/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5915 5916 5917 5918 5919 5920 5921 5922
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5923
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5924 5925 5926 5927 5928 5929 5930 5931 5932
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5933
		DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
5934
			      dev_priv->vbt.lvds_ssc_freq);
5935
		return dev_priv->vbt.lvds_ssc_freq;
5936 5937 5938 5939 5940
	}

	return 120000;
}

5941
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5942
{
5943
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5944 5945
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5946 5947
	uint32_t val;

5948
	val = 0;
5949

5950
	switch (intel_crtc->config.pipe_bpp) {
5951
	case 18:
5952
		val |= PIPECONF_6BPC;
5953 5954
		break;
	case 24:
5955
		val |= PIPECONF_8BPC;
5956 5957
		break;
	case 30:
5958
		val |= PIPECONF_10BPC;
5959 5960
		break;
	case 36:
5961
		val |= PIPECONF_12BPC;
5962 5963
		break;
	default:
5964 5965
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5966 5967
	}

5968
	if (intel_crtc->config.dither)
5969 5970
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5971
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5972 5973 5974 5975
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5976
	if (intel_crtc->config.limited_color_range)
5977 5978
		val |= PIPECONF_COLOR_RANGE_SELECT;

5979 5980 5981 5982
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5983 5984 5985 5986 5987 5988 5989
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5990
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

6005
	if (intel_crtc->config.limited_color_range)
6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

6029
		if (intel_crtc->config.limited_color_range)
6030 6031 6032 6033 6034 6035 6036 6037 6038 6039
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

6040
		if (intel_crtc->config.limited_color_range)
6041 6042 6043 6044 6045 6046
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

6047
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
6048
{
6049 6050
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
P
Paulo Zanoni 已提交
6051
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6052
	enum pipe pipe = intel_crtc->pipe;
6053
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
6054 6055
	uint32_t val;

6056
	val = 0;
P
Paulo Zanoni 已提交
6057

6058
	if (IS_HASWELL(dev) && intel_crtc->config.dither)
P
Paulo Zanoni 已提交
6059 6060
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

6061
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
6062 6063 6064 6065
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

6066 6067
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
6068 6069 6070

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097

	if (IS_BROADWELL(dev)) {
		val = 0;

		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			val |= PIPEMISC_DITHER_6_BPC;
			break;
		case 24:
			val |= PIPEMISC_DITHER_8_BPC;
			break;
		case 30:
			val |= PIPEMISC_DITHER_10_BPC;
			break;
		case 36:
			val |= PIPEMISC_DITHER_12_BPC;
			break;
		default:
			/* Case prevented by pipe_config_set_bpp. */
			BUG();
		}

		if (intel_crtc->config.dither)
			val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;

		I915_WRITE(PIPEMISC(pipe), val);
	}
P
Paulo Zanoni 已提交
6098 6099
}

6100 6101 6102 6103 6104 6105 6106 6107 6108
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
6109
	const intel_limit_t *limit;
6110
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
6111

6112 6113
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6114 6115 6116 6117 6118 6119
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

6120
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
6121

6122 6123 6124 6125 6126
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
6127
	limit = intel_limit(crtc, refclk);
6128 6129
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
6130
					  refclk, NULL, clock);
6131 6132
	if (!ret)
		return false;
6133

6134
	if (is_lvds && dev_priv->lvds_downclock_avail) {
6135 6136 6137 6138 6139 6140
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
6141 6142 6143 6144 6145
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
6146
	}
6147

6148 6149 6150
	return true;
}

6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

6162
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6163
{
6164
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
6165 6166
}

6167
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
6168
				      u32 *fp,
6169
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
6170
{
6171
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
6172 6173
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6174 6175
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
6176
	int factor, num_connectors = 0;
6177
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
6178

6179 6180
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6181 6182 6183 6184
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
6185
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
6186 6187 6188
			is_sdvo = true;
			break;
		}
6189

6190
		num_connectors++;
J
Jesse Barnes 已提交
6191 6192
	}

6193
	/* Enable autotuning of the PLL clock (if permissible) */
6194 6195 6196
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
6197
		     dev_priv->vbt.lvds_ssc_freq == 100000) ||
6198
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
6199
			factor = 25;
6200
	} else if (intel_crtc->config.sdvo_tv_clock)
6201
		factor = 20;
6202

6203
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
6204
		*fp |= FP_CB_TUNE;
6205

6206 6207 6208
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

6209
	dpll = 0;
6210

6211 6212 6213 6214
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
6215

6216 6217
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
6218 6219

	if (is_sdvo)
6220
		dpll |= DPLL_SDVO_HIGH_SPEED;
6221
	if (intel_crtc->config.has_dp_encoder)
6222
		dpll |= DPLL_SDVO_HIGH_SPEED;
J
Jesse Barnes 已提交
6223

6224
	/* compute bitmask from p1 value */
6225
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6226
	/* also FPA1 */
6227
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6228

6229
	switch (intel_crtc->config.dpll.p2) {
6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
6242 6243
	}

6244
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6245
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
6246 6247 6248
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

6249
	return dpll | DPLL_VCO_ENABLE;
6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
6263
	u32 dpll = 0, fp = 0, fp2 = 0;
6264
	bool ok, has_reduced_clock = false;
6265
	bool is_lvds = false;
6266
	struct intel_encoder *encoder;
6267
	struct intel_shared_dpll *pll;
6268 6269 6270 6271 6272 6273 6274 6275 6276 6277
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
6278
	}
J
Jesse Barnes 已提交
6279

6280 6281
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6282

6283
	ok = ironlake_compute_clocks(crtc, &clock,
6284
				     &has_reduced_clock, &reduced_clock);
6285
	if (!ok && !intel_crtc->config.clock_set) {
6286 6287
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
6288
	}
6289 6290 6291 6292 6293 6294 6295 6296
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
6297

6298
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6299
	if (intel_crtc->config.has_pch_encoder) {
6300
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
6301
		if (has_reduced_clock)
6302
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
6303

6304
		dpll = ironlake_compute_dpll(intel_crtc,
6305 6306 6307
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

6308
		intel_crtc->config.dpll_hw_state.dpll = dpll;
6309 6310 6311 6312 6313 6314
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

6315
		pll = intel_get_shared_dpll(intel_crtc);
6316
		if (pll == NULL) {
6317 6318
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
6319 6320
			return -EINVAL;
		}
6321
	} else
D
Daniel Vetter 已提交
6322
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
6323

6324 6325
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
6326

6327 6328 6329 6330
	if (is_lvds && has_reduced_clock && i915_powersave)
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
6331

6332
	intel_set_pipe_timings(intel_crtc);
6333

6334 6335 6336 6337
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
6338

6339
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
6340

6341 6342
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
6343
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6344

6345
	ret = intel_pipe_set_base(crtc, x, y, fb);
6346

6347
	return ret;
J
Jesse Barnes 已提交
6348 6349
}

6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368
static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;

	m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
	m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
	m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
		& ~TU_SIZE_MASK;
	m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
	m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
		    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
					 enum transcoder transcoder,
					 struct intel_link_m_n *m_n)
6369 6370 6371
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6372
	enum pipe pipe = crtc->pipe;
6373

6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401
	if (INTEL_INFO(dev)->gen >= 5) {
		m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
		m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
		m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
		m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	} else {
		m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
		m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
		m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
		m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	}
}

void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
	else
		intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
					     &pipe_config->dp_m_n);
}
6402

6403 6404 6405 6406 6407
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
				     &pipe_config->fdi_m_n);
6408 6409
}

6410 6411 6412 6413 6414 6415 6416 6417 6418 6419
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
6420
		pipe_config->pch_pfit.enabled = true;
6421 6422
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
6423 6424 6425 6426 6427 6428 6429 6430

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
6431
	}
J
Jesse Barnes 已提交
6432 6433
}

6434 6435 6436 6437 6438 6439 6440
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

6441
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6442
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6443

6444 6445 6446 6447
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464
	switch (tmp & PIPECONF_BPC_MASK) {
	case PIPECONF_6BPC:
		pipe_config->pipe_bpp = 18;
		break;
	case PIPECONF_8BPC:
		pipe_config->pipe_bpp = 24;
		break;
	case PIPECONF_10BPC:
		pipe_config->pipe_bpp = 30;
		break;
	case PIPECONF_12BPC:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}

6465
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
6466 6467
		struct intel_shared_dpll *pll;

6468 6469
		pipe_config->has_pch_encoder = true;

6470 6471 6472
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6473 6474

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6475

6476
		if (HAS_PCH_IBX(dev_priv->dev)) {
6477 6478
			pipe_config->shared_dpll =
				(enum intel_dpll_id) crtc->pipe;
6479 6480 6481 6482 6483 6484 6485
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
6486 6487 6488 6489 6490

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
6491 6492 6493 6494 6495

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
6496 6497

		ironlake_pch_clock_get(crtc, pipe_config);
6498 6499
	} else {
		pipe_config->pixel_multiplier = 1;
6500 6501
	}

6502 6503
	intel_get_pipe_timings(crtc, pipe_config);

6504 6505
	ironlake_get_pfit_config(crtc, pipe_config);

6506 6507 6508
	return true;
}

6509 6510 6511 6512 6513 6514
static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
	struct intel_crtc *crtc;
	unsigned long irqflags;
6515
	uint32_t val;
6516 6517

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6518
		WARN(crtc->active, "CRTC for pipe %c enabled\n",
6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537
		     pipe_name(crtc->pipe));

	WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
	WARN(plls->spll_refcount, "SPLL enabled\n");
	WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
	WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
	WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
	WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
	     "CPU PWM1 enabled\n");
	WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
	     "CPU PWM2 enabled\n");
	WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
	     "PCH PWM1 enabled\n");
	WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
	     "Utility pin enabled\n");
	WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	val = I915_READ(DEIMR);
6538
	WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
6539 6540
	     "Unexpected DEIMR bits enabled: 0x%x\n", val);
	val = I915_READ(SDEIMR);
6541
	WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553
	     "Unexpected SDEIMR bits enabled: 0x%x\n", val);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

/*
 * This function implements pieces of two sequences from BSpec:
 * - Sequence for display software to disable LCPLL
 * - Sequence for display software to allow package C8+
 * The steps implemented here are just the steps that actually touch the LCPLL
 * register. Callers should take care of disabling all the display engine
 * functions, doing the mode unset, fixing interrupts, etc.
 */
6554 6555
static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
			      bool switch_to_fclk, bool allow_power_down)
6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582
{
	uint32_t val;

	assert_can_disable_lcpll(dev_priv);

	val = I915_READ(LCPLL_CTL);

	if (switch_to_fclk) {
		val |= LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
				       LCPLL_CD_SOURCE_FCLK_DONE, 1))
			DRM_ERROR("Switching to FCLK failed\n");

		val = I915_READ(LCPLL_CTL);
	}

	val |= LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);
	POSTING_READ(LCPLL_CTL);

	if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
		DRM_ERROR("LCPLL still locked\n");

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_DISABLE;
6583 6584 6585 6586
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to disable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604
	POSTING_READ(D_COMP);
	ndelay(100);

	if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
		DRM_ERROR("D_COMP RCOMP still in progress\n");

	if (allow_power_down) {
		val = I915_READ(LCPLL_CTL);
		val |= LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
		POSTING_READ(LCPLL_CTL);
	}
}

/*
 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
 * source.
 */
6605
static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6606 6607 6608 6609 6610 6611 6612 6613 6614
{
	uint32_t val;

	val = I915_READ(LCPLL_CTL);

	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
		return;

6615 6616
	/* Make sure we're not on PC8 state before disabling PC8, otherwise
	 * we'll hang the machine! */
6617
	dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6618

6619 6620 6621
	if (val & LCPLL_POWER_DOWN_ALLOW) {
		val &= ~LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
6622
		POSTING_READ(LCPLL_CTL);
6623 6624 6625 6626 6627
	}

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_FORCE;
	val &= ~D_COMP_COMP_DISABLE;
6628 6629 6630 6631
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to enable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6632
	POSTING_READ(D_COMP);
6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649

	val = I915_READ(LCPLL_CTL);
	val &= ~LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);

	if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
		DRM_ERROR("LCPLL not locked yet\n");

	if (val & LCPLL_CD_SOURCE_FCLK) {
		val = I915_READ(LCPLL_CTL);
		val &= ~LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
					LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
			DRM_ERROR("Switching back to LCPLL failed\n");
	}
6650

6651
	dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6652 6653
}

6654 6655 6656 6657 6658 6659 6660 6661
void hsw_enable_pc8_work(struct work_struct *__work)
{
	struct drm_i915_private *dev_priv =
		container_of(to_delayed_work(__work), struct drm_i915_private,
			     pc8.enable_work);
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

6662 6663
	WARN_ON(!HAS_PC8(dev));

6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679
	if (dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Enabling package C8+\n");

	dev_priv->pc8.enabled = true;

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	lpt_disable_clkout_dp(dev);
	hsw_pc8_disable_interrupts(dev);
	hsw_disable_lcpll(dev_priv, true, true);
6680 6681

	intel_runtime_pm_put(dev_priv);
6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694
}

static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 1,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count--;
	if (dev_priv->pc8.disable_count != 0)
		return;

	schedule_delayed_work(&dev_priv->pc8.enable_work,
6695
			      msecs_to_jiffies(i915_pc8_timeout));
6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710
}

static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 0,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count++;
	if (dev_priv->pc8.disable_count != 1)
		return;

6711 6712
	WARN_ON(!HAS_PC8(dev));

6713 6714 6715 6716 6717 6718
	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
	if (!dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Disabling package C8+\n");

6719 6720
	intel_runtime_pm_get(dev_priv);

6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740
	hsw_restore_lcpll(dev_priv);
	hsw_pc8_restore_interrupts(dev);
	lpt_init_pch_refclk(dev);

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val |= PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	intel_prepare_ddi(dev);
	i915_gem_init_swizzling(dev);
	mutex_lock(&dev_priv->rps.hw_lock);
	gen6_update_ring_freq(dev);
	mutex_unlock(&dev_priv->rps.hw_lock);
	dev_priv->pc8.enabled = false;
}

void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
6741 6742 6743
	if (!HAS_PC8(dev_priv->dev))
		return;

6744 6745 6746 6747 6748 6749 6750
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_enable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
6751 6752 6753
	if (!HAS_PC8(dev_priv->dev))
		return;

6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_disable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;
	uint32_t val;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		if (crtc->base.enabled)
			return false;

	/* This case is still possible since we have the i915.disable_power_well
	 * parameter and also the KVMr or something else might be requesting the
	 * power well. */
	val = I915_READ(HSW_PWR_WELL_DRIVER);
	if (val != 0) {
		DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
		return false;
	}

	return true;
}

/* Since we're called from modeset_global_resources there's no way to
 * symmetrically increase and decrease the refcount, so we use
 * dev_priv->pc8.requirements_met to track whether we already have the refcount
 * or not.
 */
static void hsw_update_package_c8(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool allow;

6791 6792 6793
	if (!HAS_PC8(dev_priv->dev))
		return;

6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816
	if (!i915_enable_pc8)
		return;

	mutex_lock(&dev_priv->pc8.lock);

	allow = hsw_can_enable_package_c8(dev_priv);

	if (allow == dev_priv->pc8.requirements_met)
		goto done;

	dev_priv->pc8.requirements_met = allow;

	if (allow)
		__hsw_enable_package_c8(dev_priv);
	else
		__hsw_disable_package_c8(dev_priv);

done:
	mutex_unlock(&dev_priv->pc8.lock);
}

static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
{
6817 6818 6819
	if (!HAS_PC8(dev_priv->dev))
		return;

6820
	mutex_lock(&dev_priv->pc8.lock);
6821 6822
	if (!dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = true;
6823
		__hsw_enable_package_c8(dev_priv);
6824
	}
6825
	mutex_unlock(&dev_priv->pc8.lock);
6826 6827 6828 6829
}

static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
{
6830 6831 6832
	if (!HAS_PC8(dev_priv->dev))
		return;

6833
	mutex_lock(&dev_priv->pc8.lock);
6834 6835
	if (dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = false;
6836
		__hsw_disable_package_c8(dev_priv);
6837
	}
6838
	mutex_unlock(&dev_priv->pc8.lock);
6839 6840
}

6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

static unsigned long get_pipe_power_domains(struct drm_device *dev,
					    enum pipe pipe, bool pfit_enabled)
{
	unsigned long mask;
	enum transcoder transcoder;

	transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);

	mask = BIT(POWER_DOMAIN_PIPE(pipe));
	mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
	if (pfit_enabled)
		mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));

	return mask;
}

6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875
void intel_display_set_init_power(struct drm_device *dev, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->power_domains.init_power_on == enable)
		return;

	if (enable)
		intel_display_power_get(dev, POWER_DOMAIN_INIT);
	else
		intel_display_power_put(dev, POWER_DOMAIN_INIT);

	dev_priv->power_domains.init_power_on = enable;
}

6876
static void modeset_update_power_wells(struct drm_device *dev)
6877
{
6878
	unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
6879 6880
	struct intel_crtc *crtc;

6881 6882 6883 6884
	/*
	 * First get all needed power domains, then put all unneeded, to avoid
	 * any unnecessary toggling of the power wells.
	 */
6885
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6886 6887
		enum intel_display_power_domain domain;

6888 6889
		if (!crtc->base.enabled)
			continue;
6890

6891 6892 6893 6894 6895 6896
		pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
						crtc->pipe,
						crtc->config.pch_pfit.enabled);

		for_each_power_domain(domain, pipe_domains[crtc->pipe])
			intel_display_power_get(dev, domain);
6897 6898
	}

6899 6900 6901 6902 6903 6904 6905 6906
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		enum intel_display_power_domain domain;

		for_each_power_domain(domain, crtc->enabled_power_domains)
			intel_display_power_put(dev, domain);

		crtc->enabled_power_domains = pipe_domains[crtc->pipe];
	}
6907 6908

	intel_display_set_init_power(dev, false);
6909
}
6910

6911 6912 6913
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	modeset_update_power_wells(dev);
6914
	hsw_update_package_c8(dev);
6915 6916
}

P
Paulo Zanoni 已提交
6917 6918 6919 6920 6921 6922 6923 6924 6925 6926
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

6927
	if (!intel_ddi_pll_select(intel_crtc))
6928
		return -EINVAL;
6929
	intel_ddi_pll_enable(intel_crtc);
6930

6931 6932
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
6933 6934 6935

	intel_crtc->lowfreq_avail = false;

6936
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
6937

6938 6939 6940 6941
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
6942

6943
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
6944

6945
	intel_set_pipe_csc(crtc);
6946

P
Paulo Zanoni 已提交
6947
	/* Set up the display plane register */
6948
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
6949 6950 6951 6952
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

6953
	return ret;
J
Jesse Barnes 已提交
6954 6955
}

6956 6957 6958 6959 6960
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6961
	enum intel_display_power_domain pfit_domain;
6962 6963
	uint32_t tmp;

6964
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6965 6966
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6989
	if (!intel_display_power_enabled(dev,
6990
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6991 6992
		return false;

6993
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6994 6995 6996
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6997
	/*
6998
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6999 7000 7001
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
7002
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7003
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7004
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7005 7006
		pipe_config->has_pch_encoder = true;

7007 7008 7009
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
7010 7011

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
7012 7013
	}

7014 7015
	intel_get_pipe_timings(crtc, pipe_config);

7016 7017 7018
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);
7019

7020 7021 7022
	if (IS_HASWELL(dev))
		pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
			(I915_READ(IPS_CTL) & IPS_ENABLE);
P
Paulo Zanoni 已提交
7023

7024 7025
	pipe_config->pixel_multiplier = 1;

7026 7027 7028
	return true;
}

7029 7030
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
7031
			       struct drm_framebuffer *fb)
7032 7033 7034
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7035
	struct intel_encoder *encoder;
7036
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7037
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
7038
	int pipe = intel_crtc->pipe;
7039 7040
	int ret;

7041
	drm_vblank_pre_modeset(dev, pipe);
7042

7043 7044
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
7045
	drm_vblank_post_modeset(dev, pipe);
7046

7047 7048 7049 7050 7051 7052 7053 7054
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
7055
		encoder->mode_set(encoder);
7056 7057 7058
	}

	return 0;
J
Jesse Barnes 已提交
7059 7060
}

7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098
static struct {
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
	{ DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
	{ 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
	{ 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
	{ DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
		if (mode->clock == hdmi_audio_clock[i].clock)
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

7128
static void g4x_write_eld(struct drm_connector *connector,
7129 7130
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode)
7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

7145 7146 7147 7148 7149 7150
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

7169
static void haswell_write_eld(struct drm_connector *connector,
7170 7171
			      struct drm_crtc *crtc,
			      struct drm_display_mode *mode)
7172 7173 7174 7175
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
7176
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
7202
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
7203 7204 7205
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
7206
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
7207 7208 7209

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
7210
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
7211 7212 7213 7214 7215 7216 7217
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7218
	intel_crtc->eld_vld = true;
7219 7220 7221 7222 7223

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7224 7225 7226
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

7258
static void ironlake_write_eld(struct drm_connector *connector,
7259 7260
			       struct drm_crtc *crtc,
			       struct drm_display_mode *mode)
7261 7262 7263 7264 7265 7266 7267
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
7268
	int aud_config;
7269 7270
	int aud_cntl_st;
	int aud_cntrl_st2;
7271
	int pipe = to_intel_crtc(crtc)->pipe;
7272

7273
	if (HAS_PCH_IBX(connector->dev)) {
7274 7275 7276
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
7277
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
7278 7279 7280 7281 7282
	} else if (IS_VALLEYVIEW(connector->dev)) {
		hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
7283
	} else {
7284 7285 7286
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
7287
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
7288 7289
	}

7290
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7291

7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304
	if (IS_VALLEYVIEW(connector->dev))  {
		struct intel_encoder *intel_encoder;
		struct intel_digital_port *intel_dig_port;

		intel_encoder = intel_attached_encoder(connector);
		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
		i = intel_dig_port->port;
	} else {
		i = I915_READ(aud_cntl_st);
		i = (i >> 29) & DIP_PORT_SEL_MASK;
		/* DIP_Port_Select, 0x1 = PortB */
	}

7305 7306 7307
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
7308 7309 7310
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
7311
	} else {
7312
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
7313
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
7314 7315
	}

7316 7317 7318
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
7319
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7320 7321 7322
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7323

7324 7325 7326 7327 7328 7329
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

7330 7331 7332 7333 7334 7335 7336 7337
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
7338
	i &= ~IBX_ELD_ADDRESS;
7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
7372
		dev_priv->display.write_eld(connector, crtc, mode);
7373 7374
}

7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

7386
	cntl = I915_READ(_CURACNTR);
7387 7388 7389 7390
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
7391
		I915_WRITE(_CURABASE, base);
7392 7393 7394 7395 7396 7397 7398 7399

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
7400
	I915_WRITE(_CURACNTR, cntl);
7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
7414
		uint32_t cntl = I915_READ(CURCNTR(pipe));
7415 7416 7417 7418 7419 7420 7421 7422
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7423
		I915_WRITE(CURCNTR(pipe), cntl);
7424 7425 7426 7427

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
D
Daniel Vetter 已提交
7428
	POSTING_READ(CURCNTR(pipe));
7429
	I915_WRITE(CURBASE(pipe), base);
D
Daniel Vetter 已提交
7430
	POSTING_READ(CURBASE(pipe));
7431 7432
}

J
Jesse Barnes 已提交
7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7450
		if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7451
			cntl |= CURSOR_PIPE_CSC_ENABLE;
7452 7453
			cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
		}
J
Jesse Barnes 已提交
7454 7455 7456 7457 7458
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
D
Daniel Vetter 已提交
7459
	POSTING_READ(CURCNTR_IVB(pipe));
J
Jesse Barnes 已提交
7460
	I915_WRITE(CURBASE_IVB(pipe), base);
D
Daniel Vetter 已提交
7461
	POSTING_READ(CURBASE_IVB(pipe));
J
Jesse Barnes 已提交
7462 7463
}

7464
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7465 7466
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
7467 7468 7469 7470 7471 7472 7473
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
7474
	u32 base = 0, pos = 0;
7475 7476
	bool visible;

7477
	if (on)
7478 7479
		base = intel_crtc->cursor_addr;

7480 7481 7482 7483
	if (x >= intel_crtc->config.pipe_src_w)
		base = 0;

	if (y >= intel_crtc->config.pipe_src_h)
7484 7485 7486
		base = 0;

	if (x < 0) {
7487
		if (x + intel_crtc->cursor_width <= 0)
7488 7489 7490 7491 7492 7493 7494 7495
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
7496
		if (y + intel_crtc->cursor_height <= 0)
7497 7498 7499 7500 7501 7502 7503 7504
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
7505
	if (!visible && !intel_crtc->cursor_visible)
7506 7507
		return;

7508
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
J
Jesse Barnes 已提交
7509 7510 7511 7512 7513 7514 7515 7516 7517
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
7518 7519
}

J
Jesse Barnes 已提交
7520
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7521
				 struct drm_file *file,
J
Jesse Barnes 已提交
7522 7523 7524 7525 7526 7527
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7528
	struct drm_i915_gem_object *obj;
7529
	uint32_t addr;
7530
	int ret;
J
Jesse Barnes 已提交
7531 7532 7533

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
7534
		DRM_DEBUG_KMS("cursor off\n");
7535
		addr = 0;
7536
		obj = NULL;
7537
		mutex_lock(&dev->struct_mutex);
7538
		goto finish;
J
Jesse Barnes 已提交
7539 7540 7541 7542 7543 7544 7545 7546
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

7547
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
7548
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
7549 7550
		return -ENOENT;

7551
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
7552
		DRM_ERROR("buffer is to small\n");
7553 7554
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
7555 7556
	}

7557
	/* we only need to pin inside GTT if cursor is non-phy */
7558
	mutex_lock(&dev->struct_mutex);
7559
	if (!dev_priv->info->cursor_needs_physical) {
7560 7561
		unsigned alignment;

7562 7563 7564 7565 7566 7567
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

7568 7569 7570 7571 7572 7573 7574 7575 7576 7577
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
7578 7579
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
7580
			goto fail_locked;
7581 7582
		}

7583 7584
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
7585
			DRM_ERROR("failed to release fence for cursor");
7586 7587 7588
			goto fail_unpin;
		}

7589
		addr = i915_gem_obj_ggtt_offset(obj);
7590
	} else {
7591
		int align = IS_I830(dev) ? 16 * 1024 : 256;
7592
		ret = i915_gem_attach_phys_object(dev, obj,
7593 7594
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
7595 7596
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
7597
			goto fail_locked;
7598
		}
7599
		addr = obj->phys_obj->handle->busaddr;
7600 7601
	}

7602
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7603 7604
		I915_WRITE(CURSIZE, (height << 12) | width);

7605 7606
 finish:
	if (intel_crtc->cursor_bo) {
7607
		if (dev_priv->info->cursor_needs_physical) {
7608
			if (intel_crtc->cursor_bo != obj)
7609 7610
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
7611
			i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
7612
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
7613
	}
7614

7615
	mutex_unlock(&dev->struct_mutex);
7616 7617

	intel_crtc->cursor_addr = addr;
7618
	intel_crtc->cursor_bo = obj;
7619 7620 7621
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

7622 7623
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
7624

J
Jesse Barnes 已提交
7625
	return 0;
7626
fail_unpin:
7627
	i915_gem_object_unpin_from_display_plane(obj);
7628
fail_locked:
7629
	mutex_unlock(&dev->struct_mutex);
7630
fail:
7631
	drm_gem_object_unreference_unlocked(&obj->base);
7632
	return ret;
J
Jesse Barnes 已提交
7633 7634 7635 7636 7637 7638
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7639 7640
	intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
	intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
7641

7642 7643
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
7644 7645

	return 0;
7646 7647
}

J
Jesse Barnes 已提交
7648
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
7649
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
7650
{
J
James Simmons 已提交
7651
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
7652 7653
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
7654
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

7669 7670
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
7671
			 struct drm_mode_fb_cmd2 *mode_cmd,
7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

7683 7684 7685 7686
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto err;

7687
	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7688 7689 7690
	mutex_unlock(&dev->struct_mutex);
	if (ret)
		goto err;
7691 7692

	return &intel_fb->base;
7693 7694 7695 7696 7697
err:
	drm_gem_object_unreference_unlocked(&obj->base);
	kfree(intel_fb);

	return ERR_PTR(ret);
7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
7720
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
7721 7722 7723 7724 7725 7726 7727 7728

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
7729 7730
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
7731
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
7732 7733 7734 7735 7736 7737 7738 7739

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
7740
#ifdef CONFIG_DRM_I915_FBDEV
7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
7753 7754
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
7755 7756
		return NULL;

7757
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
7758 7759 7760
		return NULL;

	return fb;
7761 7762 7763
#else
	return NULL;
#endif
7764 7765
}

7766
bool intel_get_load_detect_pipe(struct drm_connector *connector,
7767
				struct drm_display_mode *mode,
7768
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7769 7770
{
	struct intel_crtc *intel_crtc;
7771 7772
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
7773
	struct drm_crtc *possible_crtc;
7774
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7775 7776
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
7777
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
7778 7779
	int i = -1;

7780 7781 7782 7783
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
7784 7785
	/*
	 * Algorithm gets a little messy:
7786
	 *
J
Jesse Barnes 已提交
7787 7788
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
7789
	 *
J
Jesse Barnes 已提交
7790 7791 7792 7793 7794 7795 7796
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
7797

7798 7799
		mutex_lock(&crtc->mutex);

7800
		old->dpms_mode = connector->dpms;
7801 7802 7803
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
7804 7805
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
7806

7807
		return true;
J
Jesse Barnes 已提交
7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
7825 7826
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
7827 7828
	}

7829
	mutex_lock(&crtc->mutex);
7830 7831
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
7832 7833

	intel_crtc = to_intel_crtc(crtc);
7834
	old->dpms_mode = connector->dpms;
7835
	old->load_detect_temp = true;
7836
	old->release_fb = NULL;
J
Jesse Barnes 已提交
7837

7838 7839
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
7840

7841 7842 7843 7844 7845 7846 7847
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
7848 7849
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
7850
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7851 7852
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
7853 7854
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7855
	if (IS_ERR(fb)) {
7856
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7857
		mutex_unlock(&crtc->mutex);
7858
		return false;
J
Jesse Barnes 已提交
7859 7860
	}

7861
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
7862
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
7863 7864
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
7865
		mutex_unlock(&crtc->mutex);
7866
		return false;
J
Jesse Barnes 已提交
7867
	}
7868

J
Jesse Barnes 已提交
7869
	/* let the connector get through one full cycle before testing */
7870
	intel_wait_for_vblank(dev, intel_crtc->pipe);
7871
	return true;
J
Jesse Barnes 已提交
7872 7873
}

7874
void intel_release_load_detect_pipe(struct drm_connector *connector,
7875
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7876
{
7877 7878
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
7879
	struct drm_encoder *encoder = &intel_encoder->base;
7880
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
7881

7882 7883 7884 7885
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

7886
	if (old->load_detect_temp) {
7887 7888 7889
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
7890

7891 7892 7893 7894
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
7895

7896
		mutex_unlock(&crtc->mutex);
7897
		return;
J
Jesse Barnes 已提交
7898 7899
	}

7900
	/* Switch crtc and encoder back off if necessary */
7901 7902
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
7903 7904

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
7905 7906
}

7907 7908 7909 7910 7911 7912 7913
static int i9xx_pll_refclk(struct drm_device *dev,
			   const struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll = pipe_config->dpll_hw_state.dpll;

	if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7914
		return dev_priv->vbt.lvds_ssc_freq;
7915 7916 7917 7918 7919 7920 7921 7922
	else if (HAS_PCH_SPLIT(dev))
		return 120000;
	else if (!IS_GEN2(dev))
		return 96000;
	else
		return 48000;
}

J
Jesse Barnes 已提交
7923
/* Returns the clock of the currently programmed mode of the given pipe. */
7924 7925
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
7926
{
7927
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
7928
	struct drm_i915_private *dev_priv = dev->dev_private;
7929
	int pipe = pipe_config->cpu_transcoder;
7930
	u32 dpll = pipe_config->dpll_hw_state.dpll;
J
Jesse Barnes 已提交
7931 7932
	u32 fp;
	intel_clock_t clock;
7933
	int refclk = i9xx_pll_refclk(dev, pipe_config);
J
Jesse Barnes 已提交
7934 7935

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
7936
		fp = pipe_config->dpll_hw_state.fp0;
J
Jesse Barnes 已提交
7937
	else
7938
		fp = pipe_config->dpll_hw_state.fp1;
J
Jesse Barnes 已提交
7939 7940

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
7941 7942 7943
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
7944 7945 7946 7947 7948
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

7949
	if (!IS_GEN2(dev)) {
7950 7951 7952
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
7953 7954
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
7967
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
7968
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
7969
			return;
J
Jesse Barnes 已提交
7970 7971
		}

7972
		if (IS_PINEVIEW(dev))
7973
			pineview_clock(refclk, &clock);
7974
		else
7975
			i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7976
	} else {
7977
		u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
7978
		bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
J
Jesse Barnes 已提交
7979 7980 7981 7982

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
7983 7984 7985 7986 7987

			if (lvds & LVDS_CLKB_POWER_UP)
				clock.p2 = 7;
			else
				clock.p2 = 14;
J
Jesse Barnes 已提交
7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;
		}
8000 8001

		i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
8002 8003
	}

8004 8005
	/*
	 * This value includes pixel_multiplier. We will use
8006
	 * port_clock to compute adjusted_mode.crtc_clock in the
8007 8008 8009
	 * encoder's get_config() function.
	 */
	pipe_config->port_clock = clock.dot;
8010 8011
}

8012 8013
int intel_dotclock_calculate(int link_freq,
			     const struct intel_link_m_n *m_n)
8014 8015 8016
{
	/*
	 * The calculation for the data clock is:
8017
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
8018
	 * But we want to avoid losing precison if possible, so:
8019
	 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
8020 8021
	 *
	 * and the link clock is simpler:
8022
	 * link_clock = (m * link_clock) / n
8023 8024
	 */

8025 8026
	if (!m_n->link_n)
		return 0;
8027

8028 8029
	return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
}
8030

8031 8032
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
8033 8034
{
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
8035

8036 8037
	/* read out port_clock from the DPLL */
	i9xx_crtc_clock_get(crtc, pipe_config);
8038 8039

	/*
8040
	 * This value does not include pixel_multiplier.
8041
	 * We will check that port_clock and adjusted_mode.crtc_clock
8042 8043
	 * agree once we know their relationship in the encoder's
	 * get_config() function.
J
Jesse Barnes 已提交
8044
	 */
8045
	pipe_config->adjusted_mode.crtc_clock =
8046 8047
		intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
					 &pipe_config->fdi_m_n);
J
Jesse Barnes 已提交
8048 8049 8050 8051 8052 8053
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
8054
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8055
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8056
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
8057
	struct drm_display_mode *mode;
8058
	struct intel_crtc_config pipe_config;
8059 8060 8061 8062
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
8063
	enum pipe pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
8064 8065 8066 8067 8068

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

8069 8070 8071 8072 8073 8074 8075
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
8076
	pipe_config.cpu_transcoder = (enum transcoder) pipe;
8077
	pipe_config.pixel_multiplier = 1;
8078 8079 8080
	pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
	pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
	pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
8081 8082
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

8083
	mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
J
Jesse Barnes 已提交
8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

8098
static void intel_increase_pllclock(struct drm_crtc *crtc)
8099 8100 8101 8102 8103
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
8104 8105
	int dpll_reg = DPLL(pipe);
	int dpll;
8106

8107
	if (HAS_PCH_SPLIT(dev))
8108 8109 8110 8111 8112
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

8113
	dpll = I915_READ(dpll_reg);
8114
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
8115
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
8116

8117
		assert_panel_unlocked(dev_priv, pipe);
8118 8119 8120

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8121
		intel_wait_for_vblank(dev, pipe);
8122

8123 8124
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
8125
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
8126 8127 8128 8129 8130 8131 8132 8133 8134
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

8135
	if (HAS_PCH_SPLIT(dev))
8136 8137 8138 8139 8140 8141 8142 8143 8144 8145
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
8146 8147 8148
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
8149

8150
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
8151

8152
		assert_panel_unlocked(dev_priv, pipe);
8153

8154
		dpll = I915_READ(dpll_reg);
8155 8156
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8157
		intel_wait_for_vblank(dev, pipe);
8158 8159
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
8160
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
8161 8162 8163 8164
	}

}

8165 8166
void intel_mark_busy(struct drm_device *dev)
{
8167 8168 8169 8170
	struct drm_i915_private *dev_priv = dev->dev_private;

	hsw_package_c8_gpu_busy(dev_priv);
	i915_update_gfx_val(dev_priv);
8171 8172 8173
}

void intel_mark_idle(struct drm_device *dev)
8174
{
8175
	struct drm_i915_private *dev_priv = dev->dev_private;
8176 8177
	struct drm_crtc *crtc;

8178 8179
	hsw_package_c8_gpu_idle(dev_priv);

8180 8181 8182 8183 8184 8185 8186
	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8187
		intel_decrease_pllclock(crtc);
8188
	}
8189 8190 8191

	if (dev_priv->info->gen >= 6)
		gen6_rps_idle(dev->dev_private);
8192 8193
}

8194 8195
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
8196
{
8197 8198
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
8199

8200
	if (!i915_powersave)
8201 8202
		return;

8203 8204 8205 8206
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8207 8208 8209 8210 8211 8212
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
8213 8214 8215
	}
}

J
Jesse Barnes 已提交
8216 8217 8218
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
8232

8233 8234
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
8235
	drm_crtc_cleanup(crtc);
8236

J
Jesse Barnes 已提交
8237 8238 8239
	kfree(intel_crtc);
}

8240 8241 8242 8243
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
8244
	struct drm_device *dev = work->crtc->dev;
8245

8246
	mutex_lock(&dev->struct_mutex);
8247
	intel_unpin_fb_obj(work->old_fb_obj);
8248 8249
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
8250

8251 8252 8253 8254 8255 8256
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

8257 8258 8259
	kfree(work);
}

8260
static void do_intel_finish_page_flip(struct drm_device *dev,
8261
				      struct drm_crtc *crtc)
8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
8274 8275 8276 8277 8278

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
8279 8280 8281 8282
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

8283 8284 8285
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

8286 8287
	intel_crtc->unpin_work = NULL;

8288 8289
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
8290

8291 8292
	drm_vblank_put(dev, intel_crtc->pipe);

8293 8294
	spin_unlock_irqrestore(&dev->event_lock, flags);

8295
	wake_up_all(&dev_priv->pending_flip_queue);
8296 8297

	queue_work(dev_priv->wq, &work->work);
8298 8299

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
8300 8301
}

8302 8303 8304 8305 8306
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

8307
	do_intel_finish_page_flip(dev, crtc);
8308 8309 8310 8311 8312 8313 8314
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

8315
	do_intel_finish_page_flip(dev, crtc);
8316 8317
}

8318 8319 8320 8321 8322 8323 8324
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

8325 8326 8327 8328
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
8329
	spin_lock_irqsave(&dev->event_lock, flags);
8330 8331
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
8332 8333 8334
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

8335 8336 8337 8338 8339 8340 8341 8342 8343
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

8344 8345 8346
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8347 8348
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8349 8350 8351 8352
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8353
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8354 8355
	int ret;

8356
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8357
	if (ret)
8358
		goto err;
8359

8360
	ret = intel_ring_begin(ring, 6);
8361
	if (ret)
8362
		goto err_unpin;
8363 8364 8365 8366 8367 8368 8369 8370

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8371 8372 8373 8374 8375
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8376
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8377
	intel_ring_emit(ring, 0); /* aux display base address, unused */
8378 8379

	intel_mark_page_flip_active(intel_crtc);
8380
	__intel_ring_advance(ring);
8381 8382 8383 8384 8385
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8386 8387 8388 8389 8390 8391
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8392 8393
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8394 8395 8396 8397
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8398
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8399 8400
	int ret;

8401
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8402
	if (ret)
8403
		goto err;
8404

8405
	ret = intel_ring_begin(ring, 6);
8406
	if (ret)
8407
		goto err_unpin;
8408 8409 8410 8411 8412

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8413 8414 8415 8416 8417
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8418
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8419 8420
	intel_ring_emit(ring, MI_NOOP);

8421
	intel_mark_page_flip_active(intel_crtc);
8422
	__intel_ring_advance(ring);
8423 8424 8425 8426 8427
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8428 8429 8430 8431 8432 8433
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8434 8435
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8436 8437 8438 8439
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
8440
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8441 8442
	int ret;

8443
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8444
	if (ret)
8445
		goto err;
8446

8447
	ret = intel_ring_begin(ring, 4);
8448
	if (ret)
8449
		goto err_unpin;
8450 8451 8452 8453 8454

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
8455 8456 8457
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8458
	intel_ring_emit(ring,
8459
			(i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
8460
			obj->tiling_mode);
8461 8462 8463 8464 8465 8466 8467

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8468
	intel_ring_emit(ring, pf | pipesrc);
8469 8470

	intel_mark_page_flip_active(intel_crtc);
8471
	__intel_ring_advance(ring);
8472 8473 8474 8475 8476
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8477 8478 8479 8480 8481 8482
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8483 8484
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8485 8486 8487
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8488
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8489 8490 8491
	uint32_t pf, pipesrc;
	int ret;

8492
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8493
	if (ret)
8494
		goto err;
8495

8496
	ret = intel_ring_begin(ring, 4);
8497
	if (ret)
8498
		goto err_unpin;
8499

8500 8501 8502
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
8503
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8504

8505 8506 8507 8508 8509 8510 8511
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
8512
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8513
	intel_ring_emit(ring, pf | pipesrc);
8514 8515

	intel_mark_page_flip_active(intel_crtc);
8516
	__intel_ring_advance(ring);
8517 8518 8519 8520 8521
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8522 8523 8524
	return ret;
}

8525 8526 8527
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8528 8529
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8530 8531 8532
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8533
	struct intel_ring_buffer *ring;
8534
	uint32_t plane_bit = 0;
8535 8536 8537
	int len, ret;

	ring = obj->ring;
8538
	if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
8539
		ring = &dev_priv->ring[BCS];
8540 8541 8542

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
8543
		goto err;
8544

8545 8546 8547 8548 8549 8550 8551 8552 8553 8554 8555 8556 8557
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
8558
		goto err_unpin;
8559 8560
	}

8561 8562 8563 8564 8565
	len = 4;
	if (ring->id == RCS)
		len += 6;

	ret = intel_ring_begin(ring, len);
8566
	if (ret)
8567
		goto err_unpin;
8568

8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588
	/* Unmask the flip-done completion message. Note that the bspec says that
	 * we should do this for both the BCS and RCS, and that we must not unmask
	 * more than one flip event at any time (or ensure that one flip message
	 * can be sent by waiting for flip-done prior to queueing new flips).
	 * Experimentation says that BCS works despite DERRMR masking all
	 * flip-done completion events and that unmasking all planes at once
	 * for the RCS also doesn't appear to drop events. Setting the DERRMR
	 * to zero does lead to lockups within MI_DISPLAY_FLIP.
	 */
	if (ring->id == RCS) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
					DERRMR_PIPEB_PRI_FLIP_DONE |
					DERRMR_PIPEC_PRI_FLIP_DONE));
		intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
	}

8589
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
8590
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
8591
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8592
	intel_ring_emit(ring, (MI_NOOP));
8593 8594

	intel_mark_page_flip_active(intel_crtc);
8595
	__intel_ring_advance(ring);
8596 8597 8598 8599 8600
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8601 8602 8603
	return ret;
}

8604 8605 8606
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
8607 8608
				    struct drm_i915_gem_object *obj,
				    uint32_t flags)
8609 8610 8611 8612
{
	return -ENODEV;
}

8613 8614
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
8615 8616
				struct drm_pending_vblank_event *event,
				uint32_t page_flip_flags)
8617 8618 8619
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8620 8621
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
8622 8623
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
8624
	unsigned long flags;
8625
	int ret;
8626

8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

8640
	work = kzalloc(sizeof(*work), GFP_KERNEL);
8641 8642 8643 8644
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
8645
	work->crtc = crtc;
8646
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
8647 8648
	INIT_WORK(&work->work, intel_unpin_work_fn);

8649 8650 8651 8652
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

8653 8654 8655 8656 8657
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
8658
		drm_vblank_put(dev, intel_crtc->pipe);
8659 8660

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8661 8662 8663 8664 8665
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8666 8667 8668
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

8669 8670 8671
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
8672

8673
	/* Reference the objects for the scheduled work. */
8674 8675
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
8676 8677

	crtc->fb = fb;
8678

8679 8680
	work->pending_flip_obj = obj;

8681 8682
	work->enable_stall_check = true;

8683
	atomic_inc(&intel_crtc->unpin_work_count);
8684
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
8685

8686
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8687 8688
	if (ret)
		goto cleanup_pending;
8689

8690
	intel_disable_fbc(dev);
8691
	intel_mark_fb_busy(obj, NULL);
8692 8693
	mutex_unlock(&dev->struct_mutex);

8694 8695
	trace_i915_flip_request(intel_crtc->plane, obj);

8696
	return 0;
8697

8698
cleanup_pending:
8699
	atomic_dec(&intel_crtc->unpin_work_count);
8700
	crtc->fb = old_fb;
8701 8702
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
8703 8704
	mutex_unlock(&dev->struct_mutex);

8705
cleanup:
8706 8707 8708 8709
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8710 8711
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
8712 8713 8714
	kfree(work);

	return ret;
8715 8716
}

8717 8718 8719 8720 8721
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

8722 8723 8724 8725 8726 8727
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
8728

8729
	WARN(!crtc, "checking null crtc?\n");
8730

8731
	dev = crtc->dev;
8732

8733 8734 8735 8736 8737
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
8738

8739 8740 8741
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
8742
}
J
Jesse Barnes 已提交
8743

8744 8745 8746 8747 8748 8749 8750
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8751
{
8752 8753
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8754

8755 8756 8757 8758 8759
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
8760

8761 8762 8763 8764 8765
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
8766 8767
}

8768 8769 8770 8771 8772 8773 8774 8775 8776
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8777

8778 8779 8780 8781
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
8782

8783 8784 8785 8786 8787 8788
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

8815
static int
8816 8817 8818
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
8819
{
8820 8821
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
8822 8823
	int bpp;

8824 8825
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
8826 8827
		bpp = 8*3; /* since we go through a colormap */
		break;
8828 8829 8830 8831 8832 8833
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
8834 8835
		bpp = 6*3; /* min is 18bpp */
		break;
8836 8837 8838 8839 8840 8841 8842
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8843 8844
		bpp = 8*3;
		break;
8845 8846 8847 8848 8849 8850
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8851
			return -EINVAL;
8852 8853
		bpp = 10*3;
		break;
8854
	/* TODO: gen4+ supports 16 bpc floating point, too. */
8855 8856 8857 8858 8859 8860 8861 8862 8863
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
8864
			    base.head) {
8865 8866
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
8867 8868
			continue;

8869
		connected_sink_compute_bpp(connector, pipe_config);
8870 8871 8872 8873 8874
	}

	return bpp;
}

8875 8876 8877 8878
static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
{
	DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
			"type: 0x%x flags: 0x%x\n",
8879
		mode->crtc_clock,
8880 8881 8882 8883 8884 8885
		mode->crtc_hdisplay, mode->crtc_hsync_start,
		mode->crtc_hsync_end, mode->crtc_htotal,
		mode->crtc_vdisplay, mode->crtc_vsync_start,
		mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
}

8886 8887 8888 8889 8890 8891 8892 8893 8894 8895 8896 8897 8898 8899 8900 8901
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
8902 8903 8904 8905 8906
	DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_dp_encoder,
		      pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
		      pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
		      pipe_config->dp_m_n.tu);
8907 8908 8909 8910
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8911
	intel_dump_crtc_timings(&pipe_config->adjusted_mode);
8912
	DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
8913 8914
	DRM_DEBUG_KMS("pipe src size: %dx%d\n",
		      pipe_config->pipe_src_w, pipe_config->pipe_src_h);
8915 8916 8917 8918
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
8919
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
8920
		      pipe_config->pch_pfit.pos,
8921 8922
		      pipe_config->pch_pfit.size,
		      pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
P
Paulo Zanoni 已提交
8923
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
8924
	DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
8925 8926
}

8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940 8941 8942 8943 8944 8945
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

8946 8947
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
8948
			  struct drm_framebuffer *fb,
8949
			  struct drm_display_mode *mode)
8950
{
8951 8952
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
8953
	struct intel_crtc_config *pipe_config;
8954 8955
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
8956

8957 8958 8959 8960 8961
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

8962 8963
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
8964 8965
		return ERR_PTR(-ENOMEM);

8966 8967
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
8968

8969 8970
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
8971
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8972

8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985
	/*
	 * Sanitize sync polarity flags based on requested ones. If neither
	 * positive or negative polarity is requested, treat this as meaning
	 * negative polarity.
	 */
	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;

	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;

8986 8987 8988 8989 8990 8991
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
8992 8993 8994
	if (plane_bpp < 0)
		goto fail;

8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006
	/*
	 * Determine the real pipe dimensions. Note that stereo modes can
	 * increase the actual pipe size due to the frame doubling and
	 * insertion of additional space for blanks between the frame. This
	 * is stored in the crtc timings. We use the requested mode to do this
	 * computation to clearly distinguish it from the adjusted mode, which
	 * can be changed by the connectors in the below retry loop.
	 */
	drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
	pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
	pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;

9007
encoder_retry:
9008
	/* Ensure the port clock defaults are reset when retrying. */
9009
	pipe_config->port_clock = 0;
9010
	pipe_config->pixel_multiplier = 1;
9011

9012
	/* Fill in default crtc timings, allow encoders to overwrite them. */
9013
	drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
9014

9015 9016 9017
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
9018
	 */
9019 9020
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
9021

9022 9023
		if (&encoder->new_crtc->base != crtc)
			continue;
9024

9025 9026
		if (!(encoder->compute_config(encoder, pipe_config))) {
			DRM_DEBUG_KMS("Encoder config failure\n");
9027 9028
			goto fail;
		}
9029
	}
9030

9031 9032 9033
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
9034 9035
		pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
			* pipe_config->pixel_multiplier;
9036

9037
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
9038
	if (ret < 0) {
9039 9040
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
9041
	}
9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

9054 9055 9056 9057
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

9058
	return pipe_config;
9059
fail:
9060
	kfree(pipe_config);
9061
	return ERR_PTR(ret);
9062
}
9063

9064 9065 9066 9067 9068
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
9069 9070
{
	struct intel_crtc *intel_crtc;
9071 9072 9073 9074
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
9075

9076
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
9077

9078 9079 9080 9081 9082 9083 9084 9085
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
9086

9087 9088 9089 9090 9091 9092 9093 9094 9095
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
9096 9097
	}

9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
9111 9112
	}

9113 9114 9115 9116
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
9117

9118 9119 9120
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
9121

9122 9123 9124 9125 9126 9127 9128 9129
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
9130 9131
	}

9132 9133 9134 9135 9136 9137

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

9138 9139 9140 9141 9142
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
9143 9144 9145 9146 9147 9148
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
9149 9150 9151 9152 9153 9154 9155 9156

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
9157 9158 9159

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
9160
}
J
Jesse Barnes 已提交
9161

9162
static bool intel_crtc_in_use(struct drm_crtc *crtc)
9163
{
9164
	struct drm_encoder *encoder;
9165 9166
	struct drm_device *dev = crtc->dev;

9167 9168 9169 9170 9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182 9183 9184 9185 9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198 9199 9200 9201 9202 9203 9204 9205 9206
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
9207 9208 9209
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

9210
			connector->dpms = DRM_MODE_DPMS_ON;
9211
			drm_object_property_set_value(&connector->base,
9212 9213
							 dpms_property,
							 DRM_MODE_DPMS_ON);
9214 9215 9216 9217 9218 9219 9220 9221

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

9222
static bool intel_fuzzy_clock_check(int clock1, int clock2)
9223
{
9224
	int diff;
9225 9226 9227 9228 9229 9230 9231 9232 9233 9234 9235 9236 9237 9238 9239

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

9240 9241 9242 9243
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
9244
		if (mask & (1 <<(intel_crtc)->pipe))
9245

9246
static bool
9247 9248
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
9249 9250
			  struct intel_crtc_config *pipe_config)
{
9251 9252 9253 9254 9255 9256 9257 9258 9259
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9260 9261 9262 9263 9264 9265 9266
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
9267 9268
	}

9269 9270
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
9271
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
9272 9273 9274 9275 9276 9277
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

9278 9279 9280 9281 9282 9283 9284 9285 9286
#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
	if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9287 9288 9289
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

9290 9291
	PIPE_CONF_CHECK_I(cpu_transcoder);

9292 9293
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
9294 9295 9296 9297 9298
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
9299

9300 9301 9302 9303 9304 9305 9306
	PIPE_CONF_CHECK_I(has_dp_encoder);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
	PIPE_CONF_CHECK_I(dp_m_n.link_m);
	PIPE_CONF_CHECK_I(dp_m_n.link_n);
	PIPE_CONF_CHECK_I(dp_m_n.tu);

9307 9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318 9319 9320
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

9321
	PIPE_CONF_CHECK_I(pixel_multiplier);
9322

9323 9324 9325
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

9326 9327 9328 9329 9330 9331 9332 9333 9334 9335
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
9336

9337 9338
	PIPE_CONF_CHECK_I(pipe_src_w);
	PIPE_CONF_CHECK_I(pipe_src_h);
9339

9340 9341 9342 9343 9344
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9345 9346 9347 9348 9349
	PIPE_CONF_CHECK_I(pch_pfit.enabled);
	if (current_config->pch_pfit.enabled) {
		PIPE_CONF_CHECK_I(pch_pfit.pos);
		PIPE_CONF_CHECK_I(pch_pfit.size);
	}
9350

9351 9352 9353
	/* BDW+ don't expose a synchronous way to read the state */
	if (IS_HASWELL(dev))
		PIPE_CONF_CHECK_I(ips_enabled);
P
Paulo Zanoni 已提交
9354

9355 9356
	PIPE_CONF_CHECK_I(double_wide);

9357
	PIPE_CONF_CHECK_I(shared_dpll);
9358
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
9359
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
9360 9361
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
9362

9363 9364 9365
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
		PIPE_CONF_CHECK_I(pipe_bpp);

9366
	if (!IS_HASWELL(dev)) {
9367
		PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9368 9369
		PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
	}
9370

9371
#undef PIPE_CONF_CHECK_X
9372
#undef PIPE_CONF_CHECK_I
9373
#undef PIPE_CONF_CHECK_FLAGS
9374
#undef PIPE_CONF_CHECK_CLOCK_FUZZY
9375
#undef PIPE_CONF_QUIRK
9376

9377 9378 9379
	return true;
}

9380 9381
static void
check_connector_state(struct drm_device *dev)
9382 9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
9394 9395 9396 9397 9398 9399 9400
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9401 9402 9403 9404 9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431 9432 9433 9434 9435 9436 9437 9438 9439 9440 9441 9442 9443 9444 9445 9446 9447 9448 9449 9450 9451

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
9452 9453 9454 9455 9456 9457 9458 9459 9460
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
9461 9462 9463 9464 9465 9466

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

9467 9468
		memset(&pipe_config, 0, sizeof(pipe_config));

9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
9483

9484 9485 9486 9487 9488 9489 9490
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

9491 9492
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
9493 9494 9495 9496 9497

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

9498 9499
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
9500
			enum pipe pipe;
9501 9502
			if (encoder->base.crtc != &crtc->base)
				continue;
9503
			if (encoder->get_hw_state(encoder, &pipe))
9504 9505 9506
				encoder->get_config(encoder, &pipe_config);
		}

9507 9508 9509 9510
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

9511 9512 9513 9514 9515 9516 9517 9518
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
9519 9520 9521
	}
}

9522 9523 9524 9525 9526 9527 9528
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
9529 9530 9531 9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
9546 9547
		WARN(pll->on && !pll->active,
		     "pll in on but not on in use in sw tracking\n");
9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
9565 9566 9567 9568

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
9569
	}
9570 9571
}

9572 9573 9574 9575 9576 9577 9578 9579 9580
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

9581 9582 9583 9584 9585 9586 9587
void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				     int dotclock)
{
	/*
	 * FDI already provided one idea for the dotclock.
	 * Yell if the encoder disagrees.
	 */
9588
	WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
9589
	     "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9590
	     pipe_config->adjusted_mode.crtc_clock, dotclock);
9591 9592
}

9593 9594 9595
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
9596 9597
{
	struct drm_device *dev = crtc->dev;
9598
	drm_i915_private_t *dev_priv = dev->dev_private;
9599 9600
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
9601 9602
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
9603
	int ret = 0;
9604

D
Daniel Vetter 已提交
9605
	saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
9606 9607
	if (!saved_mode)
		return -ENOMEM;
9608
	saved_hwmode = saved_mode + 1;
9609

9610
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
9611 9612
				     &prepare_pipes, &disable_pipes);

9613 9614
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
9615

9616 9617 9618 9619 9620 9621
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
9622
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
9623 9624 9625 9626
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

9627
			goto out;
9628
		}
9629 9630
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
9631
	}
9632

9633 9634 9635 9636 9637 9638 9639
	/*
	 * See if the config requires any additional preparation, e.g.
	 * to adjust global state with pipes off.  We need to do this
	 * here so we can get the modeset_pipe updated config for the new
	 * mode set on this crtc.  For other crtcs we need to use the
	 * adjusted_mode bits in the crtc directly.
	 */
9640
	if (IS_VALLEYVIEW(dev)) {
9641 9642 9643
		valleyview_modeset_global_pipes(dev, &prepare_pipes,
						modeset_pipes, pipe_config);

9644 9645 9646 9647
		/* may have added more to prepare_pipes than we should */
		prepare_pipes &= ~disable_pipes;
	}

9648 9649 9650
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

9651 9652 9653 9654
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
9655

9656 9657
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
9658
	 */
9659
	if (modeset_pipes) {
9660
		crtc->mode = *mode;
9661 9662 9663 9664
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
9665

9666 9667 9668
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
9669

9670 9671 9672
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

9673 9674
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
9675
	 */
9676
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
9677 9678 9679 9680
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
9681 9682 9683
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
9684 9685
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
9686

9687 9688
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
9689
		crtc->hwmode = pipe_config->adjusted_mode;
9690

9691 9692 9693 9694 9695 9696
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
9697 9698 9699

	/* FIXME: add subpixel order */
done:
9700
	if (ret && crtc->enabled) {
9701 9702
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
9703 9704
	}

9705
out:
9706
	kfree(pipe_config);
9707
	kfree(saved_mode);
9708
	return ret;
9709 9710
}

9711 9712 9713
static int intel_set_mode(struct drm_crtc *crtc,
			  struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *fb)
9714 9715 9716 9717 9718 9719 9720 9721 9722 9723 9724
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

9725 9726 9727 9728 9729
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

9730 9731
#undef for_each_intel_crtc_masked

9732 9733 9734 9735 9736
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

9737 9738
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
9739 9740 9741
	kfree(config);
}

9742 9743 9744 9745 9746 9747 9748
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

9749 9750 9751 9752
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
9753 9754
		return -ENOMEM;

9755 9756 9757 9758
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
9759 9760 9761 9762 9763 9764 9765 9766
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
9767
		config->save_encoder_crtcs[count++] = encoder->crtc;
9768 9769 9770 9771
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9772
		config->save_connector_encoders[count++] = connector->encoder;
9773 9774 9775 9776 9777 9778 9779 9780
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
9781 9782
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9783 9784 9785
	int count;

	count = 0;
9786 9787 9788
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
9789 9790 9791
	}

	count = 0;
9792 9793 9794
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
9795 9796 9797
	}
}

9798
static bool
9799
is_crtc_connector_off(struct drm_mode_set *set)
9800 9801 9802
{
	int i;

9803 9804 9805 9806 9807 9808 9809 9810 9811 9812
	if (set->num_connectors == 0)
		return false;

	if (WARN_ON(set->connectors == NULL))
		return false;

	for (i = 0; i < set->num_connectors; i++)
		if (set->connectors[i]->encoder &&
		    set->connectors[i]->encoder->crtc == set->crtc &&
		    set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
9813 9814 9815 9816 9817
			return true;

	return false;
}

9818 9819 9820 9821 9822 9823 9824
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
9825 9826
	if (is_crtc_connector_off(set)) {
		config->mode_changed = true;
9827
	} else if (set->crtc->fb != set->fb) {
9828 9829
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
9830 9831 9832 9833 9834 9835 9836 9837 9838 9839
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

			if (intel_crtc->active && i915_fastboot) {
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
9840 9841
		} else if (set->fb == NULL) {
			config->mode_changed = true;
9842 9843
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
9844
			config->mode_changed = true;
9845
		} else {
9846
			config->fb_changed = true;
9847
		}
9848 9849
	}

9850
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
9851 9852 9853 9854 9855 9856 9857 9858
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
9859 9860 9861

	DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
			set->crtc->base.id, config->mode_changed, config->fb_changed);
9862 9863
}

9864
static int
9865 9866 9867
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
9868
{
9869
	struct drm_crtc *new_crtc;
9870 9871
	struct intel_connector *connector;
	struct intel_encoder *encoder;
9872
	int ro;
9873

9874
	/* The upper layers ensure that we either disable a crtc or have a list
9875 9876 9877 9878 9879 9880 9881 9882
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
9883
		for (ro = 0; ro < set->num_connectors; ro++) {
9884 9885
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
9886 9887 9888 9889
				break;
			}
		}

9890 9891 9892 9893 9894 9895 9896 9897 9898 9899 9900 9901 9902 9903 9904
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
9905
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
9906
			config->mode_changed = true;
9907 9908
		}
	}
9909
	/* connector->new_encoder is now updated for all connectors. */
9910

9911 9912 9913 9914
	/* Update crtc of enabled connectors. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
9915 9916
			continue;

9917
		new_crtc = connector->new_encoder->base.crtc;
9918 9919

		for (ro = 0; ro < set->num_connectors; ro++) {
9920
			if (set->connectors[ro] == &connector->base)
9921 9922 9923 9924
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
9925 9926
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
9927
			return -EINVAL;
9928
		}
9929 9930 9931 9932 9933 9934 9935 9936 9937 9938 9939
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
9940
		int num_connectors = 0;
9941 9942 9943 9944 9945
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);
9946
				num_connectors++;
9947 9948
			}
		}
9949 9950 9951 9952 9953 9954

		if (num_connectors == 0)
			encoder->new_crtc = NULL;
		else if (num_connectors > 1)
			return -EINVAL;

9955 9956 9957
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
9958
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
9959
			config->mode_changed = true;
9960 9961
		}
	}
9962
	/* Now we've also updated encoder->new_crtc for all encoders. */
9963

9964 9965 9966 9967 9968 9969 9970 9971 9972 9973
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

9974 9975 9976
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
9977

9978 9979 9980
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
9981

9982 9983 9984 9985 9986 9987 9988 9989 9990 9991 9992 9993 9994 9995 9996 9997 9998 9999 10000 10001 10002 10003 10004 10005 10006 10007 10008 10009 10010 10011 10012
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

10013
	ret = intel_modeset_stage_output_state(dev, set, config);
10014 10015 10016
	if (ret)
		goto fail;

10017
	if (config->mode_changed) {
10018 10019
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
10020
	} else if (config->fb_changed) {
10021 10022
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
10023
		ret = intel_pipe_set_base(set->crtc,
10024
					  set->x, set->y, set->fb);
10025 10026 10027 10028 10029 10030 10031 10032 10033 10034
		/*
		 * In the fastboot case this may be our only check of the
		 * state after boot.  It would be better to only do it on
		 * the first update, but we don't have a nice way of doing that
		 * (and really, set_config isn't used much for high freq page
		 * flipping, so increasing its cost here shouldn't be a big
		 * deal).
		 */
		if (i915_fastboot && ret == 0)
			intel_modeset_check_state(set->crtc->dev);
10035 10036
	}

10037
	if (ret) {
10038 10039
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
10040
fail:
10041
		intel_set_config_restore_state(dev, config);
10042

10043 10044 10045 10046 10047 10048
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
10049

10050 10051
out_config:
	intel_set_config_free(config);
10052 10053
	return ret;
}
10054 10055 10056 10057 10058

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
10059
	.set_config = intel_crtc_set_config,
10060 10061 10062 10063
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
10064 10065
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
10066
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
10067 10068 10069
		intel_ddi_pll_init(dev);
}

10070 10071 10072
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
10073
{
10074
	uint32_t val;
10075

10076
	val = I915_READ(PCH_DPLL(pll->id));
10077 10078 10079
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
10080 10081 10082 10083

	return val & DPLL_VCO_ENABLE;
}

10084 10085 10086 10087 10088 10089 10090
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

10091 10092 10093 10094
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
10095
	ibx_assert_pch_refclk_enabled(dev_priv);
10096

10097 10098 10099 10100 10101 10102 10103 10104 10105 10106 10107 10108 10109
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
10110 10111 10112 10113 10114 10115 10116 10117 10118 10119 10120 10121 10122
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10123 10124
	}

10125 10126
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
10127 10128 10129
	udelay(200);
}

10130 10131 10132 10133 10134
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

10135
static void ibx_pch_dpll_init(struct drm_device *dev)
10136
{
10137
	struct drm_i915_private *dev_priv = dev->dev_private;
10138 10139
	int i;

10140
	dev_priv->num_shared_dpll = 2;
10141

D
Daniel Vetter 已提交
10142
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10143 10144
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
10145
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
10146 10147
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
10148 10149
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
10150 10151 10152
	}
}

10153 10154
static void intel_shared_dpll_init(struct drm_device *dev)
{
10155
	struct drm_i915_private *dev_priv = dev->dev_private;
10156 10157 10158 10159 10160 10161 10162 10163 10164

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
}

10165
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
10166
{
J
Jesse Barnes 已提交
10167
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
10168 10169 10170
	struct intel_crtc *intel_crtc;
	int i;

D
Daniel Vetter 已提交
10171
	intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
J
Jesse Barnes 已提交
10172 10173 10174 10175 10176 10177 10178 10179 10180 10181 10182 10183
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

10184 10185 10186 10187
	/*
	 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
	 * is hooked to plane B. Hence we want plane A feeding pipe B.
	 */
10188 10189
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
10190
	if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
10191
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
10192
		intel_crtc->plane = !pipe;
10193 10194
	}

J
Jesse Barnes 已提交
10195 10196 10197 10198 10199
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
10200 10201 10202
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

10203 10204 10205 10206 10207 10208 10209 10210 10211 10212 10213 10214
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
{
	struct drm_encoder *encoder = connector->base.encoder;

	WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));

	if (!encoder)
		return INVALID_PIPE;

	return to_intel_crtc(encoder->crtc)->pipe;
}

10215
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
10216
				struct drm_file *file)
10217 10218
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
10219 10220
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
10221

10222 10223
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
10224

10225 10226
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
10227

10228
	if (!drmmode_obj) {
10229
		DRM_ERROR("no such CRTC id\n");
10230
		return -ENOENT;
10231 10232
	}

10233 10234
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
10235

10236
	return 0;
10237 10238
}

10239
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
10240
{
10241 10242
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
10243 10244 10245
	int index_mask = 0;
	int entry = 0;

10246 10247 10248 10249
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
10250
			index_mask |= (1 << entry);
10251 10252 10253 10254 10255

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
10256 10257
		entry++;
	}
10258

J
Jesse Barnes 已提交
10259 10260 10261
	return index_mask;
}

10262 10263 10264 10265 10266 10267 10268 10269 10270 10271 10272 10273 10274 10275 10276 10277 10278
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

10279 10280 10281 10282 10283 10284 10285 10286 10287 10288 10289 10290 10291 10292 10293 10294 10295 10296 10297 10298 10299 10300
const char *intel_output_name(int output)
{
	static const char *names[] = {
		[INTEL_OUTPUT_UNUSED] = "Unused",
		[INTEL_OUTPUT_ANALOG] = "Analog",
		[INTEL_OUTPUT_DVO] = "DVO",
		[INTEL_OUTPUT_SDVO] = "SDVO",
		[INTEL_OUTPUT_LVDS] = "LVDS",
		[INTEL_OUTPUT_TVOUT] = "TV",
		[INTEL_OUTPUT_HDMI] = "HDMI",
		[INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
		[INTEL_OUTPUT_EDP] = "eDP",
		[INTEL_OUTPUT_DSI] = "DSI",
		[INTEL_OUTPUT_UNKNOWN] = "Unknown",
	};

	if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
		return "Invalid";

	return names[output];
}

J
Jesse Barnes 已提交
10301 10302
static void intel_setup_outputs(struct drm_device *dev)
{
10303
	struct drm_i915_private *dev_priv = dev->dev_private;
10304
	struct intel_encoder *encoder;
10305
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
10306

10307
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
10308

10309
	if (!IS_ULT(dev))
10310
		intel_crt_init(dev);
10311

P
Paulo Zanoni 已提交
10312
	if (HAS_DDI(dev)) {
10313 10314 10315 10316 10317 10318 10319 10320 10321 10322 10323 10324 10325 10326 10327 10328 10329 10330 10331
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
10332
		int found;
10333 10334 10335 10336
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
10337

10338
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
10339
			/* PCH SDVOB multiplex with HDMIB */
10340
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
10341
			if (!found)
10342
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
10343
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
10344
				intel_dp_init(dev, PCH_DP_B, PORT_B);
10345 10346
		}

10347
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
10348
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
10349

10350
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
10351
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
10352

10353
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
10354
			intel_dp_init(dev, PCH_DP_C, PORT_C);
10355

10356
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
10357
			intel_dp_init(dev, PCH_DP_D, PORT_D);
10358
	} else if (IS_VALLEYVIEW(dev)) {
10359 10360 10361 10362 10363 10364 10365
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
		}

10366 10367 10368 10369 10370 10371 10372
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
					PORT_C);
			if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
					      PORT_C);
		}
10373

10374
		intel_dsi_init(dev);
10375
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
10376
		bool found = false;
10377

10378
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10379
			DRM_DEBUG_KMS("probing SDVOB\n");
10380
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
10381 10382
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
10383
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
10384
			}
10385

10386
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
10387
				intel_dp_init(dev, DP_B, PORT_B);
10388
		}
10389 10390 10391

		/* Before G4X SDVOC doesn't have its own detect register */

10392
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10393
			DRM_DEBUG_KMS("probing SDVOC\n");
10394
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
10395
		}
10396

10397
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
10398

10399 10400
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
10401
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
10402
			}
10403
			if (SUPPORTS_INTEGRATED_DP(dev))
10404
				intel_dp_init(dev, DP_C, PORT_C);
10405
		}
10406

10407
		if (SUPPORTS_INTEGRATED_DP(dev) &&
10408
		    (I915_READ(DP_D) & DP_DETECTED))
10409
			intel_dp_init(dev, DP_D, PORT_D);
10410
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
10411 10412
		intel_dvo_init(dev);

10413
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
10414 10415
		intel_tv_init(dev);

10416 10417 10418
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
10419
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
10420
	}
10421

P
Paulo Zanoni 已提交
10422
	intel_init_pch_refclk(dev);
10423 10424

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
10425 10426
}

10427 10428 10429
void intel_framebuffer_fini(struct intel_framebuffer *fb)
{
	drm_framebuffer_cleanup(&fb->base);
10430
	WARN_ON(!fb->obj->framebuffer_references--);
10431 10432 10433
	drm_gem_object_unreference_unlocked(&fb->obj->base);
}

J
Jesse Barnes 已提交
10434 10435 10436 10437
static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

10438
	intel_framebuffer_fini(intel_fb);
J
Jesse Barnes 已提交
10439 10440 10441 10442
	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
10443
						struct drm_file *file,
J
Jesse Barnes 已提交
10444 10445 10446
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
10447
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
10448

10449
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
10450 10451 10452 10453 10454 10455 10456
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

10457 10458
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
10459
			   struct drm_mode_fb_cmd2 *mode_cmd,
10460
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
10461
{
10462
	int aligned_height, tile_height;
10463
	int pitch_limit;
J
Jesse Barnes 已提交
10464 10465
	int ret;

10466 10467
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

10468 10469
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
10470
		return -EINVAL;
10471
	}
10472

10473 10474 10475
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
10476
		return -EINVAL;
10477
	}
10478

10479 10480 10481 10482 10483 10484 10485 10486 10487 10488 10489 10490 10491 10492 10493 10494 10495 10496 10497 10498
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
10499
		return -EINVAL;
10500
	}
10501 10502

	if (obj->tiling_mode != I915_TILING_NONE &&
10503 10504 10505
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
10506
		return -EINVAL;
10507
	}
10508

10509
	/* Reject formats not supported by any plane early. */
10510
	switch (mode_cmd->pixel_format) {
10511
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
10512 10513 10514
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
10515 10516 10517
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
10518
		if (INTEL_INFO(dev)->gen > 3) {
10519 10520
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10521
			return -EINVAL;
10522
		}
10523 10524 10525
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
10526 10527
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
10528 10529
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
10530
		if (INTEL_INFO(dev)->gen < 4) {
10531 10532
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10533
			return -EINVAL;
10534
		}
10535
		break;
V
Ville Syrjälä 已提交
10536 10537 10538 10539
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
10540
		if (INTEL_INFO(dev)->gen < 5) {
10541 10542
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10543
			return -EINVAL;
10544
		}
10545 10546
		break;
	default:
10547 10548
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
10549 10550 10551
		return -EINVAL;
	}

10552 10553 10554 10555
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

10556 10557 10558 10559 10560 10561 10562
	tile_height = IS_GEN2(dev) ? 16 : 8;
	aligned_height = ALIGN(mode_cmd->height,
			       obj->tiling_mode ? tile_height : 1);
	/* FIXME drm helper for size checks (especially planar formats)? */
	if (obj->base.size < aligned_height * mode_cmd->pitches[0])
		return -EINVAL;

10563 10564
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
10565
	intel_fb->obj->framebuffer_references++;
10566

J
Jesse Barnes 已提交
10567 10568 10569 10570 10571 10572 10573 10574 10575 10576 10577 10578
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
10579
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
10580
{
10581
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
10582

10583 10584
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
10585
	if (&obj->base == NULL)
10586
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
10587

10588
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
10589 10590
}

10591
#ifndef CONFIG_DRM_I915_FBDEV
10592
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
10593 10594 10595 10596
{
}
#endif

J
Jesse Barnes 已提交
10597 10598
static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
10599
	.output_poll_changed = intel_fbdev_output_poll_changed,
J
Jesse Barnes 已提交
10600 10601
};

10602 10603 10604 10605 10606
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

10607 10608 10609 10610 10611 10612 10613 10614 10615
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
10616
	if (HAS_DDI(dev)) {
10617
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
10618
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
10619 10620
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
10621
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
10622 10623
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
10624
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
10625
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
10626 10627
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
10628
		dev_priv->display.off = ironlake_crtc_off;
10629
		dev_priv->display.update_plane = ironlake_update_plane;
10630 10631 10632 10633 10634 10635 10636
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
10637
	} else {
10638
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10639
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10640 10641
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
10642
		dev_priv->display.off = i9xx_crtc_off;
10643
		dev_priv->display.update_plane = i9xx_update_plane;
10644
	}
10645 10646

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
10647 10648 10649 10650
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
10651 10652 10653 10654 10655
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
10656
	else if (IS_I945GM(dev) || IS_845G(dev))
10657 10658
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
10659 10660 10661
	else if (IS_PINEVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			pnv_get_display_clock_speed;
10662 10663 10664 10665 10666 10667
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
10668
	else if (IS_I85X(dev))
10669 10670 10671 10672 10673 10674
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

10675
	if (HAS_PCH_SPLIT(dev)) {
10676
		if (IS_GEN5(dev)) {
10677
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
10678
			dev_priv->display.write_eld = ironlake_write_eld;
10679
		} else if (IS_GEN6(dev)) {
10680
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
10681
			dev_priv->display.write_eld = ironlake_write_eld;
10682 10683 10684
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
10685
			dev_priv->display.write_eld = ironlake_write_eld;
10686 10687
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
B
Ben Widawsky 已提交
10688
		} else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
10689
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
10690
			dev_priv->display.write_eld = haswell_write_eld;
10691 10692
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
10693
		}
10694
	} else if (IS_G4X(dev)) {
10695
		dev_priv->display.write_eld = g4x_write_eld;
10696 10697 10698
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.modeset_global_resources =
			valleyview_modeset_global_resources;
10699
		dev_priv->display.write_eld = ironlake_write_eld;
10700
	}
10701 10702 10703 10704 10705 10706 10707 10708 10709 10710 10711 10712 10713 10714 10715 10716 10717 10718 10719 10720 10721

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
10722
	case 7:
B
Ben Widawsky 已提交
10723
	case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
10724 10725
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
10726
	}
10727 10728

	intel_panel_init_backlight_funcs(dev);
10729 10730
}

10731 10732 10733 10734 10735
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
10736
static void quirk_pipea_force(struct drm_device *dev)
10737 10738 10739 10740
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
10741
	DRM_INFO("applying pipe a force quirk\n");
10742 10743
}

10744 10745 10746 10747 10748 10749 10750
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
10751
	DRM_INFO("applying lvds SSC disable quirk\n");
10752 10753
}

10754
/*
10755 10756
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
10757 10758 10759 10760 10761
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
10762
	DRM_INFO("applying inverted panel brightness quirk\n");
10763 10764
}

10765 10766 10767 10768 10769 10770 10771
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

10772 10773 10774 10775 10776 10777 10778 10779 10780 10781 10782 10783 10784 10785 10786 10787 10788 10789 10790 10791 10792 10793 10794 10795 10796 10797 10798 10799
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

10800
static struct intel_quirk intel_quirks[] = {
10801
	/* HP Mini needs pipe A force quirk (LP: #322104) */
10802
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
10803 10804 10805 10806 10807 10808 10809

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

10810
	/* 830 needs to leave pipe A & dpll A up */
10811
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
10812 10813 10814

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
10815 10816 10817

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
10818

10819 10820 10821 10822 10823
	/*
	 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
	 * seem to use inverted backlight PWM.
	 */
	{ 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
10824 10825 10826 10827 10828 10829 10830 10831 10832 10833 10834 10835 10836 10837 10838 10839 10840
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
10841 10842 10843 10844
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
10845 10846
}

10847 10848 10849 10850 10851
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
10852
	u32 vga_reg = i915_vgacntrl_reg(dev);
10853 10854

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10855
	outb(SR01, VGA_SR_INDEX);
10856 10857 10858 10859 10860 10861 10862 10863 10864
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

10865 10866
void intel_modeset_init_hw(struct drm_device *dev)
{
10867 10868
	intel_prepare_ddi(dev);

10869 10870
	intel_init_clock_gating(dev);

10871
	intel_reset_dpio(dev);
10872

10873
	mutex_lock(&dev->struct_mutex);
10874
	intel_enable_gt_powersave(dev);
10875
	mutex_unlock(&dev->struct_mutex);
10876 10877
}

10878 10879 10880 10881 10882
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
10883 10884
void intel_modeset_init(struct drm_device *dev)
{
10885
	struct drm_i915_private *dev_priv = dev->dev_private;
10886
	int i, j, ret;
J
Jesse Barnes 已提交
10887 10888 10889 10890 10891 10892

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

10893 10894 10895
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

10896
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
10897

10898 10899
	intel_init_quirks(dev);

10900 10901
	intel_init_pm(dev);

B
Ben Widawsky 已提交
10902 10903 10904
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

10905 10906
	intel_init_display(dev);

10907 10908 10909 10910
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
10911 10912
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
10913
	} else {
10914 10915
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
10916
	}
B
Ben Widawsky 已提交
10917
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
10918

10919
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
10920 10921
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
10922

10923
	for_each_pipe(i) {
J
Jesse Barnes 已提交
10924
		intel_crtc_init(dev, i);
10925 10926 10927
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
10928 10929
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
10930
		}
J
Jesse Barnes 已提交
10931 10932
	}

10933
	intel_init_dpio(dev);
10934
	intel_reset_dpio(dev);
10935

P
Paulo Zanoni 已提交
10936
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
10937
	intel_shared_dpll_init(dev);
10938

10939 10940
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
10941
	intel_setup_outputs(dev);
10942 10943 10944

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
10945 10946
}

10947 10948 10949 10950 10951 10952 10953 10954 10955
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

10956 10957 10958 10959 10960 10961 10962 10963 10964 10965 10966 10967 10968 10969 10970 10971 10972 10973 10974 10975 10976 10977 10978 10979
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

10980

10981 10982
}

10983 10984 10985
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
10986 10987
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10988 10989
	u32 reg, val;

10990
	if (INTEL_INFO(dev)->num_pipes == 1)
10991 10992 10993 10994 10995 10996 10997 10998 10999 11000 11001 11002
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

11003 11004 11005 11006
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
11007
	u32 reg;
11008 11009

	/* Clear any frame start delays used for debugging left by the BIOS */
11010
	reg = PIPECONF(crtc->config.cpu_transcoder);
11011 11012 11013
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
11014 11015 11016
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
11017 11018 11019 11020 11021 11022 11023 11024 11025 11026 11027 11028 11029 11030 11031 11032 11033 11034 11035 11036 11037 11038 11039 11040 11041 11042 11043
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

11044 11045 11046 11047 11048 11049 11050 11051 11052
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

11053 11054 11055 11056 11057 11058 11059 11060 11061 11062 11063 11064 11065 11066 11067 11068 11069 11070 11071 11072 11073 11074 11075 11076 11077 11078 11079 11080 11081 11082 11083 11084 11085 11086 11087 11088 11089 11090 11091 11092 11093 11094 11095 11096 11097 11098 11099 11100 11101 11102 11103 11104 11105 11106 11107 11108 11109 11110 11111 11112 11113 11114 11115 11116 11117 11118 11119 11120 11121 11122 11123 11124 11125 11126
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

11127
void i915_redisable_vga(struct drm_device *dev)
11128 11129
{
	struct drm_i915_private *dev_priv = dev->dev_private;
11130
	u32 vga_reg = i915_vgacntrl_reg(dev);
11131

11132 11133 11134 11135 11136 11137 11138
	/* This function can be called both from intel_modeset_setup_hw_state or
	 * at a very early point in our resume sequence, where the power well
	 * structures are not yet restored. Since this function is at a very
	 * paranoid "someone might have enabled VGA while we were not looking"
	 * level, just check if the power well is enabled instead of trying to
	 * follow the "don't touch the power well if we don't need it" policy
	 * the rest of the driver uses. */
11139
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
11140
	    (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
11141 11142
		return;

11143
	if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11144
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11145
		i915_disable_vga(dev);
11146 11147 11148
	}
}

11149
static void intel_modeset_readout_hw_state(struct drm_device *dev)
11150 11151 11152 11153 11154 11155
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
11156
	int i;
11157

11158 11159
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
11160
		memset(&crtc->config, 0, sizeof(crtc->config));
11161

11162 11163
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
11164 11165

		crtc->base.enabled = crtc->active;
11166
		crtc->primary_enabled = crtc->active;
11167 11168 11169 11170 11171 11172

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

11173
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
11174
	if (HAS_DDI(dev))
11175 11176
		intel_ddi_setup_hw_pll_state(dev);

11177 11178 11179 11180 11181 11182 11183 11184 11185 11186 11187 11188
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

11189 11190
		DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
			      pll->name, pll->refcount, pll->on);
11191 11192
	}

11193 11194 11195 11196 11197
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
11198 11199
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
11200
			encoder->get_config(encoder, &crtc->config);
11201 11202 11203 11204 11205
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
11206
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
11207 11208 11209
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
11210
			      pipe_name(pipe));
11211 11212 11213 11214 11215 11216 11217 11218 11219 11220 11221 11222 11223 11224 11225 11226 11227
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
11228 11229 11230 11231 11232 11233 11234 11235 11236 11237 11238
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
11239
	int i;
11240 11241

	intel_modeset_readout_hw_state(dev);
11242

11243 11244 11245 11246 11247 11248 11249 11250 11251 11252 11253 11254 11255 11256 11257 11258
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (crtc->active && i915_fastboot) {
			intel_crtc_mode_from_pipe_config(crtc, &crtc->config);

			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

11259 11260 11261 11262 11263 11264 11265 11266 11267
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
11268
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
11269
	}
11270

11271 11272 11273 11274 11275 11276 11277 11278 11279 11280 11281 11282
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		if (!pll->on || pll->active)
			continue;

		DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);

		pll->disable(dev_priv, pll);
		pll->on = false;
	}

11283
	if (HAS_PCH_SPLIT(dev))
11284 11285
		ilk_wm_get_hw_state(dev);

11286
	if (force_restore) {
11287 11288
		i915_redisable_vga(dev);

11289 11290 11291 11292
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
11293
		for_each_pipe(pipe) {
11294 11295
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
11296 11297 11298

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
11299 11300 11301 11302
		}
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
11303 11304

	intel_modeset_check_state(dev);
11305 11306

	drm_mode_config_reset(dev);
11307 11308 11309 11310
}

void intel_modeset_gem_init(struct drm_device *dev)
{
11311
	intel_modeset_init_hw(dev);
11312 11313

	intel_setup_overlay(dev);
11314

11315
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
11316 11317 11318 11319
}

void intel_modeset_cleanup(struct drm_device *dev)
{
11320 11321
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
11322
	struct drm_connector *connector;
11323

11324 11325 11326 11327 11328 11329 11330 11331 11332 11333 11334
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
11335
	drm_kms_helper_poll_fini(dev);
11336

11337 11338
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
11339 11340
	intel_unregister_dsm_handler();

11341 11342 11343 11344 11345
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

11346
		intel_increase_pllclock(crtc);
11347 11348
	}

11349
	intel_disable_fbc(dev);
11350

11351
	intel_disable_gt_powersave(dev);
11352

11353 11354
	ironlake_teardown_rc6(dev);

11355 11356
	mutex_unlock(&dev->struct_mutex);

11357 11358 11359
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

11360 11361 11362
	/* destroy the backlight and sysfs files before encoders/connectors */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_panel_destroy_backlight(connector);
11363
		drm_sysfs_connector_remove(connector);
11364
	}
11365

J
Jesse Barnes 已提交
11366
	drm_mode_config_cleanup(dev);
11367 11368

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
11369 11370
}

11371 11372 11373
/*
 * Return which encoder is currently attached for connector.
 */
11374
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
11375
{
11376 11377
	return &intel_attached_encoder(connector)->base;
}
11378

11379 11380 11381 11382 11383 11384
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
11385
}
11386 11387 11388 11389 11390 11391 11392 11393 11394 11395 11396 11397 11398 11399 11400 11401 11402

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
11403 11404

struct intel_display_error_state {
11405 11406 11407

	u32 power_well_driver;

11408 11409
	int num_transcoders;

11410 11411 11412 11413 11414
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
11415
	} cursor[I915_MAX_PIPES];
11416 11417

	struct intel_pipe_error_state {
11418
		bool power_domain_on;
11419
		u32 source;
11420
	} pipe[I915_MAX_PIPES];
11421 11422 11423 11424 11425 11426 11427 11428 11429

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
11430
	} plane[I915_MAX_PIPES];
11431 11432

	struct intel_transcoder_error_state {
11433
		bool power_domain_on;
11434 11435 11436 11437 11438 11439 11440 11441 11442 11443 11444
		enum transcoder cpu_transcoder;

		u32 conf;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} transcoder[4];
11445 11446 11447 11448 11449
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
11450
	drm_i915_private_t *dev_priv = dev->dev_private;
11451
	struct intel_display_error_state *error;
11452 11453 11454 11455 11456 11457
	int transcoders[] = {
		TRANSCODER_A,
		TRANSCODER_B,
		TRANSCODER_C,
		TRANSCODER_EDP,
	};
11458 11459
	int i;

11460 11461 11462
	if (INTEL_INFO(dev)->num_pipes == 0)
		return NULL;

11463
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
11464 11465 11466
	if (error == NULL)
		return NULL;

11467
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
11468 11469
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

11470
	for_each_pipe(i) {
11471 11472 11473
		error->pipe[i].power_domain_on =
			intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
		if (!error->pipe[i].power_domain_on)
11474 11475
			continue;

11476 11477 11478 11479 11480 11481 11482 11483 11484
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
11485 11486 11487

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
11488
		if (INTEL_INFO(dev)->gen <= 3) {
11489
			error->plane[i].size = I915_READ(DSPSIZE(i));
11490 11491
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
11492 11493
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
11494 11495 11496 11497 11498 11499
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].source = I915_READ(PIPESRC(i));
11500 11501 11502 11503 11504 11505 11506 11507 11508
	}

	error->num_transcoders = INTEL_INFO(dev)->num_pipes;
	if (HAS_DDI(dev_priv->dev))
		error->num_transcoders++; /* Account for eDP. */

	for (i = 0; i < error->num_transcoders; i++) {
		enum transcoder cpu_transcoder = transcoders[i];

11509
		error->transcoder[i].power_domain_on =
11510 11511
			intel_display_power_enabled_sw(dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder));
11512
		if (!error->transcoder[i].power_domain_on)
11513 11514
			continue;

11515 11516 11517 11518 11519 11520 11521 11522 11523
		error->transcoder[i].cpu_transcoder = cpu_transcoder;

		error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
		error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
11524 11525 11526 11527 11528
	}

	return error;
}

11529 11530
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

11531
void
11532
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
11533 11534 11535 11536 11537
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

11538 11539 11540
	if (!error)
		return;

11541
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
11542
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
11543
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
11544
			   error->power_well_driver);
11545
	for_each_pipe(i) {
11546
		err_printf(m, "Pipe [%d]:\n", i);
11547 11548
		err_printf(m, "  Power: %s\n",
			   error->pipe[i].power_domain_on ? "on" : "off");
11549 11550 11551 11552 11553
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
11554
		if (INTEL_INFO(dev)->gen <= 3) {
11555 11556
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
11557
		}
P
Paulo Zanoni 已提交
11558
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11559
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
11560
		if (INTEL_INFO(dev)->gen >= 4) {
11561 11562
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
11563 11564
		}

11565 11566 11567 11568
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
11569
	}
11570 11571

	for (i = 0; i < error->num_transcoders; i++) {
11572
		err_printf(m, "CPU transcoder: %c\n",
11573
			   transcoder_name(error->transcoder[i].cpu_transcoder));
11574 11575
		err_printf(m, "  Power: %s\n",
			   error->transcoder[i].power_domain_on ? "on" : "off");
11576 11577 11578 11579 11580 11581 11582 11583
		err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
		err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
	}
11584
}