omap-serial.c 49.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
2 3 4 5 6 7 8 9 10 11
/*
 * Driver for OMAP-UART controller.
 * Based on drivers/serial/8250.c
 *
 * Copyright (C) 2010 Texas Instruments.
 *
 * Authors:
 *	Govindraj R	<govindraj.raja@ti.com>
 *	Thara Gopinath	<thara@ti.com>
 *
L
Lucas De Marchi 已提交
12
 * Note: This driver is made separate from 8250 driver as we cannot
13 14 15 16 17 18
 * over load 8250 driver with omap platform specific configuration for
 * features like DMA, it makes easier to implement features like DMA and
 * hardware flow control and software flow control configuration with
 * this driver as required for the omap-platform.
 */

19 20 21 22
#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

23 24 25 26 27 28 29 30
#include <linux/module.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/serial_reg.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
31
#include <linux/platform_device.h>
32 33 34 35
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/serial_core.h>
#include <linux/irq.h>
36
#include <linux/pm_runtime.h>
37
#include <linux/pm_wakeirq.h>
38
#include <linux/of.h>
39
#include <linux/of_irq.h>
40
#include <linux/gpio.h>
M
Mark Jackson 已提交
41
#include <linux/of_gpio.h>
42
#include <linux/platform_data/serial-omap.h>
43

M
Mark Jackson 已提交
44 45
#include <dt-bindings/gpio/gpio.h>

46
#define OMAP_MAX_HSUART_PORTS	10
47

48 49 50 51 52 53 54
#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))

#define OMAP_UART_REV_42 0x0402
#define OMAP_UART_REV_46 0x0406
#define OMAP_UART_REV_52 0x0502
#define OMAP_UART_REV_63 0x0603

55 56 57 58 59
#define OMAP_UART_TX_WAKEUP_EN		BIT(7)

/* Feature flags */
#define OMAP_UART_WER_HAS_TX_WAKEUP	BIT(0)

60 61 62
#define UART_ERRATA_i202_MDR1_ACCESS	BIT(0)
#define UART_ERRATA_i291_DMA_FORCEIDLE	BIT(1)

P
Pavel Machek 已提交
63
#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
64

65 66
/* SCR register bitmasks */
#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)
67
#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK		(1 << 6)
68
#define OMAP_UART_SCR_TX_EMPTY			(1 << 3)
69 70 71

/* FCR register bitmasks */
#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
72
#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
73

74 75 76 77 78 79 80 81 82 83 84
/* MVR register bitmasks */
#define OMAP_UART_MVR_SCHEME_SHIFT	30

#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f

#define OMAP_UART_MVR_MAJ_MASK		0x700
#define OMAP_UART_MVR_MAJ_SHIFT		8
#define OMAP_UART_MVR_MIN_MASK		0x3f

85 86 87 88 89 90 91 92
#define OMAP_UART_DMA_CH_FREE	-1

#define MSR_SAVE_FLAGS		UART_MSR_ANY_DELTA
#define OMAP_MODE13X_SPEED	230400

/* WER = 0x7F
 * Enable module level wakeup in WER reg
 */
P
Pavel Machek 已提交
93
#define OMAP_UART_WER_MOD_WKUP	0x7F
94 95

/* Enable XON/XOFF flow control on output */
96
#define OMAP_UART_SW_TX		0x08
97 98

/* Enable XON/XOFF flow control on input */
99
#define OMAP_UART_SW_RX		0x02
100 101 102 103 104 105 106 107 108 109 110 111 112 113

#define OMAP_UART_SW_CLR	0xF0

#define OMAP_UART_TCR_TRIG	0x0F

struct uart_omap_dma {
	u8			uart_dma_tx;
	u8			uart_dma_rx;
	int			rx_dma_channel;
	int			tx_dma_channel;
	dma_addr_t		rx_buf_dma_phys;
	dma_addr_t		tx_buf_dma_phys;
	unsigned int		uart_base;
	/*
P
Pavel Machek 已提交
114
	 * Buffer for rx dma. It is not required for tx because the buffer
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	 * comes from port structure.
	 */
	unsigned char		*rx_buf;
	unsigned int		prev_rx_dma_pos;
	int			tx_buf_size;
	int			tx_dma_used;
	int			rx_dma_used;
	spinlock_t		tx_lock;
	spinlock_t		rx_lock;
	/* timer to poll activity on rx dma */
	struct timer_list	rx_timer;
	unsigned int		rx_buf_size;
	unsigned int		rx_poll_rate;
	unsigned int		rx_timeout;
};

131 132 133 134
struct uart_omap_port {
	struct uart_port	port;
	struct uart_omap_dma	uart_dma;
	struct device		*dev;
135
	int			wakeirq;
136 137 138 139 140 141 142 143 144 145

	unsigned char		ier;
	unsigned char		lcr;
	unsigned char		mcr;
	unsigned char		fcr;
	unsigned char		efr;
	unsigned char		dll;
	unsigned char		dlh;
	unsigned char		mdr1;
	unsigned char		scr;
146
	unsigned char		wer;
147 148 149 150

	int			use_dma;
	/*
	 * Some bits in registers are cleared on a read, so they must
P
Pavel Machek 已提交
151
	 * be saved whenever the register is read, but the bits will not
152 153 154 155 156 157
	 * be immediately processed.
	 */
	unsigned int		lsr_break_flag;
	unsigned char		msr_saved_flags;
	char			name[20];
	unsigned long		port_activity;
158
	int			context_loss_cnt;
159
	u32			errata;
160
	u32			features;
161

M
Mark Jackson 已提交
162 163
	int			rts_gpio;

164 165 166 167
	struct pm_qos_request	pm_qos_request;
	u32			latency;
	u32			calc_latency;
	struct work_struct	qos_work;
168
	bool			is_suspending;
169 170
};

171
#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
172

173 174 175
static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];

/* Forward declaration of functions */
176
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197

static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
{
	offset <<= up->port.regshift;
	return readw(up->port.membase + offset);
}

static inline void serial_out(struct uart_omap_port *up, int offset, int value)
{
	offset <<= up->port.regshift;
	writew(value, up->port.membase + offset);
}

static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
{
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
	serial_out(up, UART_FCR, 0);
}

198
#ifdef CONFIG_PM
199 200
static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
{
J
Jingoo Han 已提交
201
	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
202

F
Felipe Balbi 已提交
203
	if (!pdata || !pdata->get_context_loss_count)
204
		return -EINVAL;
205

206
	return pdata->get_context_loss_count(up->dev);
207 208
}

209
/* REVISIT: Remove this when omap3 boots in device tree only mode */
210 211
static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
{
J
Jingoo Han 已提交
212
	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
213

F
Felipe Balbi 已提交
214 215 216 217
	if (!pdata || !pdata->enable_wakeup)
		return;

	pdata->enable_wakeup(up->dev, enable);
218
}
219
#endif /* CONFIG_PM */
220

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
/*
 * Calculate the absolute difference between the desired and actual baud
 * rate for the given mode.
 */
static inline int calculate_baud_abs_diff(struct uart_port *port,
				unsigned int baud, unsigned int mode)
{
	unsigned int n = port->uartclk / (mode * baud);
	int abs_diff;

	if (n == 0)
		n = 1;

	abs_diff = baud - (port->uartclk / (mode * n));
	if (abs_diff < 0)
		abs_diff = -abs_diff;

	return abs_diff;
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254
/*
 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
 * @port: uart port info
 * @baud: baudrate for which mode needs to be determined
 *
 * Returns true if baud rate is MODE16X and false if MODE13X
 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
 * and Error Rates" determines modes not for all common baud rates.
 * E.g. for 1000000 baud rate mode must be 16x, but according to that
 * table it's determined as 13x.
 */
static bool
serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
{
255 256 257 258
	int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
	int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);

	return (abs_diff_13 >= abs_diff_16);
259 260
}

261 262 263 264 265 266 267 268
/*
 * serial_omap_get_divisor - calculate divisor value
 * @port: uart port info
 * @baud: baudrate for which divisor needs to be calculated.
 */
static unsigned int
serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
{
269
	unsigned int mode;
270

271
	if (!serial_omap_baud_is_mode16(port, baud))
272
		mode = 13;
273
	else
274 275
		mode = 16;
	return port->uartclk/(mode * baud);
276 277 278 279
}

static void serial_omap_enable_ms(struct uart_port *port)
{
280
	struct uart_omap_port *up = to_uart_omap_port(port);
281

282
	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
283

284
	pm_runtime_get_sync(up->dev);
285 286
	up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
287 288
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
289 290 291 292
}

static void serial_omap_stop_tx(struct uart_port *port)
{
293
	struct uart_omap_port *up = to_uart_omap_port(port);
M
Mark Jackson 已提交
294
	int res;
295

296
	pm_runtime_get_sync(up->dev);
M
Mark Jackson 已提交
297

298
	/* Handle RS-485 */
299
	if (port->rs485.flags & SER_RS485_ENABLED) {
300 301 302 303 304 305 306 307 308 309
		if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
			/* THR interrupt is fired when both TX FIFO and TX
			 * shift register are empty. This means there's nothing
			 * left to transmit now, so make sure the THR interrupt
			 * is fired when TX FIFO is below the trigger level,
			 * disable THR interrupts and toggle the RS-485 GPIO
			 * data direction pin if needed.
			 */
			up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
			serial_out(up, UART_OMAP_SCR, up->scr);
310 311
			res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
				1 : 0;
M
Mark Jackson 已提交
312
			if (gpio_get_value(up->rts_gpio) != res) {
313 314 315
				if (port->rs485.delay_rts_after_send > 0)
					mdelay(
					port->rs485.delay_rts_after_send);
M
Mark Jackson 已提交
316 317
				gpio_set_value(up->rts_gpio, res);
			}
318 319 320 321 322 323 324 325 326 327 328 329
		} else {
			/* We're asked to stop, but there's still stuff in the
			 * UART FIFO, so make sure the THR interrupt is fired
			 * when both TX FIFO and TX shift register are empty.
			 * The next THR interrupt (if no transmission is started
			 * in the meantime) will indicate the end of a
			 * transmission. Therefore we _don't_ disable THR
			 * interrupts in this situation.
			 */
			up->scr |= OMAP_UART_SCR_TX_EMPTY;
			serial_out(up, UART_OMAP_SCR, up->scr);
			return;
M
Mark Jackson 已提交
330 331 332
		}
	}

333 334 335 336
	if (up->ier & UART_IER_THRI) {
		up->ier &= ~UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
337

338 339
	if ((port->rs485.flags & SER_RS485_ENABLED) &&
	    !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
340 341 342 343 344 345
		/*
		 * Empty the RX FIFO, we are not interested in anything
		 * received during the half-duplex transmission.
		 */
		serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
		/* Re-enable RX interrupts */
346 347
		up->ier |= UART_IER_RLSI | UART_IER_RDI;
		up->port.read_status_mask |= UART_LSR_DR;
M
Mark Jackson 已提交
348 349 350
		serial_out(up, UART_IER, up->ier);
	}

351 352
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
353 354 355 356
}

static void serial_omap_stop_rx(struct uart_port *port)
{
357
	struct uart_omap_port *up = to_uart_omap_port(port);
358

359
	pm_runtime_get_sync(up->dev);
360
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
361 362
	up->port.read_status_mask &= ~UART_LSR_DR;
	serial_out(up, UART_IER, up->ier);
363 364
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
365 366
}

367
static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
368 369 370 371 372 373 374 375 376 377 378 379 380 381
{
	struct circ_buf *xmit = &up->port.state->xmit;
	int count;

	if (up->port.x_char) {
		serial_out(up, UART_TX, up->port.x_char);
		up->port.icount.tx++;
		up->port.x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
		serial_omap_stop_tx(&up->port);
		return;
	}
382
	count = up->port.fifosize / 4;
383 384 385 386 387 388 389 390
	do {
		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		up->port.icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	} while (--count > 0);

391
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
		uart_write_wakeup(&up->port);

	if (uart_circ_empty(xmit))
		serial_omap_stop_tx(&up->port);
}

static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
{
	if (!(up->ier & UART_IER_THRI)) {
		up->ier |= UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
}

static void serial_omap_start_tx(struct uart_port *port)
{
408
	struct uart_omap_port *up = to_uart_omap_port(port);
M
Mark Jackson 已提交
409
	int res;
410

F
Felipe Balbi 已提交
411
	pm_runtime_get_sync(up->dev);
M
Mark Jackson 已提交
412

413
	/* Handle RS-485 */
414
	if (port->rs485.flags & SER_RS485_ENABLED) {
415 416 417 418
		/* Fire THR interrupts when FIFO is below trigger level */
		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
		serial_out(up, UART_OMAP_SCR, up->scr);

M
Mark Jackson 已提交
419
		/* if rts not already enabled */
420
		res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
M
Mark Jackson 已提交
421 422
		if (gpio_get_value(up->rts_gpio) != res) {
			gpio_set_value(up->rts_gpio, res);
423 424
			if (port->rs485.delay_rts_before_send > 0)
				mdelay(port->rs485.delay_rts_before_send);
M
Mark Jackson 已提交
425 426 427
		}
	}

428 429
	if ((port->rs485.flags & SER_RS485_ENABLED) &&
	    !(port->rs485.flags & SER_RS485_RX_DURING_TX))
M
Mark Jackson 已提交
430 431
		serial_omap_stop_rx(port);

F
Felipe Balbi 已提交
432 433 434
	serial_omap_enable_ier_thri(up);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
435 436
}

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
static void serial_omap_throttle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static void serial_omap_unthrottle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier |= UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
static unsigned int check_modem_status(struct uart_omap_port *up)
{
	unsigned int status;

	status = serial_in(up, UART_MSR);
	status |= up->msr_saved_flags;
	up->msr_saved_flags = 0;
	if ((status & UART_MSR_ANY_DELTA) == 0)
		return status;

	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
	    up->port.state != NULL) {
		if (status & UART_MSR_TERI)
			up->port.icount.rng++;
		if (status & UART_MSR_DDSR)
			up->port.icount.dsr++;
		if (status & UART_MSR_DDCD)
			uart_handle_dcd_change
				(&up->port, status & UART_MSR_DCD);
		if (status & UART_MSR_DCTS)
			uart_handle_cts_change
				(&up->port, status & UART_MSR_CTS);
		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
	}

	return status;
}

493 494 495
static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned int flag;
496 497 498 499
	unsigned char ch = 0;

	if (likely(lsr & UART_LSR_DR))
		ch = serial_in(up, UART_RX);
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558

	up->port.icount.rx++;
	flag = TTY_NORMAL;

	if (lsr & UART_LSR_BI) {
		flag = TTY_BREAK;
		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
		up->port.icount.brk++;
		/*
		 * We do the SysRQ and SAK checking
		 * here because otherwise the break
		 * may get masked by ignore_status_mask
		 * or read_status_mask.
		 */
		if (uart_handle_break(&up->port))
			return;

	}

	if (lsr & UART_LSR_PE) {
		flag = TTY_PARITY;
		up->port.icount.parity++;
	}

	if (lsr & UART_LSR_FE) {
		flag = TTY_FRAME;
		up->port.icount.frame++;
	}

	if (lsr & UART_LSR_OE)
		up->port.icount.overrun++;

#ifdef CONFIG_SERIAL_OMAP_CONSOLE
	if (up->port.line == up->port.cons->index) {
		/* Recover the break flag from console xmit */
		lsr |= up->lsr_break_flag;
	}
#endif
	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
}

static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned char ch = 0;
	unsigned int flag;

	if (!(lsr & UART_LSR_DR))
		return;

	ch = serial_in(up, UART_RX);
	flag = TTY_NORMAL;
	up->port.icount.rx++;

	if (uart_handle_sysrq_char(&up->port, ch))
		return;

	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
}

559 560 561 562 563
/**
 * serial_omap_irq() - This handles the interrupt from one port
 * @irq: uart port irq number
 * @dev_id: uart port info
 */
564
static irqreturn_t serial_omap_irq(int irq, void *dev_id)
565 566 567
{
	struct uart_omap_port *up = dev_id;
	unsigned int iir, lsr;
568
	unsigned int type;
569
	irqreturn_t ret = IRQ_NONE;
570
	int max_count = 256;
571

572
	spin_lock(&up->port.lock);
573
	pm_runtime_get_sync(up->dev);
574 575

	do {
576
		iir = serial_in(up, UART_IIR);
577 578 579
		if (iir & UART_IIR_NO_INT)
			break;

580
		ret = IRQ_HANDLED;
581 582 583 584 585 586 587 588 589 590
		lsr = serial_in(up, UART_LSR);

		/* extract IRQ type from IIR register */
		type = iir & 0x3e;

		switch (type) {
		case UART_IIR_MSI:
			check_modem_status(up);
			break;
		case UART_IIR_THRI:
591
			transmit_chars(up, lsr);
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
			break;
		case UART_IIR_RX_TIMEOUT:
			/* FALLTHROUGH */
		case UART_IIR_RDI:
			serial_omap_rdi(up, lsr);
			break;
		case UART_IIR_RLSI:
			serial_omap_rlsi(up, lsr);
			break;
		case UART_IIR_CTS_RTS_DSR:
			/* simply try again */
			break;
		case UART_IIR_XOFF:
			/* FALLTHROUGH */
		default:
			break;
		}
609
	} while (max_count--);
610

611
	spin_unlock(&up->port.lock);
612

J
Jiri Slaby 已提交
613
	tty_flip_buffer_push(&up->port.state->port);
614

615 616
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
617
	up->port_activity = jiffies;
618

619
	return ret;
620 621 622 623
}

static unsigned int serial_omap_tx_empty(struct uart_port *port)
{
624
	struct uart_omap_port *up = to_uart_omap_port(port);
625 626 627
	unsigned long flags = 0;
	unsigned int ret = 0;

628
	pm_runtime_get_sync(up->dev);
629
	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
630 631 632
	spin_lock_irqsave(&up->port.lock, flags);
	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
	spin_unlock_irqrestore(&up->port.lock, flags);
633 634
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
635 636 637 638 639
	return ret;
}

static unsigned int serial_omap_get_mctrl(struct uart_port *port)
{
640
	struct uart_omap_port *up = to_uart_omap_port(port);
641
	unsigned int status;
642 643
	unsigned int ret = 0;

644
	pm_runtime_get_sync(up->dev);
645
	status = check_modem_status(up);
646 647
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
648

649
	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
650 651 652 653 654 655 656 657 658 659 660 661 662 663

	if (status & UART_MSR_DCD)
		ret |= TIOCM_CAR;
	if (status & UART_MSR_RI)
		ret |= TIOCM_RNG;
	if (status & UART_MSR_DSR)
		ret |= TIOCM_DSR;
	if (status & UART_MSR_CTS)
		ret |= TIOCM_CTS;
	return ret;
}

static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
664
	struct uart_omap_port *up = to_uart_omap_port(port);
P
Peter Hurley 已提交
665
	unsigned char mcr = 0, old_mcr, lcr;
666

667
	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
668 669 670 671 672 673 674 675 676 677 678
	if (mctrl & TIOCM_RTS)
		mcr |= UART_MCR_RTS;
	if (mctrl & TIOCM_DTR)
		mcr |= UART_MCR_DTR;
	if (mctrl & TIOCM_OUT1)
		mcr |= UART_MCR_OUT1;
	if (mctrl & TIOCM_OUT2)
		mcr |= UART_MCR_OUT2;
	if (mctrl & TIOCM_LOOP)
		mcr |= UART_MCR_LOOP;

679
	pm_runtime_get_sync(up->dev);
680 681 682 683
	old_mcr = serial_in(up, UART_MCR);
	old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
		     UART_MCR_DTR | UART_MCR_RTS);
	up->mcr = old_mcr | mcr;
684
	serial_out(up, UART_MCR, up->mcr);
P
Peter Hurley 已提交
685 686 687 688 689 690 691

	/* Turn off autoRTS if RTS is lowered; restore autoRTS if RTS raised */
	lcr = serial_in(up, UART_LCR);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
		up->efr |= UART_EFR_RTS;
	else
692
		up->efr &= ~UART_EFR_RTS;
P
Peter Hurley 已提交
693 694 695
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, lcr);

696 697
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
698 699 700 701
}

static void serial_omap_break_ctl(struct uart_port *port, int break_state)
{
702
	struct uart_omap_port *up = to_uart_omap_port(port);
703 704
	unsigned long flags = 0;

705
	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
706
	pm_runtime_get_sync(up->dev);
707 708 709 710 711 712 713
	spin_lock_irqsave(&up->port.lock, flags);
	if (break_state == -1)
		up->lcr |= UART_LCR_SBC;
	else
		up->lcr &= ~UART_LCR_SBC;
	serial_out(up, UART_LCR, up->lcr);
	spin_unlock_irqrestore(&up->port.lock, flags);
714 715
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
716 717 718 719
}

static int serial_omap_startup(struct uart_port *port)
{
720
	struct uart_omap_port *up = to_uart_omap_port(port);
721 722 723 724 725 726 727 728 729 730 731
	unsigned long flags = 0;
	int retval;

	/*
	 * Allocate the IRQ
	 */
	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
				up->name, up);
	if (retval)
		return retval;

732 733
	/* Optional wake-up IRQ */
	if (up->wakeirq) {
734
		retval = dev_pm_set_dedicated_wake_irq(up->dev, up->wakeirq);
735 736 737 738 739 740
		if (retval) {
			free_irq(up->port.irq, up);
			return retval;
		}
	}

741
	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
742

743
	pm_runtime_get_sync(up->dev);
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
	/*
	 * Clear the FIFO buffers and disable them.
	 * (they will be reenabled in set_termios())
	 */
	serial_omap_clear_fifos(up);

	/*
	 * Clear the interrupt registers.
	 */
	(void) serial_in(up, UART_LSR);
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
	(void) serial_in(up, UART_IIR);
	(void) serial_in(up, UART_MSR);

	/*
	 * Now, initialize the UART
	 */
	serial_out(up, UART_LCR, UART_LCR_WLEN8);
	spin_lock_irqsave(&up->port.lock, flags);
	/*
	 * Most PC uarts need OUT2 raised to enable interrupts.
	 */
	up->port.mctrl |= TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	up->msr_saved_flags = 0;
	/*
	 * Finally, enable interrupts. Note: Modem status interrupts
	 * are set via set_termios(), which will be occurring imminently
	 * anyway, so we don't enable them here.
	 */
	up->ier = UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);

780
	/* Enable module level wake up */
781 782 783 784 785
	up->wer = OMAP_UART_WER_MOD_WKUP;
	if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
		up->wer |= OMAP_UART_TX_WAKEUP_EN;

	serial_out(up, UART_OMAP_WER, up->wer);
786

787 788
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
789 790 791 792 793 794
	up->port_activity = jiffies;
	return 0;
}

static void serial_omap_shutdown(struct uart_port *port)
{
795
	struct uart_omap_port *up = to_uart_omap_port(port);
796 797
	unsigned long flags = 0;

798
	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
799

800
	pm_runtime_get_sync(up->dev);
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	/*
	 * Disable interrupts from this port
	 */
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	spin_lock_irqsave(&up->port.lock, flags);
	up->port.mctrl &= ~TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	/*
	 * Disable break condition and FIFOs
	 */
	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
	serial_omap_clear_fifos(up);

	/*
	 * Read data port to reset things, and then free the irq
	 */
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
823

824 825
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
826
	free_irq(up->port.irq, up);
827
	dev_pm_clear_wake_irq(up->dev);
828 829
}

830 831 832 833 834 835 836 837
static void serial_omap_uart_qos_work(struct work_struct *work)
{
	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
						qos_work);

	pm_qos_update_request(&up->pm_qos_request, up->latency);
}

838 839 840 841
static void
serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
			struct ktermios *old)
{
842
	struct uart_omap_port *up = to_uart_omap_port(port);
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	unsigned char cval = 0;
	unsigned long flags = 0;
	unsigned int baud, quot;

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		cval = UART_LCR_WLEN5;
		break;
	case CS6:
		cval = UART_LCR_WLEN6;
		break;
	case CS7:
		cval = UART_LCR_WLEN7;
		break;
	default:
	case CS8:
		cval = UART_LCR_WLEN8;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		cval |= UART_LCR_STOP;
	if (termios->c_cflag & PARENB)
		cval |= UART_LCR_PARITY;
	if (!(termios->c_cflag & PARODD))
		cval |= UART_LCR_EPAR;
869 870
	if (termios->c_cflag & CMSPAR)
		cval |= UART_LCR_SPAR;
871 872 873 874 875 876 877 878

	/*
	 * Ask the core to calculate the divisor for us.
	 */

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
	quot = serial_omap_get_divisor(port, baud);

879
	/* calculate wakeup latency constraint */
880
	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
881 882 883
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);

884 885 886 887
	up->dll = quot & 0xff;
	up->dlh = quot >> 8;
	up->mdr1 = UART_OMAP_MDR1_DISABLE;

888 889 890 891 892 893 894
	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
			UART_FCR_ENABLE_FIFO;

	/*
	 * Ok, we're now changing the port state. Do it with
	 * interrupts disabled.
	 */
895
	pm_runtime_get_sync(up->dev);
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	spin_lock_irqsave(&up->port.lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
	if (termios->c_iflag & INPCK)
		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
	if (termios->c_iflag & (BRKINT | PARMRK))
		up->port.read_status_mask |= UART_LSR_BI;

	/*
	 * Characters to ignore
	 */
	up->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
	if (termios->c_iflag & IGNBRK) {
		up->port.ignore_status_mask |= UART_LSR_BI;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			up->port.ignore_status_mask |= UART_LSR_OE;
	}

	/*
	 * ignore all characters if CREAD is not set
	 */
	if ((termios->c_cflag & CREAD) == 0)
		up->port.ignore_status_mask |= UART_LSR_DR;

	/*
	 * Modem status interrupts
	 */
	up->ier &= ~UART_IER_MSI;
	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
		up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_LCR, cval);		/* reset DLAB */
939
	up->lcr = cval;
940
	up->scr = 0;
941 942 943 944 945 946 947

	/* FIFOs and DMA Settings */

	/* FCR can be changed only when the
	 * baud clock is not running
	 * DLL_REG and DLH_REG set to 0.
	 */
948
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
949 950 951 952
	serial_out(up, UART_DLL, 0);
	serial_out(up, UART_DLM, 0);
	serial_out(up, UART_LCR, 0);

953
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
954

955
	up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
956
	up->efr &= ~UART_EFR_SCD;
957 958
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

959
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
960
	up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
961 962
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
	/* FIFO ENABLE, DMA MODE */
963

964 965 966 967 968 969 970 971 972 973 974
	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
	/*
	 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
	 * sets Enables the granularity of 1 for TRIGGER RX
	 * level. Along with setting RX FIFO trigger level
	 * to 1 (as noted below, 16 characters) and TLR[3:0]
	 * to zero this will result RX FIFO threshold level
	 * to 1 character, instead of 16 as noted in comment
	 * below.
	 */

975
	/* Set receive FIFO threshold to 16 characters and
976
	 * transmit FIFO threshold to 32 spaces
977
	 */
F
Felipe Balbi 已提交
978
	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
979 980 981
	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
		UART_FCR_ENABLE_FIFO;
982

983 984 985
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);

986 987
	serial_out(up, UART_OMAP_SCR, up->scr);

988
	/* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
989
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
990
	serial_out(up, UART_MCR, up->mcr);
991 992 993
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
994 995 996

	/* Protocol, Baud Rate, and Interrupt Settings */

997 998 999 1000 1001
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);

1002
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1003 1004 1005 1006
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, 0);
1007
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1008

1009 1010
	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
1011 1012 1013

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, up->ier);
1014
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1015 1016 1017 1018

	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, cval);

1019
	if (!serial_omap_baud_is_mode16(port, baud))
1020
		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
1021
	else
1022 1023
		up->mdr1 = UART_OMAP_MDR1_16X_MODE;

1024 1025 1026 1027
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1028

1029
	/* Configure flow control */
R
Russell King 已提交
1030
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1031 1032 1033 1034 1035 1036

	/* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);

	/* Enable access to TCR/TLR */
R
Russell King 已提交
1037 1038 1039
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
1040

R
Russell King 已提交
1041
	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
1042

1043 1044
	up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);

R
Russell King 已提交
1045
	if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
P
Peter Hurley 已提交
1046
		/* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
1047
		up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
P
Peter Hurley 已提交
1048
		up->efr |= UART_EFR_CTS;
1049 1050 1051
	} else {
		/* Disable AUTORTS and AUTOCTS */
		up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
1052 1053
	}

1054 1055 1056
	if (up->port.flags & UPF_SOFT_FLOW) {
		/* clear SW control mode bits */
		up->efr &= OMAP_UART_SW_CLR;
1057

1058 1059
		/*
		 * IXON Flag:
1060 1061
		 * Enable XON/XOFF flow control on input.
		 * Receiver compares XON1, XOFF1.
1062 1063
		 */
		if (termios->c_iflag & IXON)
1064
			up->efr |= OMAP_UART_SW_RX;
1065

1066 1067
		/*
		 * IXOFF Flag:
1068 1069
		 * Enable XON/XOFF flow control on output.
		 * Transmit XON1, XOFF1
1070
		 */
1071 1072
		if (termios->c_iflag & IXOFF) {
			up->port.status |= UPSTAT_AUTOXOFF;
1073
			up->efr |= OMAP_UART_SW_TX;
1074
		}
1075

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
		/*
		 * IXANY Flag:
		 * Enable any character to restart output.
		 * Operation resumes after receiving any
		 * character after recognition of the XOFF character
		 */
		if (termios->c_iflag & IXANY)
			up->mcr |= UART_MCR_XONANY;
		else
			up->mcr &= ~UART_MCR_XONANY;
1086
	}
R
Russell King 已提交
1087
	serial_out(up, UART_MCR, up->mcr);
R
Russell King 已提交
1088 1089 1090
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1091 1092 1093 1094

	serial_omap_set_mctrl(&up->port, up->port.mctrl);

	spin_unlock_irqrestore(&up->port.lock, flags);
1095 1096
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1097
	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
1098 1099 1100 1101 1102 1103
}

static void
serial_omap_pm(struct uart_port *port, unsigned int state,
	       unsigned int oldstate)
{
1104
	struct uart_omap_port *up = to_uart_omap_port(port);
1105 1106
	unsigned char efr;

1107
	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1108

1109
	pm_runtime_get_sync(up->dev);
1110
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1111 1112 1113 1114 1115
	efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, 0);

	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1116
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1117 1118
	serial_out(up, UART_EFR, efr);
	serial_out(up, UART_LCR, 0);
1119

1120 1121
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
}

static void serial_omap_release_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_release_port+\n");
}

static int serial_omap_request_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_request_port+\n");
	return 0;
}

static void serial_omap_config_port(struct uart_port *port, int flags)
{
1137
	struct uart_omap_port *up = to_uart_omap_port(port);
1138 1139

	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1140
							up->port.line);
1141
	up->port.type = PORT_OMAP;
1142
	up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
}

static int
serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	/* we don't want the core code to modify any port params */
	dev_dbg(port->dev, "serial_omap_verify_port+\n");
	return -EINVAL;
}

static const char *
serial_omap_type(struct uart_port *port)
{
1156
	struct uart_omap_port *up = to_uart_omap_port(port);
1157

1158
	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1159 1160 1161 1162 1163
	return up->name;
}

#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)

1164
static void __maybe_unused wait_for_xmitr(struct uart_omap_port *up)
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
{
	unsigned int status, tmout = 10000;

	/* Wait up to 10ms for the character(s) to be sent. */
	do {
		status = serial_in(up, UART_LSR);

		if (status & UART_LSR_BI)
			up->lsr_break_flag = UART_LSR_BI;

		if (--tmout == 0)
			break;
		udelay(1);
	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);

	/* Wait up to 1s for flow control if necessary */
	if (up->port.flags & UPF_CONS_FLOW) {
		tmout = 1000000;
		for (tmout = 1000000; tmout; tmout--) {
			unsigned int msr = serial_in(up, UART_MSR);

			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
			if (msr & UART_MSR_CTS)
				break;

			udelay(1);
		}
	}
}

1195 1196 1197 1198
#ifdef CONFIG_CONSOLE_POLL

static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
{
1199
	struct uart_omap_port *up = to_uart_omap_port(port);
1200

1201
	pm_runtime_get_sync(up->dev);
1202 1203
	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
1204 1205
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1206 1207 1208 1209
}

static int serial_omap_poll_get_char(struct uart_port *port)
{
1210
	struct uart_omap_port *up = to_uart_omap_port(port);
1211
	unsigned int status;
1212

1213
	pm_runtime_get_sync(up->dev);
1214
	status = serial_in(up, UART_LSR);
1215 1216 1217 1218
	if (!(status & UART_LSR_DR)) {
		status = NO_POLL_CHAR;
		goto out;
	}
1219

1220
	status = serial_in(up, UART_RX);
1221 1222

out:
1223 1224
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1225

1226
	return status;
1227 1228 1229 1230 1231 1232
}

#endif /* CONFIG_CONSOLE_POLL */

#ifdef CONFIG_SERIAL_OMAP_CONSOLE

1233
#ifdef CONFIG_SERIAL_EARLYCON
1234
static unsigned int omap_serial_early_in(struct uart_port *port, int offset)
1235 1236 1237 1238 1239
{
	offset <<= port->regshift;
	return readw(port->membase + offset);
}

1240 1241
static void omap_serial_early_out(struct uart_port *port, int offset,
				  int value)
1242 1243 1244 1245 1246
{
	offset <<= port->regshift;
	writew(value, port->membase + offset);
}

1247
static void omap_serial_early_putc(struct uart_port *port, int c)
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
{
	unsigned int status;

	for (;;) {
		status = omap_serial_early_in(port, UART_LSR);
		if ((status & BOTH_EMPTY) == BOTH_EMPTY)
			break;
		cpu_relax();
	}
	omap_serial_early_out(port, UART_TX, c);
}

1260 1261
static void early_omap_serial_write(struct console *console, const char *s,
				    unsigned int count)
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
{
	struct earlycon_device *device = console->data;
	struct uart_port *port = &device->port;

	uart_console_write(port, s, count, omap_serial_early_putc);
}

static int __init early_omap_serial_setup(struct earlycon_device *device,
					  const char *options)
{
	struct uart_port *port = &device->port;

	if (!(device->port.membase || device->port.iobase))
		return -ENODEV;

	port->regshift = 2;
	device->con->write = early_omap_serial_write;
	return 0;
}

OF_EARLYCON_DECLARE(omapserial, "ti,omap2-uart", early_omap_serial_setup);
OF_EARLYCON_DECLARE(omapserial, "ti,omap3-uart", early_omap_serial_setup);
OF_EARLYCON_DECLARE(omapserial, "ti,omap4-uart", early_omap_serial_setup);
#endif /* CONFIG_SERIAL_EARLYCON */

1287
static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1288 1289 1290

static struct uart_driver serial_omap_reg;

1291 1292
static void serial_omap_console_putchar(struct uart_port *port, int ch)
{
1293
	struct uart_omap_port *up = to_uart_omap_port(port);
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307

	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
}

static void
serial_omap_console_write(struct console *co, const char *s,
		unsigned int count)
{
	struct uart_omap_port *up = serial_omap_console_ports[co->index];
	unsigned long flags;
	unsigned int ier;
	int locked = 1;

1308
	pm_runtime_get_sync(up->dev);
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	local_irq_save(flags);
	if (up->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&up->port.lock);
	else
		spin_lock(&up->port.lock);

	/*
	 * First save the IER then disable the interrupts
	 */
	ier = serial_in(up, UART_IER);
	serial_out(up, UART_IER, 0);

	uart_console_write(&up->port, s, count, serial_omap_console_putchar);

	/*
	 * Finally, wait for transmitter to become empty
	 * and restore the IER
	 */
	wait_for_xmitr(up);
	serial_out(up, UART_IER, ier);
	/*
	 * The receive handling will happen properly because the
	 * receive ready bit will still be set; it is not cleared
	 * on read.  However, modem control will not, we must
	 * call it if we have saved something in the saved flags
	 * while processing with interrupts off.
	 */
	if (up->msr_saved_flags)
		check_modem_status(up);

1342 1343
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
	if (locked)
		spin_unlock(&up->port.lock);
	local_irq_restore(flags);
}

static int __init
serial_omap_console_setup(struct console *co, char *options)
{
	struct uart_omap_port *up;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

	if (serial_omap_console_ports[co->index] == NULL)
		return -ENODEV;
	up = serial_omap_console_ports[co->index];

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(&up->port, co, baud, parity, bits, flow);
}

static struct console serial_omap_console = {
	.name		= OMAP_SERIAL_NAME,
	.write		= serial_omap_console_write,
	.device		= uart_console_device,
	.setup		= serial_omap_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &serial_omap_reg,
};

static void serial_omap_add_console_port(struct uart_omap_port *up)
{
1380
	serial_omap_console_ports[up->port.line] = up;
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
}

#define OMAP_CONSOLE	(&serial_omap_console)

#else

#define OMAP_CONSOLE	NULL

static inline void serial_omap_add_console_port(struct uart_omap_port *up)
{}

#endif

M
Mark Jackson 已提交
1394
/* Enable or disable the rs485 support */
1395
static int
1396
serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485)
M
Mark Jackson 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned int mode;
	int val;

	pm_runtime_get_sync(up->dev);

	/* Disable interrupts from this port */
	mode = up->ier;
	up->ier = 0;
	serial_out(up, UART_IER, 0);

1409 1410 1411 1412
	/* Clamp the delays to [0, 100ms] */
	rs485->delay_rts_before_send = min(rs485->delay_rts_before_send, 100U);
	rs485->delay_rts_after_send  = min(rs485->delay_rts_after_send, 100U);

M
Mark Jackson 已提交
1413
	/* store new config */
1414
	port->rs485 = *rs485;
M
Mark Jackson 已提交
1415 1416 1417 1418 1419 1420 1421

	/*
	 * Just as a precaution, only allow rs485
	 * to be enabled if the gpio pin is valid
	 */
	if (gpio_is_valid(up->rts_gpio)) {
		/* enable / disable rts */
1422
		val = (port->rs485.flags & SER_RS485_ENABLED) ?
M
Mark Jackson 已提交
1423
			SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1424
		val = (port->rs485.flags & val) ? 1 : 0;
M
Mark Jackson 已提交
1425 1426
		gpio_set_value(up->rts_gpio, val);
	} else
1427
		port->rs485.flags &= ~SER_RS485_ENABLED;
M
Mark Jackson 已提交
1428 1429 1430 1431 1432

	/* Enable interrupts */
	up->ier = mode;
	serial_out(up, UART_IER, up->ier);

1433 1434 1435
	/* If RS-485 is disabled, make sure the THR interrupt is fired when
	 * TX FIFO is below the trigger level.
	 */
1436
	if (!(port->rs485.flags & SER_RS485_ENABLED) &&
1437 1438 1439 1440 1441
	    (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
		serial_out(up, UART_OMAP_SCR, up->scr);
	}

M
Mark Jackson 已提交
1442 1443 1444 1445 1446 1447
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);

	return 0;
}

1448
static const struct uart_ops serial_omap_pops = {
1449 1450 1451 1452 1453
	.tx_empty	= serial_omap_tx_empty,
	.set_mctrl	= serial_omap_set_mctrl,
	.get_mctrl	= serial_omap_get_mctrl,
	.stop_tx	= serial_omap_stop_tx,
	.start_tx	= serial_omap_start_tx,
1454 1455
	.throttle	= serial_omap_throttle,
	.unthrottle	= serial_omap_unthrottle,
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	.stop_rx	= serial_omap_stop_rx,
	.enable_ms	= serial_omap_enable_ms,
	.break_ctl	= serial_omap_break_ctl,
	.startup	= serial_omap_startup,
	.shutdown	= serial_omap_shutdown,
	.set_termios	= serial_omap_set_termios,
	.pm		= serial_omap_pm,
	.type		= serial_omap_type,
	.release_port	= serial_omap_release_port,
	.request_port	= serial_omap_request_port,
	.config_port	= serial_omap_config_port,
	.verify_port	= serial_omap_verify_port,
1468 1469 1470 1471
#ifdef CONFIG_CONSOLE_POLL
	.poll_put_char  = serial_omap_poll_put_char,
	.poll_get_char  = serial_omap_poll_get_char,
#endif
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
};

static struct uart_driver serial_omap_reg = {
	.owner		= THIS_MODULE,
	.driver_name	= "OMAP-SERIAL",
	.dev_name	= OMAP_SERIAL_NAME,
	.nr		= OMAP_MAX_HSUART_PORTS,
	.cons		= OMAP_CONSOLE,
};

1482
#ifdef CONFIG_PM_SLEEP
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
static int serial_omap_prepare(struct device *dev)
{
	struct uart_omap_port *up = dev_get_drvdata(dev);

	up->is_suspending = true;

	return 0;
}

static void serial_omap_complete(struct device *dev)
{
	struct uart_omap_port *up = dev_get_drvdata(dev);

	up->is_suspending = false;
}

1499
static int serial_omap_suspend(struct device *dev)
1500
{
1501
	struct uart_omap_port *up = dev_get_drvdata(dev);
1502

1503
	uart_suspend_port(&serial_omap_reg, &up->port);
1504
	flush_work(&up->qos_work);
1505

1506 1507 1508 1509 1510
	if (device_may_wakeup(dev))
		serial_omap_enable_wakeup(up, true);
	else
		serial_omap_enable_wakeup(up, false);

1511 1512 1513
	return 0;
}

1514
static int serial_omap_resume(struct device *dev)
1515
{
1516
	struct uart_omap_port *up = dev_get_drvdata(dev);
1517

1518 1519 1520
	if (device_may_wakeup(dev))
		serial_omap_enable_wakeup(up, false);

1521 1522
	uart_resume_port(&serial_omap_reg, &up->port);

1523 1524
	return 0;
}
1525 1526
#else
#define serial_omap_prepare NULL
1527
#define serial_omap_complete NULL
1528
#endif /* CONFIG_PM_SLEEP */
1529

B
Bill Pemberton 已提交
1530
static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1531 1532 1533 1534
{
	u32 mvr, scheme;
	u16 revision, major, minor;

1535
	mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554

	/* Check revision register scheme */
	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;

	switch (scheme) {
	case 0: /* Legacy Scheme: OMAP2/3 */
		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
		break;
	case 1:
		/* New Scheme: OMAP4+ */
		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
					OMAP_UART_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
		break;
	default:
1555
		dev_warn(up->dev,
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
			"Unknown %s revision, defaulting to highest\n",
			up->name);
		/* highest possible revision */
		major = 0xff;
		minor = 0xff;
	}

	/* normalize revision for the driver */
	revision = UART_BUILD_REVISION(major, minor);

	switch (revision) {
	case OMAP_UART_REV_46:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_52:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
1574
		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1575 1576 1577
		break;
	case OMAP_UART_REV_63:
		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1578
		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1579 1580 1581 1582 1583 1584
		break;
	default:
		break;
	}
}

B
Bill Pemberton 已提交
1585
static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1586 1587 1588 1589 1590 1591 1592 1593 1594
{
	struct omap_uart_port_info *omap_up_info;

	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
	if (!omap_up_info)
		return NULL; /* out of memory */

	of_property_read_u32(dev->of_node, "clock-frequency",
					 &omap_up_info->uartclk);
1595 1596 1597

	omap_up_info->flags = UPF_BOOT_AUTOCONF;

1598 1599 1600
	return omap_up_info;
}

M
Mark Jackson 已提交
1601 1602 1603
static int serial_omap_probe_rs485(struct uart_omap_port *up,
				   struct device_node *np)
{
1604
	struct serial_rs485 *rs485conf = &up->port.rs485;
M
Mark Jackson 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	enum of_gpio_flags flags;
	int ret;

	rs485conf->flags = 0;
	up->rts_gpio = -EINVAL;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "rs485-rts-active-high"))
		rs485conf->flags |= SER_RS485_RTS_ON_SEND;
	else
		rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;

	/* check for tx enable gpio */
	up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
	if (gpio_is_valid(up->rts_gpio)) {
1622
		ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
M
Mark Jackson 已提交
1623 1624 1625 1626 1627 1628
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(up->rts_gpio,
					    flags & SER_RS485_RTS_AFTER_SEND);
		if (ret < 0)
			return ret;
1629 1630 1631
	} else if (up->rts_gpio == -EPROBE_DEFER) {
		return -EPROBE_DEFER;
	} else {
M
Mark Jackson 已提交
1632
		up->rts_gpio = -EINVAL;
1633
	}
M
Mark Jackson 已提交
1634

1635
	of_get_rs485_mode(np, rs485conf);
M
Mark Jackson 已提交
1636 1637 1638 1639

	return 0;
}

B
Bill Pemberton 已提交
1640
static int serial_omap_probe(struct platform_device *pdev)
1641
{
J
Jingoo Han 已提交
1642
	struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
1643 1644
	struct uart_omap_port *up;
	struct resource *mem;
1645
	void __iomem *base;
1646 1647 1648
	int uartirq = 0;
	int wakeirq = 0;
	int ret;
1649

1650
	/* The optional wakeirq may be specified in the board dts file */
1651
	if (pdev->dev.of_node) {
1652 1653 1654 1655
		uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
		if (!uartirq)
			return -EPROBE_DEFER;
		wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
1656
		omap_up_info = of_get_uart_port_info(&pdev->dev);
1657
		pdev->dev.platform_data = omap_up_info;
1658
	} else {
1659 1660 1661
		uartirq = platform_get_irq(pdev, 0);
		if (uartirq < 0)
			return -EPROBE_DEFER;
1662
	}
1663

1664 1665 1666
	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
	if (!up)
		return -ENOMEM;
1667

1668 1669 1670 1671
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	base = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(base))
		return PTR_ERR(base);
1672

1673
	up->dev = &pdev->dev;
1674 1675 1676
	up->port.dev = &pdev->dev;
	up->port.type = PORT_OMAP;
	up->port.iotype = UPIO_MEM;
1677
	up->port.irq = uartirq;
1678 1679 1680 1681
	up->port.regshift = 2;
	up->port.fifosize = 64;
	up->port.ops = &serial_omap_pops;

1682
	if (pdev->dev.of_node)
1683
		ret = of_alias_get_id(pdev->dev.of_node, "serial");
1684
	else
1685
		ret = pdev->id;
1686

1687
	if (ret < 0) {
1688
		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1689
			ret);
1690
		goto err_port_line;
1691
	}
1692
	up->port.line = ret;
1693

1694 1695 1696 1697 1698 1699 1700
	if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
		dev_err(&pdev->dev, "uart ID %d >  MAX %d.\n", up->port.line,
			OMAP_MAX_HSUART_PORTS);
		ret = -ENXIO;
		goto err_port_line;
	}

1701 1702 1703 1704 1705
	up->wakeirq = wakeirq;
	if (!up->wakeirq)
		dev_info(up->port.dev, "no wakeirq for uart%d\n",
			 up->port.line);

M
Mark Jackson 已提交
1706 1707 1708 1709
	ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
	if (ret < 0)
		goto err_rs485;

1710
	sprintf(up->name, "OMAP UART%d", up->port.line);
1711
	up->port.mapbase = mem->start;
1712
	up->port.membase = base;
1713 1714
	up->port.flags = omap_up_info->flags;
	up->port.uartclk = omap_up_info->uartclk;
1715
	up->port.rs485_config = serial_omap_config_rs485;
1716 1717
	if (!up->port.uartclk) {
		up->port.uartclk = DEFAULT_CLK_SPEED;
1718
		dev_warn(&pdev->dev,
P
Philippe Proulx 已提交
1719
			 "No clock speed specified: using default: %d\n",
1720
			 DEFAULT_CLK_SPEED);
1721
	}
1722

1723 1724 1725 1726 1727 1728
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	pm_qos_add_request(&up->pm_qos_request,
		PM_QOS_CPU_DMA_LATENCY, up->latency);
	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);

1729
	platform_set_drvdata(pdev, up);
1730 1731
	if (omap_up_info->autosuspend_timeout == 0)
		omap_up_info->autosuspend_timeout = -1;
F
Felipe Balbi 已提交
1732

1733
	device_init_wakeup(up->dev, true);
1734 1735
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev,
1736
			omap_up_info->autosuspend_timeout);
1737 1738

	pm_runtime_irq_safe(&pdev->dev);
1739 1740
	pm_runtime_enable(&pdev->dev);

1741 1742
	pm_runtime_get_sync(&pdev->dev);

1743 1744
	omap_serial_fill_features_erratas(up);

1745
	ui[up->port.line] = up;
1746 1747 1748 1749
	serial_omap_add_console_port(up);

	ret = uart_add_one_port(&serial_omap_reg, &up->port);
	if (ret != 0)
1750
		goto err_add_port;
1751

1752 1753
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1754
	return 0;
1755 1756

err_add_port:
1757 1758
	pm_runtime_dont_use_autosuspend(&pdev->dev);
	pm_runtime_put_sync(&pdev->dev);
1759
	pm_runtime_disable(&pdev->dev);
1760 1761
	pm_qos_remove_request(&up->pm_qos_request);
	device_init_wakeup(up->dev, false);
M
Mark Jackson 已提交
1762
err_rs485:
1763
err_port_line:
1764 1765 1766
	return ret;
}

B
Bill Pemberton 已提交
1767
static int serial_omap_remove(struct platform_device *dev)
1768 1769 1770
{
	struct uart_omap_port *up = platform_get_drvdata(dev);

1771 1772 1773 1774 1775
	pm_runtime_get_sync(up->dev);

	uart_remove_one_port(&serial_omap_reg, &up->port);

	pm_runtime_dont_use_autosuspend(up->dev);
1776
	pm_runtime_put_sync(up->dev);
1777 1778
	pm_runtime_disable(up->dev);
	pm_qos_remove_request(&up->pm_qos_request);
1779
	device_init_wakeup(&dev->dev, false);
1780 1781 1782 1783

	return 0;
}

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
/*
 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
{
	u8 timeout = 255;

	serial_out(up, UART_OMAP_MDR1, mdr1);
	udelay(2);
	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
1810
			dev_crit(up->dev, "Errata i202: timedout %x\n",
1811 1812 1813 1814 1815 1816 1817
						serial_in(up, UART_LSR));
			break;
		}
		udelay(1);
	}
}

1818
#ifdef CONFIG_PM
1819 1820
static void serial_omap_restore_context(struct uart_omap_port *up)
{
1821 1822 1823 1824 1825
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
	else
		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

1826 1827 1828 1829 1830
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
	serial_out(up, UART_EFR, UART_EFR_ECB);
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, 0x0);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1831 1832
	serial_out(up, UART_DLL, up->dll);
	serial_out(up, UART_DLM, up->dlh);
1833 1834 1835 1836 1837 1838
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1839
	serial_out(up, UART_OMAP_SCR, up->scr);
1840 1841
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1842 1843 1844 1845
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1846
	serial_out(up, UART_OMAP_WER, up->wer);
1847 1848
}

1849 1850
static int serial_omap_runtime_suspend(struct device *dev)
{
1851 1852
	struct uart_omap_port *up = dev_get_drvdata(dev);

1853 1854 1855
	if (!up)
		return -EINVAL;

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	/*
	* When using 'no_console_suspend', the console UART must not be
	* suspended. Since driver suspend is managed by runtime suspend,
	* preventing runtime suspend (by returning error) will keep device
	* active during suspend.
	*/
	if (up->is_suspending && !console_suspend_enabled &&
	    uart_console(&up->port))
		return -EBUSY;

1866
	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1867

1868
	serial_omap_enable_wakeup(up, true);
1869

1870 1871 1872
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	schedule_work(&up->qos_work);

1873 1874 1875
	return 0;
}

1876 1877
static int serial_omap_runtime_resume(struct device *dev)
{
1878 1879
	struct uart_omap_port *up = dev_get_drvdata(dev);

1880
	int loss_cnt = serial_omap_get_context_loss_count(up);
1881

1882 1883
	serial_omap_enable_wakeup(up, false);

1884
	if (loss_cnt < 0) {
1885
		dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
1886
			loss_cnt);
1887
		serial_omap_restore_context(up);
1888 1889 1890
	} else if (up->context_loss_cnt != loss_cnt) {
		serial_omap_restore_context(up);
	}
1891 1892
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);
1893

1894 1895
	return 0;
}
1896 1897 1898 1899 1900 1901
#endif

static const struct dev_pm_ops serial_omap_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
				serial_omap_runtime_resume, NULL)
1902 1903
	.prepare        = serial_omap_prepare,
	.complete       = serial_omap_complete,
1904 1905
};

1906 1907 1908 1909 1910 1911 1912 1913 1914
#if defined(CONFIG_OF)
static const struct of_device_id omap_serial_of_match[] = {
	{ .compatible = "ti,omap2-uart" },
	{ .compatible = "ti,omap3-uart" },
	{ .compatible = "ti,omap4-uart" },
	{},
};
MODULE_DEVICE_TABLE(of, omap_serial_of_match);
#endif
1915 1916 1917

static struct platform_driver serial_omap_driver = {
	.probe          = serial_omap_probe,
1918
	.remove         = serial_omap_remove,
1919
	.driver		= {
1920
		.name	= OMAP_SERIAL_DRIVER_NAME,
1921
		.pm	= &serial_omap_dev_pm_ops,
1922
		.of_match_table = of_match_ptr(omap_serial_of_match),
1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	},
};

static int __init serial_omap_init(void)
{
	int ret;

	ret = uart_register_driver(&serial_omap_reg);
	if (ret != 0)
		return ret;
	ret = platform_driver_register(&serial_omap_driver);
	if (ret != 0)
		uart_unregister_driver(&serial_omap_reg);
	return ret;
}

static void __exit serial_omap_exit(void)
{
	platform_driver_unregister(&serial_omap_driver);
	uart_unregister_driver(&serial_omap_reg);
}

module_init(serial_omap_init);
module_exit(serial_omap_exit);

MODULE_DESCRIPTION("OMAP High Speed UART driver");
MODULE_LICENSE("GPL");
MODULE_AUTHOR("Texas Instruments Inc");