omap-serial.c 48.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Driver for OMAP-UART controller.
 * Based on drivers/serial/8250.c
 *
 * Copyright (C) 2010 Texas Instruments.
 *
 * Authors:
 *	Govindraj R	<govindraj.raja@ti.com>
 *	Thara Gopinath	<thara@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
L
Lucas De Marchi 已提交
16
 * Note: This driver is made separate from 8250 driver as we cannot
17 18 19 20 21 22
 * over load 8250 driver with omap platform specific configuration for
 * features like DMA, it makes easier to implement features like DMA and
 * hardware flow control and software flow control configuration with
 * this driver as required for the omap-platform.
 */

23 24 25 26
#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

27 28 29 30 31 32 33 34
#include <linux/module.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/serial_reg.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36 37 38 39
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/serial_core.h>
#include <linux/irq.h>
40
#include <linux/pm_runtime.h>
41
#include <linux/of.h>
42
#include <linux/of_irq.h>
43
#include <linux/gpio.h>
M
Mark Jackson 已提交
44
#include <linux/of_gpio.h>
45
#include <linux/platform_data/serial-omap.h>
46

M
Mark Jackson 已提交
47 48
#include <dt-bindings/gpio/gpio.h>

49 50
#define OMAP_MAX_HSUART_PORTS	6

51 52 53 54 55 56 57
#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))

#define OMAP_UART_REV_42 0x0402
#define OMAP_UART_REV_46 0x0406
#define OMAP_UART_REV_52 0x0502
#define OMAP_UART_REV_63 0x0603

58 59 60 61 62
#define OMAP_UART_TX_WAKEUP_EN		BIT(7)

/* Feature flags */
#define OMAP_UART_WER_HAS_TX_WAKEUP	BIT(0)

63 64 65
#define UART_ERRATA_i202_MDR1_ACCESS	BIT(0)
#define UART_ERRATA_i291_DMA_FORCEIDLE	BIT(1)

66 67
#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/

68 69
/* SCR register bitmasks */
#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)
70
#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK		(1 << 6)
71
#define OMAP_UART_SCR_TX_EMPTY			(1 << 3)
72 73 74

/* FCR register bitmasks */
#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
75
#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
76

77 78 79 80 81 82 83 84 85 86 87
/* MVR register bitmasks */
#define OMAP_UART_MVR_SCHEME_SHIFT	30

#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f

#define OMAP_UART_MVR_MAJ_MASK		0x700
#define OMAP_UART_MVR_MAJ_SHIFT		8
#define OMAP_UART_MVR_MIN_MASK		0x3f

88 89 90 91 92 93 94 95 96 97 98
#define OMAP_UART_DMA_CH_FREE	-1

#define MSR_SAVE_FLAGS		UART_MSR_ANY_DELTA
#define OMAP_MODE13X_SPEED	230400

/* WER = 0x7F
 * Enable module level wakeup in WER reg
 */
#define OMAP_UART_WER_MOD_WKUP	0X7F

/* Enable XON/XOFF flow control on output */
99
#define OMAP_UART_SW_TX		0x08
100 101

/* Enable XON/XOFF flow control on input */
102
#define OMAP_UART_SW_RX		0x02
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

#define OMAP_UART_SW_CLR	0xF0

#define OMAP_UART_TCR_TRIG	0x0F

struct uart_omap_dma {
	u8			uart_dma_tx;
	u8			uart_dma_rx;
	int			rx_dma_channel;
	int			tx_dma_channel;
	dma_addr_t		rx_buf_dma_phys;
	dma_addr_t		tx_buf_dma_phys;
	unsigned int		uart_base;
	/*
	 * Buffer for rx dma.It is not required for tx because the buffer
	 * comes from port structure.
	 */
	unsigned char		*rx_buf;
	unsigned int		prev_rx_dma_pos;
	int			tx_buf_size;
	int			tx_dma_used;
	int			rx_dma_used;
	spinlock_t		tx_lock;
	spinlock_t		rx_lock;
	/* timer to poll activity on rx dma */
	struct timer_list	rx_timer;
	unsigned int		rx_buf_size;
	unsigned int		rx_poll_rate;
	unsigned int		rx_timeout;
};

134 135 136 137
struct uart_omap_port {
	struct uart_port	port;
	struct uart_omap_dma	uart_dma;
	struct device		*dev;
138
	int			wakeirq;
139 140 141 142 143 144 145 146 147 148

	unsigned char		ier;
	unsigned char		lcr;
	unsigned char		mcr;
	unsigned char		fcr;
	unsigned char		efr;
	unsigned char		dll;
	unsigned char		dlh;
	unsigned char		mdr1;
	unsigned char		scr;
149
	unsigned char		wer;
150 151 152 153 154 155 156 157 158 159 160

	int			use_dma;
	/*
	 * Some bits in registers are cleared on a read, so they must
	 * be saved whenever the register is read but the bits will not
	 * be immediately processed.
	 */
	unsigned int		lsr_break_flag;
	unsigned char		msr_saved_flags;
	char			name[20];
	unsigned long		port_activity;
161
	int			context_loss_cnt;
162 163
	u32			errata;
	u8			wakeups_enabled;
164
	u32			features;
165

M
Mark Jackson 已提交
166 167 168
	struct serial_rs485	rs485;
	int			rts_gpio;

169 170 171 172
	struct pm_qos_request	pm_qos_request;
	u32			latency;
	u32			calc_latency;
	struct work_struct	qos_work;
173
	bool			is_suspending;
174 175
};

176
#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
177

178 179 180
static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];

/* Forward declaration of functions */
181
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202

static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
{
	offset <<= up->port.regshift;
	return readw(up->port.membase + offset);
}

static inline void serial_out(struct uart_omap_port *up, int offset, int value)
{
	offset <<= up->port.regshift;
	writew(value, up->port.membase + offset);
}

static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
{
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
	serial_out(up, UART_FCR, 0);
}

203 204
static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
{
J
Jingoo Han 已提交
205
	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
206

F
Felipe Balbi 已提交
207
	if (!pdata || !pdata->get_context_loss_count)
208
		return -EINVAL;
209

210
	return pdata->get_context_loss_count(up->dev);
211 212
}

213 214 215 216 217 218 219 220 221
static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
				       bool enable)
{
	if (!up->wakeirq)
		return;

	if (enable)
		enable_irq(up->wakeirq);
	else
222
		disable_irq_nosync(up->wakeirq);
223 224
}

225 226
static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
{
J
Jingoo Han 已提交
227
	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
228

229 230 231
	if (enable == up->wakeups_enabled)
		return;

232
	serial_omap_enable_wakeirq(up, enable);
233 234
	up->wakeups_enabled = enable;

F
Felipe Balbi 已提交
235 236 237 238
	if (!pdata || !pdata->enable_wakeup)
		return;

	pdata->enable_wakeup(up->dev, enable);
239 240
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
/*
 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
 * @port: uart port info
 * @baud: baudrate for which mode needs to be determined
 *
 * Returns true if baud rate is MODE16X and false if MODE13X
 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
 * and Error Rates" determines modes not for all common baud rates.
 * E.g. for 1000000 baud rate mode must be 16x, but according to that
 * table it's determined as 13x.
 */
static bool
serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
{
	unsigned int n13 = port->uartclk / (13 * baud);
	unsigned int n16 = port->uartclk / (16 * baud);
257 258 259 260 261 262 263 264 265 266
	int baudAbsDiff13;
	int baudAbsDiff16;

	if (n13 == 0)
		n13 = 1;
	if (n16 == 0)
		n16 = 1;

	baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
	baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
267
	if (baudAbsDiff13 < 0)
268
		baudAbsDiff13 = -baudAbsDiff13;
269
	if (baudAbsDiff16 < 0)
270 271
		baudAbsDiff16 = -baudAbsDiff16;

272
	return (baudAbsDiff13 >= baudAbsDiff16);
273 274
}

275 276 277 278 279 280 281 282
/*
 * serial_omap_get_divisor - calculate divisor value
 * @port: uart port info
 * @baud: baudrate for which divisor needs to be calculated.
 */
static unsigned int
serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
{
283
	unsigned int mode;
284

285
	if (!serial_omap_baud_is_mode16(port, baud))
286
		mode = 13;
287
	else
288 289
		mode = 16;
	return port->uartclk/(mode * baud);
290 291 292 293
}

static void serial_omap_enable_ms(struct uart_port *port)
{
294
	struct uart_omap_port *up = to_uart_omap_port(port);
295

296
	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
297

298
	pm_runtime_get_sync(up->dev);
299 300
	up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
301 302
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
303 304 305 306
}

static void serial_omap_stop_tx(struct uart_port *port)
{
307
	struct uart_omap_port *up = to_uart_omap_port(port);
M
Mark Jackson 已提交
308
	int res;
309

310
	pm_runtime_get_sync(up->dev);
M
Mark Jackson 已提交
311

312
	/* Handle RS-485 */
M
Mark Jackson 已提交
313
	if (up->rs485.flags & SER_RS485_ENABLED) {
314 315 316 317 318 319 320 321 322 323
		if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
			/* THR interrupt is fired when both TX FIFO and TX
			 * shift register are empty. This means there's nothing
			 * left to transmit now, so make sure the THR interrupt
			 * is fired when TX FIFO is below the trigger level,
			 * disable THR interrupts and toggle the RS-485 GPIO
			 * data direction pin if needed.
			 */
			up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
			serial_out(up, UART_OMAP_SCR, up->scr);
M
Mark Jackson 已提交
324 325
			res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
			if (gpio_get_value(up->rts_gpio) != res) {
326
				if (up->rs485.delay_rts_after_send > 0)
M
Mark Jackson 已提交
327 328 329
					mdelay(up->rs485.delay_rts_after_send);
				gpio_set_value(up->rts_gpio, res);
			}
330 331 332 333 334 335 336 337 338 339 340 341
		} else {
			/* We're asked to stop, but there's still stuff in the
			 * UART FIFO, so make sure the THR interrupt is fired
			 * when both TX FIFO and TX shift register are empty.
			 * The next THR interrupt (if no transmission is started
			 * in the meantime) will indicate the end of a
			 * transmission. Therefore we _don't_ disable THR
			 * interrupts in this situation.
			 */
			up->scr |= OMAP_UART_SCR_TX_EMPTY;
			serial_out(up, UART_OMAP_SCR, up->scr);
			return;
M
Mark Jackson 已提交
342 343 344
		}
	}

345 346 347 348
	if (up->ier & UART_IER_THRI) {
		up->ier &= ~UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
349

M
Mark Jackson 已提交
350 351
	if ((up->rs485.flags & SER_RS485_ENABLED) &&
	    !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
352 353 354 355 356 357
		/*
		 * Empty the RX FIFO, we are not interested in anything
		 * received during the half-duplex transmission.
		 */
		serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
		/* Re-enable RX interrupts */
358 359
		up->ier |= UART_IER_RLSI | UART_IER_RDI;
		up->port.read_status_mask |= UART_LSR_DR;
M
Mark Jackson 已提交
360 361 362
		serial_out(up, UART_IER, up->ier);
	}

363 364
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
365 366 367 368
}

static void serial_omap_stop_rx(struct uart_port *port)
{
369
	struct uart_omap_port *up = to_uart_omap_port(port);
370

371
	pm_runtime_get_sync(up->dev);
372
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
373 374
	up->port.read_status_mask &= ~UART_LSR_DR;
	serial_out(up, UART_IER, up->ier);
375 376
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
377 378
}

379
static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
380 381 382 383 384 385 386 387 388 389 390 391 392 393
{
	struct circ_buf *xmit = &up->port.state->xmit;
	int count;

	if (up->port.x_char) {
		serial_out(up, UART_TX, up->port.x_char);
		up->port.icount.tx++;
		up->port.x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
		serial_omap_stop_tx(&up->port);
		return;
	}
394
	count = up->port.fifosize / 4;
395 396 397 398 399 400 401 402
	do {
		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		up->port.icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	} while (--count > 0);

403
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
		uart_write_wakeup(&up->port);

	if (uart_circ_empty(xmit))
		serial_omap_stop_tx(&up->port);
}

static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
{
	if (!(up->ier & UART_IER_THRI)) {
		up->ier |= UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
}

static void serial_omap_start_tx(struct uart_port *port)
{
420
	struct uart_omap_port *up = to_uart_omap_port(port);
M
Mark Jackson 已提交
421
	int res;
422

F
Felipe Balbi 已提交
423
	pm_runtime_get_sync(up->dev);
M
Mark Jackson 已提交
424

425
	/* Handle RS-485 */
M
Mark Jackson 已提交
426
	if (up->rs485.flags & SER_RS485_ENABLED) {
427 428 429 430
		/* Fire THR interrupts when FIFO is below trigger level */
		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
		serial_out(up, UART_OMAP_SCR, up->scr);

M
Mark Jackson 已提交
431 432 433 434
		/* if rts not already enabled */
		res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
		if (gpio_get_value(up->rts_gpio) != res) {
			gpio_set_value(up->rts_gpio, res);
435
			if (up->rs485.delay_rts_before_send > 0)
M
Mark Jackson 已提交
436 437 438 439 440 441 442 443
				mdelay(up->rs485.delay_rts_before_send);
		}
	}

	if ((up->rs485.flags & SER_RS485_ENABLED) &&
	    !(up->rs485.flags & SER_RS485_RX_DURING_TX))
		serial_omap_stop_rx(port);

F
Felipe Balbi 已提交
444 445 446
	serial_omap_enable_ier_thri(up);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
447 448
}

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
static void serial_omap_throttle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static void serial_omap_unthrottle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier |= UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
static unsigned int check_modem_status(struct uart_omap_port *up)
{
	unsigned int status;

	status = serial_in(up, UART_MSR);
	status |= up->msr_saved_flags;
	up->msr_saved_flags = 0;
	if ((status & UART_MSR_ANY_DELTA) == 0)
		return status;

	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
	    up->port.state != NULL) {
		if (status & UART_MSR_TERI)
			up->port.icount.rng++;
		if (status & UART_MSR_DDSR)
			up->port.icount.dsr++;
		if (status & UART_MSR_DDCD)
			uart_handle_dcd_change
				(&up->port, status & UART_MSR_DCD);
		if (status & UART_MSR_DCTS)
			uart_handle_cts_change
				(&up->port, status & UART_MSR_CTS);
		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
	}

	return status;
}

505 506 507
static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned int flag;
508 509 510 511
	unsigned char ch = 0;

	if (likely(lsr & UART_LSR_DR))
		ch = serial_in(up, UART_RX);
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570

	up->port.icount.rx++;
	flag = TTY_NORMAL;

	if (lsr & UART_LSR_BI) {
		flag = TTY_BREAK;
		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
		up->port.icount.brk++;
		/*
		 * We do the SysRQ and SAK checking
		 * here because otherwise the break
		 * may get masked by ignore_status_mask
		 * or read_status_mask.
		 */
		if (uart_handle_break(&up->port))
			return;

	}

	if (lsr & UART_LSR_PE) {
		flag = TTY_PARITY;
		up->port.icount.parity++;
	}

	if (lsr & UART_LSR_FE) {
		flag = TTY_FRAME;
		up->port.icount.frame++;
	}

	if (lsr & UART_LSR_OE)
		up->port.icount.overrun++;

#ifdef CONFIG_SERIAL_OMAP_CONSOLE
	if (up->port.line == up->port.cons->index) {
		/* Recover the break flag from console xmit */
		lsr |= up->lsr_break_flag;
	}
#endif
	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
}

static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned char ch = 0;
	unsigned int flag;

	if (!(lsr & UART_LSR_DR))
		return;

	ch = serial_in(up, UART_RX);
	flag = TTY_NORMAL;
	up->port.icount.rx++;

	if (uart_handle_sysrq_char(&up->port, ch))
		return;

	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
}

571 572 573 574 575
/**
 * serial_omap_irq() - This handles the interrupt from one port
 * @irq: uart port irq number
 * @dev_id: uart port info
 */
576
static irqreturn_t serial_omap_irq(int irq, void *dev_id)
577 578 579
{
	struct uart_omap_port *up = dev_id;
	unsigned int iir, lsr;
580
	unsigned int type;
581
	irqreturn_t ret = IRQ_NONE;
582
	int max_count = 256;
583

584
	spin_lock(&up->port.lock);
585
	pm_runtime_get_sync(up->dev);
586 587

	do {
588
		iir = serial_in(up, UART_IIR);
589 590 591
		if (iir & UART_IIR_NO_INT)
			break;

592
		ret = IRQ_HANDLED;
593 594 595 596 597 598 599 600 601 602
		lsr = serial_in(up, UART_LSR);

		/* extract IRQ type from IIR register */
		type = iir & 0x3e;

		switch (type) {
		case UART_IIR_MSI:
			check_modem_status(up);
			break;
		case UART_IIR_THRI:
603
			transmit_chars(up, lsr);
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
			break;
		case UART_IIR_RX_TIMEOUT:
			/* FALLTHROUGH */
		case UART_IIR_RDI:
			serial_omap_rdi(up, lsr);
			break;
		case UART_IIR_RLSI:
			serial_omap_rlsi(up, lsr);
			break;
		case UART_IIR_CTS_RTS_DSR:
			/* simply try again */
			break;
		case UART_IIR_XOFF:
			/* FALLTHROUGH */
		default:
			break;
		}
	} while (!(iir & UART_IIR_NO_INT) && max_count--);
622

623
	spin_unlock(&up->port.lock);
624

J
Jiri Slaby 已提交
625
	tty_flip_buffer_push(&up->port.state->port);
626

627 628
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
629
	up->port_activity = jiffies;
630

631
	return ret;
632 633 634 635
}

static unsigned int serial_omap_tx_empty(struct uart_port *port)
{
636
	struct uart_omap_port *up = to_uart_omap_port(port);
637 638 639
	unsigned long flags = 0;
	unsigned int ret = 0;

640
	pm_runtime_get_sync(up->dev);
641
	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
642 643 644
	spin_lock_irqsave(&up->port.lock, flags);
	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
	spin_unlock_irqrestore(&up->port.lock, flags);
645 646
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
647 648 649 650 651
	return ret;
}

static unsigned int serial_omap_get_mctrl(struct uart_port *port)
{
652
	struct uart_omap_port *up = to_uart_omap_port(port);
653
	unsigned int status;
654 655
	unsigned int ret = 0;

656
	pm_runtime_get_sync(up->dev);
657
	status = check_modem_status(up);
658 659
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
660

661
	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
662 663 664 665 666 667 668 669 670 671 672 673 674 675

	if (status & UART_MSR_DCD)
		ret |= TIOCM_CAR;
	if (status & UART_MSR_RI)
		ret |= TIOCM_RNG;
	if (status & UART_MSR_DSR)
		ret |= TIOCM_DSR;
	if (status & UART_MSR_CTS)
		ret |= TIOCM_CTS;
	return ret;
}

static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
676
	struct uart_omap_port *up = to_uart_omap_port(port);
677
	unsigned char mcr = 0, old_mcr;
678

679
	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
680 681 682 683 684 685 686 687 688 689 690
	if (mctrl & TIOCM_RTS)
		mcr |= UART_MCR_RTS;
	if (mctrl & TIOCM_DTR)
		mcr |= UART_MCR_DTR;
	if (mctrl & TIOCM_OUT1)
		mcr |= UART_MCR_OUT1;
	if (mctrl & TIOCM_OUT2)
		mcr |= UART_MCR_OUT2;
	if (mctrl & TIOCM_LOOP)
		mcr |= UART_MCR_LOOP;

691
	pm_runtime_get_sync(up->dev);
692 693 694 695
	old_mcr = serial_in(up, UART_MCR);
	old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
		     UART_MCR_DTR | UART_MCR_RTS);
	up->mcr = old_mcr | mcr;
696
	serial_out(up, UART_MCR, up->mcr);
697 698
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
699 700 701 702
}

static void serial_omap_break_ctl(struct uart_port *port, int break_state)
{
703
	struct uart_omap_port *up = to_uart_omap_port(port);
704 705
	unsigned long flags = 0;

706
	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
707
	pm_runtime_get_sync(up->dev);
708 709 710 711 712 713 714
	spin_lock_irqsave(&up->port.lock, flags);
	if (break_state == -1)
		up->lcr |= UART_LCR_SBC;
	else
		up->lcr &= ~UART_LCR_SBC;
	serial_out(up, UART_LCR, up->lcr);
	spin_unlock_irqrestore(&up->port.lock, flags);
715 716
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
717 718 719 720
}

static int serial_omap_startup(struct uart_port *port)
{
721
	struct uart_omap_port *up = to_uart_omap_port(port);
722 723 724 725 726 727 728 729 730 731 732
	unsigned long flags = 0;
	int retval;

	/*
	 * Allocate the IRQ
	 */
	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
				up->name, up);
	if (retval)
		return retval;

733 734 735 736 737 738 739 740 741 742 743
	/* Optional wake-up IRQ */
	if (up->wakeirq) {
		retval = request_irq(up->wakeirq, serial_omap_irq,
				     up->port.irqflags, up->name, up);
		if (retval) {
			free_irq(up->port.irq, up);
			return retval;
		}
		disable_irq(up->wakeirq);
	}

744
	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
745

746
	pm_runtime_get_sync(up->dev);
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	/*
	 * Clear the FIFO buffers and disable them.
	 * (they will be reenabled in set_termios())
	 */
	serial_omap_clear_fifos(up);
	/* For Hardware flow control */
	serial_out(up, UART_MCR, UART_MCR_RTS);

	/*
	 * Clear the interrupt registers.
	 */
	(void) serial_in(up, UART_LSR);
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
	(void) serial_in(up, UART_IIR);
	(void) serial_in(up, UART_MSR);

	/*
	 * Now, initialize the UART
	 */
	serial_out(up, UART_LCR, UART_LCR_WLEN8);
	spin_lock_irqsave(&up->port.lock, flags);
	/*
	 * Most PC uarts need OUT2 raised to enable interrupts.
	 */
	up->port.mctrl |= TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	up->msr_saved_flags = 0;
	/*
	 * Finally, enable interrupts. Note: Modem status interrupts
	 * are set via set_termios(), which will be occurring imminently
	 * anyway, so we don't enable them here.
	 */
	up->ier = UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);

785
	/* Enable module level wake up */
786 787 788 789 790
	up->wer = OMAP_UART_WER_MOD_WKUP;
	if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
		up->wer |= OMAP_UART_TX_WAKEUP_EN;

	serial_out(up, UART_OMAP_WER, up->wer);
791

792 793
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
794 795 796 797 798 799
	up->port_activity = jiffies;
	return 0;
}

static void serial_omap_shutdown(struct uart_port *port)
{
800
	struct uart_omap_port *up = to_uart_omap_port(port);
801 802
	unsigned long flags = 0;

803
	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
804

805
	pm_runtime_get_sync(up->dev);
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	/*
	 * Disable interrupts from this port
	 */
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	spin_lock_irqsave(&up->port.lock, flags);
	up->port.mctrl &= ~TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	/*
	 * Disable break condition and FIFOs
	 */
	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
	serial_omap_clear_fifos(up);

	/*
	 * Read data port to reset things, and then free the irq
	 */
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
828

829 830
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
831
	free_irq(up->port.irq, up);
832 833
	if (up->wakeirq)
		free_irq(up->wakeirq, up);
834 835
}

836 837 838 839 840 841 842 843
static void serial_omap_uart_qos_work(struct work_struct *work)
{
	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
						qos_work);

	pm_qos_update_request(&up->pm_qos_request, up->latency);
}

844 845 846 847
static void
serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
			struct ktermios *old)
{
848
	struct uart_omap_port *up = to_uart_omap_port(port);
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
	unsigned char cval = 0;
	unsigned long flags = 0;
	unsigned int baud, quot;

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		cval = UART_LCR_WLEN5;
		break;
	case CS6:
		cval = UART_LCR_WLEN6;
		break;
	case CS7:
		cval = UART_LCR_WLEN7;
		break;
	default:
	case CS8:
		cval = UART_LCR_WLEN8;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		cval |= UART_LCR_STOP;
	if (termios->c_cflag & PARENB)
		cval |= UART_LCR_PARITY;
	if (!(termios->c_cflag & PARODD))
		cval |= UART_LCR_EPAR;
875 876
	if (termios->c_cflag & CMSPAR)
		cval |= UART_LCR_SPAR;
877 878 879 880 881 882 883 884

	/*
	 * Ask the core to calculate the divisor for us.
	 */

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
	quot = serial_omap_get_divisor(port, baud);

885
	/* calculate wakeup latency constraint */
886
	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
887 888 889
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);

890 891 892 893
	up->dll = quot & 0xff;
	up->dlh = quot >> 8;
	up->mdr1 = UART_OMAP_MDR1_DISABLE;

894 895 896 897 898 899 900
	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
			UART_FCR_ENABLE_FIFO;

	/*
	 * Ok, we're now changing the port state. Do it with
	 * interrupts disabled.
	 */
901
	pm_runtime_get_sync(up->dev);
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
	spin_lock_irqsave(&up->port.lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
	if (termios->c_iflag & INPCK)
		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
	if (termios->c_iflag & (BRKINT | PARMRK))
		up->port.read_status_mask |= UART_LSR_BI;

	/*
	 * Characters to ignore
	 */
	up->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
	if (termios->c_iflag & IGNBRK) {
		up->port.ignore_status_mask |= UART_LSR_BI;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			up->port.ignore_status_mask |= UART_LSR_OE;
	}

	/*
	 * ignore all characters if CREAD is not set
	 */
	if ((termios->c_cflag & CREAD) == 0)
		up->port.ignore_status_mask |= UART_LSR_DR;

	/*
	 * Modem status interrupts
	 */
	up->ier &= ~UART_IER_MSI;
	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
		up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_LCR, cval);		/* reset DLAB */
945
	up->lcr = cval;
946
	up->scr = 0;
947 948 949 950 951 952 953

	/* FIFOs and DMA Settings */

	/* FCR can be changed only when the
	 * baud clock is not running
	 * DLL_REG and DLH_REG set to 0.
	 */
954
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
955 956 957 958
	serial_out(up, UART_DLL, 0);
	serial_out(up, UART_DLM, 0);
	serial_out(up, UART_LCR, 0);

959
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
960

961
	up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
962
	up->efr &= ~UART_EFR_SCD;
963 964
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

965
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
966
	up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
967 968
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
	/* FIFO ENABLE, DMA MODE */
969

970 971 972 973 974 975 976 977 978 979 980
	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
	/*
	 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
	 * sets Enables the granularity of 1 for TRIGGER RX
	 * level. Along with setting RX FIFO trigger level
	 * to 1 (as noted below, 16 characters) and TLR[3:0]
	 * to zero this will result RX FIFO threshold level
	 * to 1 character, instead of 16 as noted in comment
	 * below.
	 */

981
	/* Set receive FIFO threshold to 16 characters and
982
	 * transmit FIFO threshold to 32 spaces
983
	 */
F
Felipe Balbi 已提交
984
	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
985 986 987
	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
		UART_FCR_ENABLE_FIFO;
988

989 990 991
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);

992 993
	serial_out(up, UART_OMAP_SCR, up->scr);

994
	/* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
995
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
996
	serial_out(up, UART_MCR, up->mcr);
997 998 999
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1000 1001 1002

	/* Protocol, Baud Rate, and Interrupt Settings */

1003 1004 1005 1006 1007
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);

1008
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1009 1010 1011 1012
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, 0);
1013
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1014

1015 1016
	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
1017 1018 1019

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, up->ier);
1020
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1021 1022 1023 1024

	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, cval);

1025
	if (!serial_omap_baud_is_mode16(port, baud))
1026
		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
1027
	else
1028 1029
		up->mdr1 = UART_OMAP_MDR1_16X_MODE;

1030 1031 1032 1033
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1034

1035
	/* Configure flow control */
R
Russell King 已提交
1036
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1037 1038 1039 1040 1041 1042

	/* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);

	/* Enable access to TCR/TLR */
R
Russell King 已提交
1043 1044 1045
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
1046

R
Russell King 已提交
1047
	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
1048

R
Russell King 已提交
1049
	if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
1050 1051 1052
		/* Enable AUTORTS and AUTOCTS */
		up->efr |= UART_EFR_CTS | UART_EFR_RTS;

1053 1054
		/* Ensure MCR RTS is asserted */
		up->mcr |= UART_MCR_RTS;
1055 1056 1057
	} else {
		/* Disable AUTORTS and AUTOCTS */
		up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
1058 1059
	}

1060 1061 1062
	if (up->port.flags & UPF_SOFT_FLOW) {
		/* clear SW control mode bits */
		up->efr &= OMAP_UART_SW_CLR;
1063

1064 1065
		/*
		 * IXON Flag:
1066 1067
		 * Enable XON/XOFF flow control on input.
		 * Receiver compares XON1, XOFF1.
1068 1069
		 */
		if (termios->c_iflag & IXON)
1070
			up->efr |= OMAP_UART_SW_RX;
1071

1072 1073
		/*
		 * IXOFF Flag:
1074 1075
		 * Enable XON/XOFF flow control on output.
		 * Transmit XON1, XOFF1
1076 1077
		 */
		if (termios->c_iflag & IXOFF)
1078
			up->efr |= OMAP_UART_SW_TX;
1079

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
		/*
		 * IXANY Flag:
		 * Enable any character to restart output.
		 * Operation resumes after receiving any
		 * character after recognition of the XOFF character
		 */
		if (termios->c_iflag & IXANY)
			up->mcr |= UART_MCR_XONANY;
		else
			up->mcr &= ~UART_MCR_XONANY;
1090
	}
R
Russell King 已提交
1091
	serial_out(up, UART_MCR, up->mcr);
R
Russell King 已提交
1092 1093 1094
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1095 1096 1097 1098

	serial_omap_set_mctrl(&up->port, up->port.mctrl);

	spin_unlock_irqrestore(&up->port.lock, flags);
1099 1100
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1101
	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
1102 1103 1104 1105 1106 1107
}

static void
serial_omap_pm(struct uart_port *port, unsigned int state,
	       unsigned int oldstate)
{
1108
	struct uart_omap_port *up = to_uart_omap_port(port);
1109 1110
	unsigned char efr;

1111
	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1112

1113
	pm_runtime_get_sync(up->dev);
1114
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1115 1116 1117 1118 1119
	efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, 0);

	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1120
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1121 1122
	serial_out(up, UART_EFR, efr);
	serial_out(up, UART_LCR, 0);
1123

1124
	if (!device_may_wakeup(up->dev)) {
1125
		if (!state)
1126
			pm_runtime_forbid(up->dev);
1127
		else
1128
			pm_runtime_allow(up->dev);
1129 1130
	}

1131 1132
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
}

static void serial_omap_release_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_release_port+\n");
}

static int serial_omap_request_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_request_port+\n");
	return 0;
}

static void serial_omap_config_port(struct uart_port *port, int flags)
{
1148
	struct uart_omap_port *up = to_uart_omap_port(port);
1149 1150

	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1151
							up->port.line);
1152
	up->port.type = PORT_OMAP;
1153
	up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
}

static int
serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	/* we don't want the core code to modify any port params */
	dev_dbg(port->dev, "serial_omap_verify_port+\n");
	return -EINVAL;
}

static const char *
serial_omap_type(struct uart_port *port)
{
1167
	struct uart_omap_port *up = to_uart_omap_port(port);
1168

1169
	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	return up->name;
}

#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)

static inline void wait_for_xmitr(struct uart_omap_port *up)
{
	unsigned int status, tmout = 10000;

	/* Wait up to 10ms for the character(s) to be sent. */
	do {
		status = serial_in(up, UART_LSR);

		if (status & UART_LSR_BI)
			up->lsr_break_flag = UART_LSR_BI;

		if (--tmout == 0)
			break;
		udelay(1);
	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);

	/* Wait up to 1s for flow control if necessary */
	if (up->port.flags & UPF_CONS_FLOW) {
		tmout = 1000000;
		for (tmout = 1000000; tmout; tmout--) {
			unsigned int msr = serial_in(up, UART_MSR);

			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
			if (msr & UART_MSR_CTS)
				break;

			udelay(1);
		}
	}
}

1206 1207 1208 1209
#ifdef CONFIG_CONSOLE_POLL

static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
{
1210
	struct uart_omap_port *up = to_uart_omap_port(port);
1211

1212
	pm_runtime_get_sync(up->dev);
1213 1214
	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
1215 1216
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1217 1218 1219 1220
}

static int serial_omap_poll_get_char(struct uart_port *port)
{
1221
	struct uart_omap_port *up = to_uart_omap_port(port);
1222
	unsigned int status;
1223

1224
	pm_runtime_get_sync(up->dev);
1225
	status = serial_in(up, UART_LSR);
1226 1227 1228 1229
	if (!(status & UART_LSR_DR)) {
		status = NO_POLL_CHAR;
		goto out;
	}
1230

1231
	status = serial_in(up, UART_RX);
1232 1233

out:
1234 1235
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1236

1237
	return status;
1238 1239 1240 1241 1242 1243
}

#endif /* CONFIG_CONSOLE_POLL */

#ifdef CONFIG_SERIAL_OMAP_CONSOLE

1244
static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1245 1246 1247

static struct uart_driver serial_omap_reg;

1248 1249
static void serial_omap_console_putchar(struct uart_port *port, int ch)
{
1250
	struct uart_omap_port *up = to_uart_omap_port(port);
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264

	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
}

static void
serial_omap_console_write(struct console *co, const char *s,
		unsigned int count)
{
	struct uart_omap_port *up = serial_omap_console_ports[co->index];
	unsigned long flags;
	unsigned int ier;
	int locked = 1;

1265
	pm_runtime_get_sync(up->dev);
1266

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	local_irq_save(flags);
	if (up->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&up->port.lock);
	else
		spin_lock(&up->port.lock);

	/*
	 * First save the IER then disable the interrupts
	 */
	ier = serial_in(up, UART_IER);
	serial_out(up, UART_IER, 0);

	uart_console_write(&up->port, s, count, serial_omap_console_putchar);

	/*
	 * Finally, wait for transmitter to become empty
	 * and restore the IER
	 */
	wait_for_xmitr(up);
	serial_out(up, UART_IER, ier);
	/*
	 * The receive handling will happen properly because the
	 * receive ready bit will still be set; it is not cleared
	 * on read.  However, modem control will not, we must
	 * call it if we have saved something in the saved flags
	 * while processing with interrupts off.
	 */
	if (up->msr_saved_flags)
		check_modem_status(up);

1299 1300
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	if (locked)
		spin_unlock(&up->port.lock);
	local_irq_restore(flags);
}

static int __init
serial_omap_console_setup(struct console *co, char *options)
{
	struct uart_omap_port *up;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

	if (serial_omap_console_ports[co->index] == NULL)
		return -ENODEV;
	up = serial_omap_console_ports[co->index];

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(&up->port, co, baud, parity, bits, flow);
}

static struct console serial_omap_console = {
	.name		= OMAP_SERIAL_NAME,
	.write		= serial_omap_console_write,
	.device		= uart_console_device,
	.setup		= serial_omap_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &serial_omap_reg,
};

static void serial_omap_add_console_port(struct uart_omap_port *up)
{
1337
	serial_omap_console_ports[up->port.line] = up;
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
}

#define OMAP_CONSOLE	(&serial_omap_console)

#else

#define OMAP_CONSOLE	NULL

static inline void serial_omap_add_console_port(struct uart_omap_port *up)
{}

#endif

M
Mark Jackson 已提交
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
/* Enable or disable the rs485 support */
static void
serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;
	unsigned int mode;
	int val;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);

	/* Disable interrupts from this port */
	mode = up->ier;
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	/* store new config */
	up->rs485 = *rs485conf;

	/*
	 * Just as a precaution, only allow rs485
	 * to be enabled if the gpio pin is valid
	 */
	if (gpio_is_valid(up->rts_gpio)) {
		/* enable / disable rts */
		val = (up->rs485.flags & SER_RS485_ENABLED) ?
			SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
		val = (up->rs485.flags & val) ? 1 : 0;
		gpio_set_value(up->rts_gpio, val);
	} else
		up->rs485.flags &= ~SER_RS485_ENABLED;

	/* Enable interrupts */
	up->ier = mode;
	serial_out(up, UART_IER, up->ier);

1388 1389 1390 1391 1392 1393 1394 1395 1396
	/* If RS-485 is disabled, make sure the THR interrupt is fired when
	 * TX FIFO is below the trigger level.
	 */
	if (!(up->rs485.flags & SER_RS485_ENABLED) &&
	    (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
		serial_out(up, UART_OMAP_SCR, up->scr);
	}

M
Mark Jackson 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static int
serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
{
	struct serial_rs485 rs485conf;

	switch (cmd) {
	case TIOCSRS485:
1409
		if (copy_from_user(&rs485conf, (void __user *) arg,
M
Mark Jackson 已提交
1410 1411 1412 1413 1414 1415 1416
					sizeof(rs485conf)))
			return -EFAULT;

		serial_omap_config_rs485(port, &rs485conf);
		break;

	case TIOCGRS485:
1417
		if (copy_to_user((void __user *) arg,
M
Mark Jackson 已提交
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
					&(to_uart_omap_port(port)->rs485),
					sizeof(rs485conf)))
			return -EFAULT;
		break;

	default:
		return -ENOIOCTLCMD;
	}
	return 0;
}


1430 1431 1432 1433 1434 1435
static struct uart_ops serial_omap_pops = {
	.tx_empty	= serial_omap_tx_empty,
	.set_mctrl	= serial_omap_set_mctrl,
	.get_mctrl	= serial_omap_get_mctrl,
	.stop_tx	= serial_omap_stop_tx,
	.start_tx	= serial_omap_start_tx,
1436 1437
	.throttle	= serial_omap_throttle,
	.unthrottle	= serial_omap_unthrottle,
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
	.stop_rx	= serial_omap_stop_rx,
	.enable_ms	= serial_omap_enable_ms,
	.break_ctl	= serial_omap_break_ctl,
	.startup	= serial_omap_startup,
	.shutdown	= serial_omap_shutdown,
	.set_termios	= serial_omap_set_termios,
	.pm		= serial_omap_pm,
	.type		= serial_omap_type,
	.release_port	= serial_omap_release_port,
	.request_port	= serial_omap_request_port,
	.config_port	= serial_omap_config_port,
	.verify_port	= serial_omap_verify_port,
M
Mark Jackson 已提交
1450
	.ioctl		= serial_omap_ioctl,
1451 1452 1453 1454
#ifdef CONFIG_CONSOLE_POLL
	.poll_put_char  = serial_omap_poll_put_char,
	.poll_get_char  = serial_omap_poll_get_char,
#endif
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
};

static struct uart_driver serial_omap_reg = {
	.owner		= THIS_MODULE,
	.driver_name	= "OMAP-SERIAL",
	.dev_name	= OMAP_SERIAL_NAME,
	.nr		= OMAP_MAX_HSUART_PORTS,
	.cons		= OMAP_CONSOLE,
};

1465
#ifdef CONFIG_PM_SLEEP
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
static int serial_omap_prepare(struct device *dev)
{
	struct uart_omap_port *up = dev_get_drvdata(dev);

	up->is_suspending = true;

	return 0;
}

static void serial_omap_complete(struct device *dev)
{
	struct uart_omap_port *up = dev_get_drvdata(dev);

	up->is_suspending = false;
}

1482
static int serial_omap_suspend(struct device *dev)
1483
{
1484
	struct uart_omap_port *up = dev_get_drvdata(dev);
1485

1486
	uart_suspend_port(&serial_omap_reg, &up->port);
1487
	flush_work(&up->qos_work);
1488

1489 1490 1491 1492 1493
	if (device_may_wakeup(dev))
		serial_omap_enable_wakeup(up, true);
	else
		serial_omap_enable_wakeup(up, false);

1494 1495 1496
	return 0;
}

1497
static int serial_omap_resume(struct device *dev)
1498
{
1499
	struct uart_omap_port *up = dev_get_drvdata(dev);
1500

1501 1502 1503
	if (device_may_wakeup(dev))
		serial_omap_enable_wakeup(up, false);

1504 1505
	uart_resume_port(&serial_omap_reg, &up->port);

1506 1507
	return 0;
}
1508 1509
#else
#define serial_omap_prepare NULL
1510
#define serial_omap_complete NULL
1511
#endif /* CONFIG_PM_SLEEP */
1512

B
Bill Pemberton 已提交
1513
static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1514 1515 1516 1517
{
	u32 mvr, scheme;
	u16 revision, major, minor;

1518
	mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

	/* Check revision register scheme */
	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;

	switch (scheme) {
	case 0: /* Legacy Scheme: OMAP2/3 */
		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
		break;
	case 1:
		/* New Scheme: OMAP4+ */
		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
					OMAP_UART_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
		break;
	default:
1538
		dev_warn(up->dev,
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
			"Unknown %s revision, defaulting to highest\n",
			up->name);
		/* highest possible revision */
		major = 0xff;
		minor = 0xff;
	}

	/* normalize revision for the driver */
	revision = UART_BUILD_REVISION(major, minor);

	switch (revision) {
	case OMAP_UART_REV_46:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_52:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
1557
		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1558 1559 1560
		break;
	case OMAP_UART_REV_63:
		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1561
		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1562 1563 1564 1565 1566 1567
		break;
	default:
		break;
	}
}

B
Bill Pemberton 已提交
1568
static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
{
	struct omap_uart_port_info *omap_up_info;

	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
	if (!omap_up_info)
		return NULL; /* out of memory */

	of_property_read_u32(dev->of_node, "clock-frequency",
					 &omap_up_info->uartclk);
	return omap_up_info;
}

M
Mark Jackson 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
static int serial_omap_probe_rs485(struct uart_omap_port *up,
				   struct device_node *np)
{
	struct serial_rs485 *rs485conf = &up->rs485;
	u32 rs485_delay[2];
	enum of_gpio_flags flags;
	int ret;

	rs485conf->flags = 0;
	up->rts_gpio = -EINVAL;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "rs485-rts-active-high"))
		rs485conf->flags |= SER_RS485_RTS_ON_SEND;
	else
		rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;

	/* check for tx enable gpio */
	up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
	if (gpio_is_valid(up->rts_gpio)) {
1603
		ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
M
Mark Jackson 已提交
1604 1605 1606 1607 1608 1609
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(up->rts_gpio,
					    flags & SER_RS485_RTS_AFTER_SEND);
		if (ret < 0)
			return ret;
1610 1611 1612
	} else if (up->rts_gpio == -EPROBE_DEFER) {
		return -EPROBE_DEFER;
	} else {
M
Mark Jackson 已提交
1613
		up->rts_gpio = -EINVAL;
1614
	}
M
Mark Jackson 已提交
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630

	if (of_property_read_u32_array(np, "rs485-rts-delay",
				    rs485_delay, 2) == 0) {
		rs485conf->delay_rts_before_send = rs485_delay[0];
		rs485conf->delay_rts_after_send = rs485_delay[1];
	}

	if (of_property_read_bool(np, "rs485-rx-during-tx"))
		rs485conf->flags |= SER_RS485_RX_DURING_TX;

	if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
		rs485conf->flags |= SER_RS485_ENABLED;

	return 0;
}

B
Bill Pemberton 已提交
1631
static int serial_omap_probe(struct platform_device *pdev)
1632
{
J
Jingoo Han 已提交
1633
	struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
1634 1635
	struct uart_omap_port *up;
	struct resource *mem;
1636
	void __iomem *base;
1637 1638 1639
	int uartirq = 0;
	int wakeirq = 0;
	int ret;
1640

1641
	/* The optional wakeirq may be specified in the board dts file */
1642
	if (pdev->dev.of_node) {
1643 1644 1645 1646
		uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
		if (!uartirq)
			return -EPROBE_DEFER;
		wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
1647
		omap_up_info = of_get_uart_port_info(&pdev->dev);
1648
		pdev->dev.platform_data = omap_up_info;
1649
	} else {
1650 1651 1652
		uartirq = platform_get_irq(pdev, 0);
		if (uartirq < 0)
			return -EPROBE_DEFER;
1653
	}
1654

1655 1656 1657
	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
	if (!up)
		return -ENOMEM;
1658

1659 1660 1661 1662
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	base = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(base))
		return PTR_ERR(base);
1663

1664
	up->dev = &pdev->dev;
1665 1666 1667
	up->port.dev = &pdev->dev;
	up->port.type = PORT_OMAP;
	up->port.iotype = UPIO_MEM;
1668 1669
	up->port.irq = uartirq;
	up->wakeirq = wakeirq;
1670 1671 1672
	if (!up->wakeirq)
		dev_info(up->port.dev, "no wakeirq for uart%d\n",
			 up->port.line);
1673 1674 1675 1676 1677

	up->port.regshift = 2;
	up->port.fifosize = 64;
	up->port.ops = &serial_omap_pops;

1678 1679 1680 1681 1682 1683 1684 1685 1686
	if (pdev->dev.of_node)
		up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
	else
		up->port.line = pdev->id;

	if (up->port.line < 0) {
		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
								up->port.line);
		ret = -ENODEV;
1687
		goto err_port_line;
1688 1689
	}

M
Mark Jackson 已提交
1690 1691 1692 1693
	ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
	if (ret < 0)
		goto err_rs485;

1694
	sprintf(up->name, "OMAP UART%d", up->port.line);
1695
	up->port.mapbase = mem->start;
1696
	up->port.membase = base;
1697 1698
	up->port.flags = omap_up_info->flags;
	up->port.uartclk = omap_up_info->uartclk;
1699 1700
	if (!up->port.uartclk) {
		up->port.uartclk = DEFAULT_CLK_SPEED;
1701
		dev_warn(&pdev->dev,
P
Philippe Proulx 已提交
1702
			 "No clock speed specified: using default: %d\n",
1703
			 DEFAULT_CLK_SPEED);
1704
	}
1705

1706 1707 1708 1709 1710 1711
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	pm_qos_add_request(&up->pm_qos_request,
		PM_QOS_CPU_DMA_LATENCY, up->latency);
	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);

1712
	platform_set_drvdata(pdev, up);
1713 1714
	if (omap_up_info->autosuspend_timeout == 0)
		omap_up_info->autosuspend_timeout = -1;
F
Felipe Balbi 已提交
1715

1716
	device_init_wakeup(up->dev, true);
1717 1718
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev,
1719
			omap_up_info->autosuspend_timeout);
1720 1721

	pm_runtime_irq_safe(&pdev->dev);
1722 1723
	pm_runtime_enable(&pdev->dev);

1724 1725
	pm_runtime_get_sync(&pdev->dev);

1726 1727
	omap_serial_fill_features_erratas(up);

1728
	ui[up->port.line] = up;
1729 1730 1731 1732
	serial_omap_add_console_port(up);

	ret = uart_add_one_port(&serial_omap_reg, &up->port);
	if (ret != 0)
1733
		goto err_add_port;
1734

1735 1736
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1737
	return 0;
1738 1739 1740 1741

err_add_port:
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
M
Mark Jackson 已提交
1742
err_rs485:
1743
err_port_line:
1744 1745 1746 1747 1748
	dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
				pdev->id, __func__, ret);
	return ret;
}

B
Bill Pemberton 已提交
1749
static int serial_omap_remove(struct platform_device *dev)
1750 1751 1752
{
	struct uart_omap_port *up = platform_get_drvdata(dev);

1753
	pm_runtime_put_sync(up->dev);
1754 1755 1756
	pm_runtime_disable(up->dev);
	uart_remove_one_port(&serial_omap_reg, &up->port);
	pm_qos_remove_request(&up->pm_qos_request);
1757
	device_init_wakeup(&dev->dev, false);
1758 1759 1760 1761

	return 0;
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
/*
 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
{
	u8 timeout = 255;

	serial_out(up, UART_OMAP_MDR1, mdr1);
	udelay(2);
	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
1788
			dev_crit(up->dev, "Errata i202: timedout %x\n",
1789 1790 1791 1792 1793 1794 1795
						serial_in(up, UART_LSR));
			break;
		}
		udelay(1);
	}
}

1796
#ifdef CONFIG_PM_RUNTIME
1797 1798
static void serial_omap_restore_context(struct uart_omap_port *up)
{
1799 1800 1801 1802 1803
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
	else
		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

1804 1805 1806 1807 1808
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
	serial_out(up, UART_EFR, UART_EFR_ECB);
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, 0x0);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1809 1810
	serial_out(up, UART_DLL, up->dll);
	serial_out(up, UART_DLM, up->dlh);
1811 1812 1813 1814 1815 1816
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1817
	serial_out(up, UART_OMAP_SCR, up->scr);
1818 1819
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1820 1821 1822 1823
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1824
	serial_out(up, UART_OMAP_WER, up->wer);
1825 1826
}

1827 1828
static int serial_omap_runtime_suspend(struct device *dev)
{
1829 1830
	struct uart_omap_port *up = dev_get_drvdata(dev);

1831 1832 1833
	if (!up)
		return -EINVAL;

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	/*
	* When using 'no_console_suspend', the console UART must not be
	* suspended. Since driver suspend is managed by runtime suspend,
	* preventing runtime suspend (by returning error) will keep device
	* active during suspend.
	*/
	if (up->is_suspending && !console_suspend_enabled &&
	    uart_console(&up->port))
		return -EBUSY;

1844
	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1845

1846
	serial_omap_enable_wakeup(up, true);
1847

1848 1849 1850
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	schedule_work(&up->qos_work);

1851 1852 1853
	return 0;
}

1854 1855
static int serial_omap_runtime_resume(struct device *dev)
{
1856 1857
	struct uart_omap_port *up = dev_get_drvdata(dev);

1858
	int loss_cnt = serial_omap_get_context_loss_count(up);
1859

1860 1861
	serial_omap_enable_wakeup(up, false);

1862
	if (loss_cnt < 0) {
1863
		dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
1864
			loss_cnt);
1865
		serial_omap_restore_context(up);
1866 1867 1868
	} else if (up->context_loss_cnt != loss_cnt) {
		serial_omap_restore_context(up);
	}
1869 1870
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);
1871

1872 1873
	return 0;
}
1874 1875 1876 1877 1878 1879
#endif

static const struct dev_pm_ops serial_omap_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
				serial_omap_runtime_resume, NULL)
1880 1881
	.prepare        = serial_omap_prepare,
	.complete       = serial_omap_complete,
1882 1883
};

1884 1885 1886 1887 1888 1889 1890 1891 1892
#if defined(CONFIG_OF)
static const struct of_device_id omap_serial_of_match[] = {
	{ .compatible = "ti,omap2-uart" },
	{ .compatible = "ti,omap3-uart" },
	{ .compatible = "ti,omap4-uart" },
	{},
};
MODULE_DEVICE_TABLE(of, omap_serial_of_match);
#endif
1893 1894 1895

static struct platform_driver serial_omap_driver = {
	.probe          = serial_omap_probe,
1896
	.remove         = serial_omap_remove,
1897 1898
	.driver		= {
		.name	= DRIVER_NAME,
1899
		.pm	= &serial_omap_dev_pm_ops,
1900
		.of_match_table = of_match_ptr(omap_serial_of_match),
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
	},
};

static int __init serial_omap_init(void)
{
	int ret;

	ret = uart_register_driver(&serial_omap_reg);
	if (ret != 0)
		return ret;
	ret = platform_driver_register(&serial_omap_driver);
	if (ret != 0)
		uart_unregister_driver(&serial_omap_reg);
	return ret;
}

static void __exit serial_omap_exit(void)
{
	platform_driver_unregister(&serial_omap_driver);
	uart_unregister_driver(&serial_omap_reg);
}

module_init(serial_omap_init);
module_exit(serial_omap_exit);

MODULE_DESCRIPTION("OMAP High Speed UART driver");
MODULE_LICENSE("GPL");
MODULE_AUTHOR("Texas Instruments Inc");