omap-serial.c 42.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Driver for OMAP-UART controller.
 * Based on drivers/serial/8250.c
 *
 * Copyright (C) 2010 Texas Instruments.
 *
 * Authors:
 *	Govindraj R	<govindraj.raja@ti.com>
 *	Thara Gopinath	<thara@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
L
Lucas De Marchi 已提交
16
 * Note: This driver is made separate from 8250 driver as we cannot
17 18 19 20 21 22
 * over load 8250 driver with omap platform specific configuration for
 * features like DMA, it makes easier to implement features like DMA and
 * hardware flow control and software flow control configuration with
 * this driver as required for the omap-platform.
 */

23 24 25 26
#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

27 28 29 30 31 32 33 34
#include <linux/module.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/serial_reg.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36 37 38 39
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/serial_core.h>
#include <linux/irq.h>
40
#include <linux/pm_runtime.h>
41
#include <linux/of.h>
42
#include <linux/gpio.h>
43
#include <linux/pinctrl/consumer.h>
44 45 46

#include <plat/omap-serial.h>

47 48
#define OMAP_MAX_HSUART_PORTS	6

49 50 51 52 53 54 55
#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))

#define OMAP_UART_REV_42 0x0402
#define OMAP_UART_REV_46 0x0406
#define OMAP_UART_REV_52 0x0502
#define OMAP_UART_REV_63 0x0603

56 57 58
#define UART_ERRATA_i202_MDR1_ACCESS	BIT(0)
#define UART_ERRATA_i291_DMA_FORCEIDLE	BIT(1)

59 60
#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/

61 62
/* SCR register bitmasks */
#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)
63
#define OMAP_UART_SCR_TX_EMPTY			(1 << 3)
64 65 66

/* FCR register bitmasks */
#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
67
#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
68

69 70 71 72 73 74 75 76 77 78 79
/* MVR register bitmasks */
#define OMAP_UART_MVR_SCHEME_SHIFT	30

#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f

#define OMAP_UART_MVR_MAJ_MASK		0x700
#define OMAP_UART_MVR_MAJ_SHIFT		8
#define OMAP_UART_MVR_MIN_MASK		0x3f

80 81 82 83 84 85 86 87 88 89 90
#define OMAP_UART_DMA_CH_FREE	-1

#define MSR_SAVE_FLAGS		UART_MSR_ANY_DELTA
#define OMAP_MODE13X_SPEED	230400

/* WER = 0x7F
 * Enable module level wakeup in WER reg
 */
#define OMAP_UART_WER_MOD_WKUP	0X7F

/* Enable XON/XOFF flow control on output */
91
#define OMAP_UART_SW_TX		0x08
92 93

/* Enable XON/XOFF flow control on input */
94
#define OMAP_UART_SW_RX		0x02
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125

#define OMAP_UART_SW_CLR	0xF0

#define OMAP_UART_TCR_TRIG	0x0F

struct uart_omap_dma {
	u8			uart_dma_tx;
	u8			uart_dma_rx;
	int			rx_dma_channel;
	int			tx_dma_channel;
	dma_addr_t		rx_buf_dma_phys;
	dma_addr_t		tx_buf_dma_phys;
	unsigned int		uart_base;
	/*
	 * Buffer for rx dma.It is not required for tx because the buffer
	 * comes from port structure.
	 */
	unsigned char		*rx_buf;
	unsigned int		prev_rx_dma_pos;
	int			tx_buf_size;
	int			tx_dma_used;
	int			rx_dma_used;
	spinlock_t		tx_lock;
	spinlock_t		rx_lock;
	/* timer to poll activity on rx dma */
	struct timer_list	rx_timer;
	unsigned int		rx_buf_size;
	unsigned int		rx_poll_rate;
	unsigned int		rx_timeout;
};

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
struct uart_omap_port {
	struct uart_port	port;
	struct uart_omap_dma	uart_dma;
	struct device		*dev;

	unsigned char		ier;
	unsigned char		lcr;
	unsigned char		mcr;
	unsigned char		fcr;
	unsigned char		efr;
	unsigned char		dll;
	unsigned char		dlh;
	unsigned char		mdr1;
	unsigned char		scr;

	int			use_dma;
	/*
	 * Some bits in registers are cleared on a read, so they must
	 * be saved whenever the register is read but the bits will not
	 * be immediately processed.
	 */
	unsigned int		lsr_break_flag;
	unsigned char		msr_saved_flags;
	char			name[20];
	unsigned long		port_activity;
151
	int			context_loss_cnt;
152 153 154
	u32			errata;
	u8			wakeups_enabled;

155 156 157 158
	int			DTR_gpio;
	int			DTR_inverted;
	int			DTR_active;

159 160 161 162
	struct pm_qos_request	pm_qos_request;
	u32			latency;
	u32			calc_latency;
	struct work_struct	qos_work;
163
	struct pinctrl		*pins;
164 165 166 167
};

#define to_uart_omap_port(p)	((container_of((p), struct uart_omap_port, port)))

168 169 170
static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];

/* Forward declaration of functions */
171
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
172

173
static struct workqueue_struct *serial_omap_uart_wq;
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194

static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
{
	offset <<= up->port.regshift;
	return readw(up->port.membase + offset);
}

static inline void serial_out(struct uart_omap_port *up, int offset, int value)
{
	offset <<= up->port.regshift;
	writew(value, up->port.membase + offset);
}

static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
{
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
	serial_out(up, UART_FCR, 0);
}

195 196
static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
{
197
	struct omap_uart_port_info *pdata = up->dev->platform_data;
198

F
Felipe Balbi 已提交
199
	if (!pdata || !pdata->get_context_loss_count)
200 201
		return 0;

202
	return pdata->get_context_loss_count(up->dev);
203 204 205 206
}

static void serial_omap_set_forceidle(struct uart_omap_port *up)
{
207
	struct omap_uart_port_info *pdata = up->dev->platform_data;
208

F
Felipe Balbi 已提交
209 210 211 212
	if (!pdata || !pdata->set_forceidle)
		return;

	pdata->set_forceidle(up->dev);
213 214 215 216
}

static void serial_omap_set_noidle(struct uart_omap_port *up)
{
217
	struct omap_uart_port_info *pdata = up->dev->platform_data;
218

F
Felipe Balbi 已提交
219 220 221 222
	if (!pdata || !pdata->set_noidle)
		return;

	pdata->set_noidle(up->dev);
223 224 225 226
}

static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
{
227
	struct omap_uart_port_info *pdata = up->dev->platform_data;
228

F
Felipe Balbi 已提交
229 230 231 232
	if (!pdata || !pdata->enable_wakeup)
		return;

	pdata->enable_wakeup(up->dev, enable);
233 234
}

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
/*
 * serial_omap_get_divisor - calculate divisor value
 * @port: uart port info
 * @baud: baudrate for which divisor needs to be calculated.
 *
 * We have written our own function to get the divisor so as to support
 * 13x mode. 3Mbps Baudrate as an different divisor.
 * Reference OMAP TRM Chapter 17:
 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
 * referring to oversampling - divisor value
 * baudrate 460,800 to 3,686,400 all have divisor 13
 * except 3,000,000 which has divisor value 16
 */
static unsigned int
serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
{
	unsigned int divisor;

	if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
		divisor = 13;
	else
		divisor = 16;
	return port->uartclk/(baud * divisor);
}

static void serial_omap_enable_ms(struct uart_port *port)
{
262
	struct uart_omap_port *up = to_uart_omap_port(port);
263

264
	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
265

266
	pm_runtime_get_sync(up->dev);
267 268
	up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
269 270
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
271 272 273 274
}

static void serial_omap_stop_tx(struct uart_port *port)
{
275
	struct uart_omap_port *up = to_uart_omap_port(port);
276

277
	pm_runtime_get_sync(up->dev);
278 279 280 281
	if (up->ier & UART_IER_THRI) {
		up->ier &= ~UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
282

F
Felipe Balbi 已提交
283
	serial_omap_set_forceidle(up);
284

285 286
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
287 288 289 290
}

static void serial_omap_stop_rx(struct uart_port *port)
{
291
	struct uart_omap_port *up = to_uart_omap_port(port);
292

293
	pm_runtime_get_sync(up->dev);
294 295 296
	up->ier &= ~UART_IER_RLSI;
	up->port.read_status_mask &= ~UART_LSR_DR;
	serial_out(up, UART_IER, up->ier);
297 298
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
299 300
}

301
static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
302 303 304 305
{
	struct circ_buf *xmit = &up->port.state->xmit;
	int count;

306 307 308
	if (!(lsr & UART_LSR_THRE))
		return;

309 310 311 312 313 314 315 316 317 318
	if (up->port.x_char) {
		serial_out(up, UART_TX, up->port.x_char);
		up->port.icount.tx++;
		up->port.x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
		serial_omap_stop_tx(&up->port);
		return;
	}
319
	count = up->port.fifosize / 4;
320 321 322 323 324 325 326 327
	do {
		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		up->port.icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	} while (--count > 0);

328 329
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
		spin_unlock(&up->port.lock);
330
		uart_write_wakeup(&up->port);
331 332
		spin_lock(&up->port.lock);
	}
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347

	if (uart_circ_empty(xmit))
		serial_omap_stop_tx(&up->port);
}

static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
{
	if (!(up->ier & UART_IER_THRI)) {
		up->ier |= UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
}

static void serial_omap_start_tx(struct uart_port *port)
{
348
	struct uart_omap_port *up = to_uart_omap_port(port);
349

F
Felipe Balbi 已提交
350 351 352 353 354
	pm_runtime_get_sync(up->dev);
	serial_omap_enable_ier_thri(up);
	serial_omap_set_noidle(up);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
355 356
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
static void serial_omap_throttle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static void serial_omap_unthrottle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier |= UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
static unsigned int check_modem_status(struct uart_omap_port *up)
{
	unsigned int status;

	status = serial_in(up, UART_MSR);
	status |= up->msr_saved_flags;
	up->msr_saved_flags = 0;
	if ((status & UART_MSR_ANY_DELTA) == 0)
		return status;

	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
	    up->port.state != NULL) {
		if (status & UART_MSR_TERI)
			up->port.icount.rng++;
		if (status & UART_MSR_DDSR)
			up->port.icount.dsr++;
		if (status & UART_MSR_DDCD)
			uart_handle_dcd_change
				(&up->port, status & UART_MSR_DCD);
		if (status & UART_MSR_DCTS)
			uart_handle_cts_change
				(&up->port, status & UART_MSR_CTS);
		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
	}

	return status;
}

413 414 415
static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned int flag;
416 417 418 419
	unsigned char ch = 0;

	if (likely(lsr & UART_LSR_DR))
		ch = serial_in(up, UART_RX);
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478

	up->port.icount.rx++;
	flag = TTY_NORMAL;

	if (lsr & UART_LSR_BI) {
		flag = TTY_BREAK;
		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
		up->port.icount.brk++;
		/*
		 * We do the SysRQ and SAK checking
		 * here because otherwise the break
		 * may get masked by ignore_status_mask
		 * or read_status_mask.
		 */
		if (uart_handle_break(&up->port))
			return;

	}

	if (lsr & UART_LSR_PE) {
		flag = TTY_PARITY;
		up->port.icount.parity++;
	}

	if (lsr & UART_LSR_FE) {
		flag = TTY_FRAME;
		up->port.icount.frame++;
	}

	if (lsr & UART_LSR_OE)
		up->port.icount.overrun++;

#ifdef CONFIG_SERIAL_OMAP_CONSOLE
	if (up->port.line == up->port.cons->index) {
		/* Recover the break flag from console xmit */
		lsr |= up->lsr_break_flag;
	}
#endif
	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
}

static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned char ch = 0;
	unsigned int flag;

	if (!(lsr & UART_LSR_DR))
		return;

	ch = serial_in(up, UART_RX);
	flag = TTY_NORMAL;
	up->port.icount.rx++;

	if (uart_handle_sysrq_char(&up->port, ch))
		return;

	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
}

479 480 481 482 483
/**
 * serial_omap_irq() - This handles the interrupt from one port
 * @irq: uart port irq number
 * @dev_id: uart port info
 */
484
static irqreturn_t serial_omap_irq(int irq, void *dev_id)
485 486
{
	struct uart_omap_port *up = dev_id;
487
	struct tty_struct *tty = up->port.state->port.tty;
488
	unsigned int iir, lsr;
489 490
	unsigned int type;
	irqreturn_t ret = IRQ_NONE;
491
	int max_count = 256;
492

493
	spin_lock(&up->port.lock);
494
	pm_runtime_get_sync(up->dev);
495 496

	do {
497
		iir = serial_in(up, UART_IIR);
498 499 500 501 502 503 504 505 506 507 508 509 510 511
		if (iir & UART_IIR_NO_INT)
			break;

		ret = IRQ_HANDLED;
		lsr = serial_in(up, UART_LSR);

		/* extract IRQ type from IIR register */
		type = iir & 0x3e;

		switch (type) {
		case UART_IIR_MSI:
			check_modem_status(up);
			break;
		case UART_IIR_THRI:
512
			transmit_chars(up, lsr);
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
			break;
		case UART_IIR_RX_TIMEOUT:
			/* FALLTHROUGH */
		case UART_IIR_RDI:
			serial_omap_rdi(up, lsr);
			break;
		case UART_IIR_RLSI:
			serial_omap_rlsi(up, lsr);
			break;
		case UART_IIR_CTS_RTS_DSR:
			/* simply try again */
			break;
		case UART_IIR_XOFF:
			/* FALLTHROUGH */
		default:
			break;
		}
	} while (!(iir & UART_IIR_NO_INT) && max_count--);
531

532
	spin_unlock(&up->port.lock);
533 534 535

	tty_flip_buffer_push(tty);

536 537
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
538
	up->port_activity = jiffies;
539 540

	return ret;
541 542 543 544
}

static unsigned int serial_omap_tx_empty(struct uart_port *port)
{
545
	struct uart_omap_port *up = to_uart_omap_port(port);
546 547 548
	unsigned long flags = 0;
	unsigned int ret = 0;

549
	pm_runtime_get_sync(up->dev);
550
	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
551 552 553
	spin_lock_irqsave(&up->port.lock, flags);
	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
	spin_unlock_irqrestore(&up->port.lock, flags);
554 555
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
556 557 558 559 560
	return ret;
}

static unsigned int serial_omap_get_mctrl(struct uart_port *port)
{
561
	struct uart_omap_port *up = to_uart_omap_port(port);
562
	unsigned int status;
563 564
	unsigned int ret = 0;

565
	pm_runtime_get_sync(up->dev);
566
	status = check_modem_status(up);
567 568
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
569

570
	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
571 572 573 574 575 576 577 578 579 580 581 582 583 584

	if (status & UART_MSR_DCD)
		ret |= TIOCM_CAR;
	if (status & UART_MSR_RI)
		ret |= TIOCM_RNG;
	if (status & UART_MSR_DSR)
		ret |= TIOCM_DSR;
	if (status & UART_MSR_CTS)
		ret |= TIOCM_CTS;
	return ret;
}

static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
585
	struct uart_omap_port *up = to_uart_omap_port(port);
586
	unsigned char mcr = 0, old_mcr;
587

588
	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
589 590 591 592 593 594 595 596 597 598 599
	if (mctrl & TIOCM_RTS)
		mcr |= UART_MCR_RTS;
	if (mctrl & TIOCM_DTR)
		mcr |= UART_MCR_DTR;
	if (mctrl & TIOCM_OUT1)
		mcr |= UART_MCR_OUT1;
	if (mctrl & TIOCM_OUT2)
		mcr |= UART_MCR_OUT2;
	if (mctrl & TIOCM_LOOP)
		mcr |= UART_MCR_LOOP;

600
	pm_runtime_get_sync(up->dev);
601 602 603 604
	old_mcr = serial_in(up, UART_MCR);
	old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
		     UART_MCR_DTR | UART_MCR_RTS);
	up->mcr = old_mcr | mcr;
605
	serial_out(up, UART_MCR, up->mcr);
606 607
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
608 609 610 611 612 613 614 615 616 617

	if (gpio_is_valid(up->DTR_gpio) &&
	    !!(mctrl & TIOCM_DTR) != up->DTR_active) {
		up->DTR_active = !up->DTR_active;
		if (gpio_cansleep(up->DTR_gpio))
			schedule_work(&up->qos_work);
		else
			gpio_set_value(up->DTR_gpio,
				       up->DTR_active != up->DTR_inverted);
	}
618 619 620 621
}

static void serial_omap_break_ctl(struct uart_port *port, int break_state)
{
622
	struct uart_omap_port *up = to_uart_omap_port(port);
623 624
	unsigned long flags = 0;

625
	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
626
	pm_runtime_get_sync(up->dev);
627 628 629 630 631 632 633
	spin_lock_irqsave(&up->port.lock, flags);
	if (break_state == -1)
		up->lcr |= UART_LCR_SBC;
	else
		up->lcr &= ~UART_LCR_SBC;
	serial_out(up, UART_LCR, up->lcr);
	spin_unlock_irqrestore(&up->port.lock, flags);
634 635
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
636 637 638 639
}

static int serial_omap_startup(struct uart_port *port)
{
640
	struct uart_omap_port *up = to_uart_omap_port(port);
641 642 643 644 645 646 647 648 649 650 651
	unsigned long flags = 0;
	int retval;

	/*
	 * Allocate the IRQ
	 */
	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
				up->name, up);
	if (retval)
		return retval;

652
	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
653

654
	pm_runtime_get_sync(up->dev);
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	/*
	 * Clear the FIFO buffers and disable them.
	 * (they will be reenabled in set_termios())
	 */
	serial_omap_clear_fifos(up);
	/* For Hardware flow control */
	serial_out(up, UART_MCR, UART_MCR_RTS);

	/*
	 * Clear the interrupt registers.
	 */
	(void) serial_in(up, UART_LSR);
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
	(void) serial_in(up, UART_IIR);
	(void) serial_in(up, UART_MSR);

	/*
	 * Now, initialize the UART
	 */
	serial_out(up, UART_LCR, UART_LCR_WLEN8);
	spin_lock_irqsave(&up->port.lock, flags);
	/*
	 * Most PC uarts need OUT2 raised to enable interrupts.
	 */
	up->port.mctrl |= TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	up->msr_saved_flags = 0;
	/*
	 * Finally, enable interrupts. Note: Modem status interrupts
	 * are set via set_termios(), which will be occurring imminently
	 * anyway, so we don't enable them here.
	 */
	up->ier = UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);

693 694 695
	/* Enable module level wake up */
	serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);

696 697
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
698 699 700 701 702 703
	up->port_activity = jiffies;
	return 0;
}

static void serial_omap_shutdown(struct uart_port *port)
{
704
	struct uart_omap_port *up = to_uart_omap_port(port);
705 706
	unsigned long flags = 0;

707
	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
708

709
	pm_runtime_get_sync(up->dev);
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
	/*
	 * Disable interrupts from this port
	 */
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	spin_lock_irqsave(&up->port.lock, flags);
	up->port.mctrl &= ~TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	/*
	 * Disable break condition and FIFOs
	 */
	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
	serial_omap_clear_fifos(up);

	/*
	 * Read data port to reset things, and then free the irq
	 */
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
732

733 734
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
735 736 737
	free_irq(up->port.irq, up);
}

738 739 740 741 742 743
static void serial_omap_uart_qos_work(struct work_struct *work)
{
	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
						qos_work);

	pm_qos_update_request(&up->pm_qos_request, up->latency);
744 745 746
	if (gpio_is_valid(up->DTR_gpio))
		gpio_set_value_cansleep(up->DTR_gpio,
					up->DTR_active != up->DTR_inverted);
747 748
}

749 750 751 752
static void
serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
			struct ktermios *old)
{
753
	struct uart_omap_port *up = to_uart_omap_port(port);
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
	unsigned char cval = 0;
	unsigned long flags = 0;
	unsigned int baud, quot;

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		cval = UART_LCR_WLEN5;
		break;
	case CS6:
		cval = UART_LCR_WLEN6;
		break;
	case CS7:
		cval = UART_LCR_WLEN7;
		break;
	default:
	case CS8:
		cval = UART_LCR_WLEN8;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		cval |= UART_LCR_STOP;
	if (termios->c_cflag & PARENB)
		cval |= UART_LCR_PARITY;
	if (!(termios->c_cflag & PARODD))
		cval |= UART_LCR_EPAR;

	/*
	 * Ask the core to calculate the divisor for us.
	 */

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
	quot = serial_omap_get_divisor(port, baud);

788
	/* calculate wakeup latency constraint */
789
	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
790 791 792
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);

793 794 795 796
	up->dll = quot & 0xff;
	up->dlh = quot >> 8;
	up->mdr1 = UART_OMAP_MDR1_DISABLE;

797 798 799 800 801 802 803
	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
			UART_FCR_ENABLE_FIFO;

	/*
	 * Ok, we're now changing the port state. Do it with
	 * interrupts disabled.
	 */
804
	pm_runtime_get_sync(up->dev);
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
	spin_lock_irqsave(&up->port.lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
	if (termios->c_iflag & INPCK)
		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
	if (termios->c_iflag & (BRKINT | PARMRK))
		up->port.read_status_mask |= UART_LSR_BI;

	/*
	 * Characters to ignore
	 */
	up->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
	if (termios->c_iflag & IGNBRK) {
		up->port.ignore_status_mask |= UART_LSR_BI;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			up->port.ignore_status_mask |= UART_LSR_OE;
	}

	/*
	 * ignore all characters if CREAD is not set
	 */
	if ((termios->c_cflag & CREAD) == 0)
		up->port.ignore_status_mask |= UART_LSR_DR;

	/*
	 * Modem status interrupts
	 */
	up->ier &= ~UART_IER_MSI;
	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
		up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_LCR, cval);		/* reset DLAB */
848
	up->lcr = cval;
849
	up->scr = OMAP_UART_SCR_TX_EMPTY;
850 851 852 853 854 855 856

	/* FIFOs and DMA Settings */

	/* FCR can be changed only when the
	 * baud clock is not running
	 * DLL_REG and DLH_REG set to 0.
	 */
857
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
858 859 860 861
	serial_out(up, UART_DLL, 0);
	serial_out(up, UART_DLM, 0);
	serial_out(up, UART_LCR, 0);

862
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
863

864
	up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
865
	up->efr &= ~UART_EFR_SCD;
866 867
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

868
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
869
	up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
870 871
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
	/* FIFO ENABLE, DMA MODE */
872 873

	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
874

875 876 877
	/* Set receive FIFO threshold to 16 characters and
	 * transmit FIFO threshold to 16 spaces
	 */
F
Felipe Balbi 已提交
878
	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
879 880 881
	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
		UART_FCR_ENABLE_FIFO;
882

883 884 885
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);

886 887
	serial_out(up, UART_OMAP_SCR, up->scr);

888
	/* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
889
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
890
	serial_out(up, UART_MCR, up->mcr);
891 892 893
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
894 895 896

	/* Protocol, Baud Rate, and Interrupt Settings */

897 898 899 900 901
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);

902
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
903 904 905 906
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, 0);
907
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
908

909 910
	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
911 912 913

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, up->ier);
914
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
915 916 917 918 919

	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, cval);

	if (baud > 230400 && baud != 3000000)
920
		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
921
	else
922 923
		up->mdr1 = UART_OMAP_MDR1_16X_MODE;

924 925 926 927
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
928

929
	/* Configure flow control */
R
Russell King 已提交
930
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
931 932 933 934 935 936

	/* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);

	/* Enable access to TCR/TLR */
R
Russell King 已提交
937 938 939
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
940

R
Russell King 已提交
941
	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
942

R
Russell King 已提交
943
	if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
944 945 946
		/* Enable AUTORTS and AUTOCTS */
		up->efr |= UART_EFR_CTS | UART_EFR_RTS;

947 948
		/* Ensure MCR RTS is asserted */
		up->mcr |= UART_MCR_RTS;
949 950 951
	} else {
		/* Disable AUTORTS and AUTOCTS */
		up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
952 953
	}

954 955 956
	if (up->port.flags & UPF_SOFT_FLOW) {
		/* clear SW control mode bits */
		up->efr &= OMAP_UART_SW_CLR;
957

958 959
		/*
		 * IXON Flag:
960 961
		 * Enable XON/XOFF flow control on input.
		 * Receiver compares XON1, XOFF1.
962 963
		 */
		if (termios->c_iflag & IXON)
964
			up->efr |= OMAP_UART_SW_RX;
965

966 967
		/*
		 * IXOFF Flag:
968 969
		 * Enable XON/XOFF flow control on output.
		 * Transmit XON1, XOFF1
970 971
		 */
		if (termios->c_iflag & IXOFF)
972
			up->efr |= OMAP_UART_SW_TX;
973

974 975 976 977 978 979 980 981 982 983
		/*
		 * IXANY Flag:
		 * Enable any character to restart output.
		 * Operation resumes after receiving any
		 * character after recognition of the XOFF character
		 */
		if (termios->c_iflag & IXANY)
			up->mcr |= UART_MCR_XONANY;
		else
			up->mcr &= ~UART_MCR_XONANY;
984
	}
R
Russell King 已提交
985
	serial_out(up, UART_MCR, up->mcr);
R
Russell King 已提交
986 987 988
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
989 990 991 992

	serial_omap_set_mctrl(&up->port, up->port.mctrl);

	spin_unlock_irqrestore(&up->port.lock, flags);
993 994
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
995
	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
996 997
}

F
Felipe Balbi 已提交
998 999 1000 1001 1002 1003 1004 1005 1006
static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
{
	struct uart_omap_port *up = to_uart_omap_port(port);

	serial_omap_enable_wakeup(up, state);

	return 0;
}

1007 1008 1009 1010
static void
serial_omap_pm(struct uart_port *port, unsigned int state,
	       unsigned int oldstate)
{
1011
	struct uart_omap_port *up = to_uart_omap_port(port);
1012 1013
	unsigned char efr;

1014
	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1015

1016
	pm_runtime_get_sync(up->dev);
1017
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1018 1019 1020 1021 1022
	efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, 0);

	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1023
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1024 1025
	serial_out(up, UART_EFR, efr);
	serial_out(up, UART_LCR, 0);
1026

1027
	if (!device_may_wakeup(up->dev)) {
1028
		if (!state)
1029
			pm_runtime_forbid(up->dev);
1030
		else
1031
			pm_runtime_allow(up->dev);
1032 1033
	}

1034 1035
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
}

static void serial_omap_release_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_release_port+\n");
}

static int serial_omap_request_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_request_port+\n");
	return 0;
}

static void serial_omap_config_port(struct uart_port *port, int flags)
{
1051
	struct uart_omap_port *up = to_uart_omap_port(port);
1052 1053

	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1054
							up->port.line);
1055
	up->port.type = PORT_OMAP;
1056
	up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
}

static int
serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	/* we don't want the core code to modify any port params */
	dev_dbg(port->dev, "serial_omap_verify_port+\n");
	return -EINVAL;
}

static const char *
serial_omap_type(struct uart_port *port)
{
1070
	struct uart_omap_port *up = to_uart_omap_port(port);
1071

1072
	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	return up->name;
}

#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)

static inline void wait_for_xmitr(struct uart_omap_port *up)
{
	unsigned int status, tmout = 10000;

	/* Wait up to 10ms for the character(s) to be sent. */
	do {
		status = serial_in(up, UART_LSR);

		if (status & UART_LSR_BI)
			up->lsr_break_flag = UART_LSR_BI;

		if (--tmout == 0)
			break;
		udelay(1);
	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);

	/* Wait up to 1s for flow control if necessary */
	if (up->port.flags & UPF_CONS_FLOW) {
		tmout = 1000000;
		for (tmout = 1000000; tmout; tmout--) {
			unsigned int msr = serial_in(up, UART_MSR);

			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
			if (msr & UART_MSR_CTS)
				break;

			udelay(1);
		}
	}
}

1109 1110 1111 1112
#ifdef CONFIG_CONSOLE_POLL

static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
{
1113
	struct uart_omap_port *up = to_uart_omap_port(port);
1114

1115
	pm_runtime_get_sync(up->dev);
1116 1117
	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
1118 1119
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1120 1121 1122 1123
}

static int serial_omap_poll_get_char(struct uart_port *port)
{
1124
	struct uart_omap_port *up = to_uart_omap_port(port);
1125
	unsigned int status;
1126

1127
	pm_runtime_get_sync(up->dev);
1128
	status = serial_in(up, UART_LSR);
1129 1130 1131 1132
	if (!(status & UART_LSR_DR)) {
		status = NO_POLL_CHAR;
		goto out;
	}
1133

1134
	status = serial_in(up, UART_RX);
1135 1136

out:
1137 1138
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1139

1140
	return status;
1141 1142 1143 1144 1145 1146
}

#endif /* CONFIG_CONSOLE_POLL */

#ifdef CONFIG_SERIAL_OMAP_CONSOLE

1147
static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1148 1149 1150

static struct uart_driver serial_omap_reg;

1151 1152
static void serial_omap_console_putchar(struct uart_port *port, int ch)
{
1153
	struct uart_omap_port *up = to_uart_omap_port(port);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
}

static void
serial_omap_console_write(struct console *co, const char *s,
		unsigned int count)
{
	struct uart_omap_port *up = serial_omap_console_ports[co->index];
	unsigned long flags;
	unsigned int ier;
	int locked = 1;

1168
	pm_runtime_get_sync(up->dev);
1169

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	local_irq_save(flags);
	if (up->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&up->port.lock);
	else
		spin_lock(&up->port.lock);

	/*
	 * First save the IER then disable the interrupts
	 */
	ier = serial_in(up, UART_IER);
	serial_out(up, UART_IER, 0);

	uart_console_write(&up->port, s, count, serial_omap_console_putchar);

	/*
	 * Finally, wait for transmitter to become empty
	 * and restore the IER
	 */
	wait_for_xmitr(up);
	serial_out(up, UART_IER, ier);
	/*
	 * The receive handling will happen properly because the
	 * receive ready bit will still be set; it is not cleared
	 * on read.  However, modem control will not, we must
	 * call it if we have saved something in the saved flags
	 * while processing with interrupts off.
	 */
	if (up->msr_saved_flags)
		check_modem_status(up);

1202 1203
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	if (locked)
		spin_unlock(&up->port.lock);
	local_irq_restore(flags);
}

static int __init
serial_omap_console_setup(struct console *co, char *options)
{
	struct uart_omap_port *up;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

	if (serial_omap_console_ports[co->index] == NULL)
		return -ENODEV;
	up = serial_omap_console_ports[co->index];

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(&up->port, co, baud, parity, bits, flow);
}

static struct console serial_omap_console = {
	.name		= OMAP_SERIAL_NAME,
	.write		= serial_omap_console_write,
	.device		= uart_console_device,
	.setup		= serial_omap_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &serial_omap_reg,
};

static void serial_omap_add_console_port(struct uart_omap_port *up)
{
1240
	serial_omap_console_ports[up->port.line] = up;
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
}

#define OMAP_CONSOLE	(&serial_omap_console)

#else

#define OMAP_CONSOLE	NULL

static inline void serial_omap_add_console_port(struct uart_omap_port *up)
{}

#endif

static struct uart_ops serial_omap_pops = {
	.tx_empty	= serial_omap_tx_empty,
	.set_mctrl	= serial_omap_set_mctrl,
	.get_mctrl	= serial_omap_get_mctrl,
	.stop_tx	= serial_omap_stop_tx,
	.start_tx	= serial_omap_start_tx,
1260 1261
	.throttle	= serial_omap_throttle,
	.unthrottle	= serial_omap_unthrottle,
1262 1263 1264 1265 1266 1267 1268
	.stop_rx	= serial_omap_stop_rx,
	.enable_ms	= serial_omap_enable_ms,
	.break_ctl	= serial_omap_break_ctl,
	.startup	= serial_omap_startup,
	.shutdown	= serial_omap_shutdown,
	.set_termios	= serial_omap_set_termios,
	.pm		= serial_omap_pm,
F
Felipe Balbi 已提交
1269
	.set_wake	= serial_omap_set_wake,
1270 1271 1272 1273 1274
	.type		= serial_omap_type,
	.release_port	= serial_omap_release_port,
	.request_port	= serial_omap_request_port,
	.config_port	= serial_omap_config_port,
	.verify_port	= serial_omap_verify_port,
1275 1276 1277 1278
#ifdef CONFIG_CONSOLE_POLL
	.poll_put_char  = serial_omap_poll_put_char,
	.poll_get_char  = serial_omap_poll_get_char,
#endif
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
};

static struct uart_driver serial_omap_reg = {
	.owner		= THIS_MODULE,
	.driver_name	= "OMAP-SERIAL",
	.dev_name	= OMAP_SERIAL_NAME,
	.nr		= OMAP_MAX_HSUART_PORTS,
	.cons		= OMAP_CONSOLE,
};

1289
#ifdef CONFIG_PM_SLEEP
1290
static int serial_omap_suspend(struct device *dev)
1291
{
1292
	struct uart_omap_port *up = dev_get_drvdata(dev);
1293

1294
	uart_suspend_port(&serial_omap_reg, &up->port);
1295
	flush_work(&up->qos_work);
1296

1297 1298 1299
	return 0;
}

1300
static int serial_omap_resume(struct device *dev)
1301
{
1302
	struct uart_omap_port *up = dev_get_drvdata(dev);
1303

1304 1305
	uart_resume_port(&serial_omap_reg, &up->port);

1306 1307
	return 0;
}
1308
#endif
1309

B
Bill Pemberton 已提交
1310
static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
{
	u32 mvr, scheme;
	u16 revision, major, minor;

	mvr = serial_in(up, UART_OMAP_MVER);

	/* Check revision register scheme */
	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;

	switch (scheme) {
	case 0: /* Legacy Scheme: OMAP2/3 */
		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
		break;
	case 1:
		/* New Scheme: OMAP4+ */
		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
					OMAP_UART_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
		break;
	default:
1335
		dev_warn(up->dev,
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
			"Unknown %s revision, defaulting to highest\n",
			up->name);
		/* highest possible revision */
		major = 0xff;
		minor = 0xff;
	}

	/* normalize revision for the driver */
	revision = UART_BUILD_REVISION(major, minor);

	switch (revision) {
	case OMAP_UART_REV_46:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_52:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_63:
		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
		break;
	default:
		break;
	}
}

B
Bill Pemberton 已提交
1363
static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
{
	struct omap_uart_port_info *omap_up_info;

	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
	if (!omap_up_info)
		return NULL; /* out of memory */

	of_property_read_u32(dev->of_node, "clock-frequency",
					 &omap_up_info->uartclk);
	return omap_up_info;
}

B
Bill Pemberton 已提交
1376
static int serial_omap_probe(struct platform_device *pdev)
1377 1378
{
	struct uart_omap_port	*up;
F
Felipe Balbi 已提交
1379
	struct resource		*mem, *irq;
1380
	struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
1381
	int ret;
1382

1383 1384 1385
	if (pdev->dev.of_node)
		omap_up_info = of_get_uart_port_info(&pdev->dev);

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem) {
		dev_err(&pdev->dev, "no mem resource?\n");
		return -ENODEV;
	}

	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!irq) {
		dev_err(&pdev->dev, "no irq resource?\n");
		return -ENODEV;
	}

1398
	if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
1399
				pdev->dev.driver->name)) {
1400 1401 1402 1403
		dev_err(&pdev->dev, "memory region already claimed\n");
		return -EBUSY;
	}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(omap_up_info->DTR_gpio,
					    omap_up_info->DTR_inverted);
		if (ret < 0)
			return ret;
	}

1415 1416 1417
	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
	if (!up)
		return -ENOMEM;
1418

1419 1420 1421 1422 1423 1424 1425 1426
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		up->DTR_gpio = omap_up_info->DTR_gpio;
		up->DTR_inverted = omap_up_info->DTR_inverted;
	} else
		up->DTR_gpio = -EINVAL;
	up->DTR_active = 0;

1427
	up->dev = &pdev->dev;
1428 1429 1430 1431 1432 1433 1434 1435 1436
	up->port.dev = &pdev->dev;
	up->port.type = PORT_OMAP;
	up->port.iotype = UPIO_MEM;
	up->port.irq = irq->start;

	up->port.regshift = 2;
	up->port.fifosize = 64;
	up->port.ops = &serial_omap_pops;

1437 1438 1439 1440 1441 1442 1443 1444 1445
	if (pdev->dev.of_node)
		up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
	else
		up->port.line = pdev->id;

	if (up->port.line < 0) {
		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
								up->port.line);
		ret = -ENODEV;
1446
		goto err_port_line;
1447 1448
	}

1449 1450 1451 1452 1453 1454 1455
	up->pins = devm_pinctrl_get_select_default(&pdev->dev);
	if (IS_ERR(up->pins)) {
		dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
			 up->port.line, PTR_ERR(up->pins));
		up->pins = NULL;
	}

1456
	sprintf(up->name, "OMAP UART%d", up->port.line);
1457
	up->port.mapbase = mem->start;
1458 1459
	up->port.membase = devm_ioremap(&pdev->dev, mem->start,
						resource_size(mem));
1460 1461 1462
	if (!up->port.membase) {
		dev_err(&pdev->dev, "can't ioremap UART\n");
		ret = -ENOMEM;
1463
		goto err_ioremap;
1464 1465
	}

1466 1467
	up->port.flags = omap_up_info->flags;
	up->port.uartclk = omap_up_info->uartclk;
1468 1469 1470 1471 1472
	if (!up->port.uartclk) {
		up->port.uartclk = DEFAULT_CLK_SPEED;
		dev_warn(&pdev->dev, "No clock speed specified: using default:"
						"%d\n", DEFAULT_CLK_SPEED);
	}
1473

1474 1475 1476 1477 1478 1479 1480
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	pm_qos_add_request(&up->pm_qos_request,
		PM_QOS_CPU_DMA_LATENCY, up->latency);
	serial_omap_uart_wq = create_singlethread_workqueue(up->name);
	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);

1481
	platform_set_drvdata(pdev, up);
1482
	pm_runtime_enable(&pdev->dev);
1483 1484
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev,
1485
			omap_up_info->autosuspend_timeout);
1486 1487 1488 1489

	pm_runtime_irq_safe(&pdev->dev);
	pm_runtime_get_sync(&pdev->dev);

1490 1491
	omap_serial_fill_features_erratas(up);

1492
	ui[up->port.line] = up;
1493 1494 1495 1496
	serial_omap_add_console_port(up);

	ret = uart_add_one_port(&serial_omap_reg, &up->port);
	if (ret != 0)
1497
		goto err_add_port;
1498

1499 1500
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1501
	return 0;
1502 1503 1504 1505 1506 1507

err_add_port:
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
err_ioremap:
err_port_line:
1508 1509 1510 1511 1512
	dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
				pdev->id, __func__, ret);
	return ret;
}

B
Bill Pemberton 已提交
1513
static int serial_omap_remove(struct platform_device *dev)
1514 1515 1516
{
	struct uart_omap_port *up = platform_get_drvdata(dev);

1517
	pm_runtime_put_sync(up->dev);
1518 1519 1520
	pm_runtime_disable(up->dev);
	uart_remove_one_port(&serial_omap_reg, &up->port);
	pm_qos_remove_request(&up->pm_qos_request);
1521 1522 1523 1524

	return 0;
}

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
/*
 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
{
	u8 timeout = 255;

	serial_out(up, UART_OMAP_MDR1, mdr1);
	udelay(2);
	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
1551
			dev_crit(up->dev, "Errata i202: timedout %x\n",
1552 1553 1554 1555 1556 1557 1558
						serial_in(up, UART_LSR));
			break;
		}
		udelay(1);
	}
}

1559
#ifdef CONFIG_PM_RUNTIME
1560 1561
static void serial_omap_restore_context(struct uart_omap_port *up)
{
1562 1563 1564 1565 1566
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
	else
		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

1567 1568 1569 1570 1571
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
	serial_out(up, UART_EFR, UART_EFR_ECB);
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, 0x0);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1572 1573
	serial_out(up, UART_DLL, up->dll);
	serial_out(up, UART_DLM, up->dlh);
1574 1575 1576 1577 1578 1579
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1580
	serial_out(up, UART_OMAP_SCR, up->scr);
1581 1582
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1583 1584 1585 1586
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1587 1588
}

1589 1590
static int serial_omap_runtime_suspend(struct device *dev)
{
1591 1592 1593 1594 1595 1596
	struct uart_omap_port *up = dev_get_drvdata(dev);
	struct omap_uart_port_info *pdata = dev->platform_data;

	if (!up)
		return -EINVAL;

1597
	if (!pdata)
1598 1599
		return 0;

1600
	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1601

1602 1603
	if (device_may_wakeup(dev)) {
		if (!up->wakeups_enabled) {
1604
			serial_omap_enable_wakeup(up, true);
1605 1606 1607 1608
			up->wakeups_enabled = true;
		}
	} else {
		if (up->wakeups_enabled) {
1609
			serial_omap_enable_wakeup(up, false);
1610 1611 1612 1613
			up->wakeups_enabled = false;
		}
	}

1614 1615 1616
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	schedule_work(&up->qos_work);

1617 1618 1619
	return 0;
}

1620 1621
static int serial_omap_runtime_resume(struct device *dev)
{
1622 1623
	struct uart_omap_port *up = dev_get_drvdata(dev);

1624
	int loss_cnt = serial_omap_get_context_loss_count(up);
1625

1626 1627 1628
	if (loss_cnt < 0) {
		dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
			loss_cnt);
1629
		serial_omap_restore_context(up);
1630 1631 1632
	} else if (up->context_loss_cnt != loss_cnt) {
		serial_omap_restore_context(up);
	}
1633 1634
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);
1635

1636 1637
	return 0;
}
1638 1639 1640 1641 1642 1643 1644 1645
#endif

static const struct dev_pm_ops serial_omap_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
				serial_omap_runtime_resume, NULL)
};

1646 1647 1648 1649 1650 1651 1652 1653 1654
#if defined(CONFIG_OF)
static const struct of_device_id omap_serial_of_match[] = {
	{ .compatible = "ti,omap2-uart" },
	{ .compatible = "ti,omap3-uart" },
	{ .compatible = "ti,omap4-uart" },
	{},
};
MODULE_DEVICE_TABLE(of, omap_serial_of_match);
#endif
1655 1656 1657

static struct platform_driver serial_omap_driver = {
	.probe          = serial_omap_probe,
1658
	.remove         = serial_omap_remove,
1659 1660
	.driver		= {
		.name	= DRIVER_NAME,
1661
		.pm	= &serial_omap_dev_pm_ops,
1662
		.of_match_table = of_match_ptr(omap_serial_of_match),
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	},
};

static int __init serial_omap_init(void)
{
	int ret;

	ret = uart_register_driver(&serial_omap_reg);
	if (ret != 0)
		return ret;
	ret = platform_driver_register(&serial_omap_driver);
	if (ret != 0)
		uart_unregister_driver(&serial_omap_reg);
	return ret;
}

static void __exit serial_omap_exit(void)
{
	platform_driver_unregister(&serial_omap_driver);
	uart_unregister_driver(&serial_omap_reg);
}

module_init(serial_omap_init);
module_exit(serial_omap_exit);

MODULE_DESCRIPTION("OMAP High Speed UART driver");
MODULE_LICENSE("GPL");
MODULE_AUTHOR("Texas Instruments Inc");