omap-serial.c 42.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Driver for OMAP-UART controller.
 * Based on drivers/serial/8250.c
 *
 * Copyright (C) 2010 Texas Instruments.
 *
 * Authors:
 *	Govindraj R	<govindraj.raja@ti.com>
 *	Thara Gopinath	<thara@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
L
Lucas De Marchi 已提交
16
 * Note: This driver is made separate from 8250 driver as we cannot
17 18 19 20 21 22
 * over load 8250 driver with omap platform specific configuration for
 * features like DMA, it makes easier to implement features like DMA and
 * hardware flow control and software flow control configuration with
 * this driver as required for the omap-platform.
 */

23 24 25 26
#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

27 28 29 30 31 32 33 34
#include <linux/module.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/serial_reg.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36 37 38 39
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/serial_core.h>
#include <linux/irq.h>
40
#include <linux/pm_runtime.h>
41
#include <linux/of.h>
42
#include <linux/gpio.h>
43
#include <linux/pinctrl/consumer.h>
44
#include <linux/platform_data/serial-omap.h>
45

46 47
#define OMAP_MAX_HSUART_PORTS	6

48 49 50 51 52 53 54
#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))

#define OMAP_UART_REV_42 0x0402
#define OMAP_UART_REV_46 0x0406
#define OMAP_UART_REV_52 0x0502
#define OMAP_UART_REV_63 0x0603

55 56 57
#define UART_ERRATA_i202_MDR1_ACCESS	BIT(0)
#define UART_ERRATA_i291_DMA_FORCEIDLE	BIT(1)

58 59
#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/

60 61
/* SCR register bitmasks */
#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)
62
#define OMAP_UART_SCR_TX_EMPTY			(1 << 3)
63 64 65

/* FCR register bitmasks */
#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
66
#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
67

68 69 70 71 72 73 74 75 76 77 78
/* MVR register bitmasks */
#define OMAP_UART_MVR_SCHEME_SHIFT	30

#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f

#define OMAP_UART_MVR_MAJ_MASK		0x700
#define OMAP_UART_MVR_MAJ_SHIFT		8
#define OMAP_UART_MVR_MIN_MASK		0x3f

79 80 81 82 83 84 85 86 87 88 89
#define OMAP_UART_DMA_CH_FREE	-1

#define MSR_SAVE_FLAGS		UART_MSR_ANY_DELTA
#define OMAP_MODE13X_SPEED	230400

/* WER = 0x7F
 * Enable module level wakeup in WER reg
 */
#define OMAP_UART_WER_MOD_WKUP	0X7F

/* Enable XON/XOFF flow control on output */
90
#define OMAP_UART_SW_TX		0x08
91 92

/* Enable XON/XOFF flow control on input */
93
#define OMAP_UART_SW_RX		0x02
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124

#define OMAP_UART_SW_CLR	0xF0

#define OMAP_UART_TCR_TRIG	0x0F

struct uart_omap_dma {
	u8			uart_dma_tx;
	u8			uart_dma_rx;
	int			rx_dma_channel;
	int			tx_dma_channel;
	dma_addr_t		rx_buf_dma_phys;
	dma_addr_t		tx_buf_dma_phys;
	unsigned int		uart_base;
	/*
	 * Buffer for rx dma.It is not required for tx because the buffer
	 * comes from port structure.
	 */
	unsigned char		*rx_buf;
	unsigned int		prev_rx_dma_pos;
	int			tx_buf_size;
	int			tx_dma_used;
	int			rx_dma_used;
	spinlock_t		tx_lock;
	spinlock_t		rx_lock;
	/* timer to poll activity on rx dma */
	struct timer_list	rx_timer;
	unsigned int		rx_buf_size;
	unsigned int		rx_poll_rate;
	unsigned int		rx_timeout;
};

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
struct uart_omap_port {
	struct uart_port	port;
	struct uart_omap_dma	uart_dma;
	struct device		*dev;

	unsigned char		ier;
	unsigned char		lcr;
	unsigned char		mcr;
	unsigned char		fcr;
	unsigned char		efr;
	unsigned char		dll;
	unsigned char		dlh;
	unsigned char		mdr1;
	unsigned char		scr;

	int			use_dma;
	/*
	 * Some bits in registers are cleared on a read, so they must
	 * be saved whenever the register is read but the bits will not
	 * be immediately processed.
	 */
	unsigned int		lsr_break_flag;
	unsigned char		msr_saved_flags;
	char			name[20];
	unsigned long		port_activity;
150
	int			context_loss_cnt;
151 152 153
	u32			errata;
	u8			wakeups_enabled;

154 155 156 157
	int			DTR_gpio;
	int			DTR_inverted;
	int			DTR_active;

158 159 160 161
	struct pm_qos_request	pm_qos_request;
	u32			latency;
	u32			calc_latency;
	struct work_struct	qos_work;
162
	struct pinctrl		*pins;
163 164 165 166
};

#define to_uart_omap_port(p)	((container_of((p), struct uart_omap_port, port)))

167 168 169
static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];

/* Forward declaration of functions */
170
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
171

172
static struct workqueue_struct *serial_omap_uart_wq;
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193

static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
{
	offset <<= up->port.regshift;
	return readw(up->port.membase + offset);
}

static inline void serial_out(struct uart_omap_port *up, int offset, int value)
{
	offset <<= up->port.regshift;
	writew(value, up->port.membase + offset);
}

static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
{
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
	serial_out(up, UART_FCR, 0);
}

194 195
static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
{
196
	struct omap_uart_port_info *pdata = up->dev->platform_data;
197

F
Felipe Balbi 已提交
198
	if (!pdata || !pdata->get_context_loss_count)
199 200
		return 0;

201
	return pdata->get_context_loss_count(up->dev);
202 203 204 205
}

static void serial_omap_set_forceidle(struct uart_omap_port *up)
{
206
	struct omap_uart_port_info *pdata = up->dev->platform_data;
207

F
Felipe Balbi 已提交
208 209 210 211
	if (!pdata || !pdata->set_forceidle)
		return;

	pdata->set_forceidle(up->dev);
212 213 214 215
}

static void serial_omap_set_noidle(struct uart_omap_port *up)
{
216
	struct omap_uart_port_info *pdata = up->dev->platform_data;
217

F
Felipe Balbi 已提交
218 219 220 221
	if (!pdata || !pdata->set_noidle)
		return;

	pdata->set_noidle(up->dev);
222 223 224 225
}

static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
{
226
	struct omap_uart_port_info *pdata = up->dev->platform_data;
227

F
Felipe Balbi 已提交
228 229 230 231
	if (!pdata || !pdata->enable_wakeup)
		return;

	pdata->enable_wakeup(up->dev, enable);
232 233
}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
/*
 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
 * @port: uart port info
 * @baud: baudrate for which mode needs to be determined
 *
 * Returns true if baud rate is MODE16X and false if MODE13X
 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
 * and Error Rates" determines modes not for all common baud rates.
 * E.g. for 1000000 baud rate mode must be 16x, but according to that
 * table it's determined as 13x.
 */
static bool
serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
{
	unsigned int n13 = port->uartclk / (13 * baud);
	unsigned int n16 = port->uartclk / (16 * baud);
	int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
	int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
	if(baudAbsDiff13 < 0)
		baudAbsDiff13 = -baudAbsDiff13;
	if(baudAbsDiff16 < 0)
		baudAbsDiff16 = -baudAbsDiff16;

	return (baudAbsDiff13 > baudAbsDiff16);
}

260 261 262 263 264 265 266 267 268 269
/*
 * serial_omap_get_divisor - calculate divisor value
 * @port: uart port info
 * @baud: baudrate for which divisor needs to be calculated.
 */
static unsigned int
serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
{
	unsigned int divisor;

270
	if (!serial_omap_baud_is_mode16(port, baud))
271 272 273 274 275 276 277 278
		divisor = 13;
	else
		divisor = 16;
	return port->uartclk/(baud * divisor);
}

static void serial_omap_enable_ms(struct uart_port *port)
{
279
	struct uart_omap_port *up = to_uart_omap_port(port);
280

281
	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
282

283
	pm_runtime_get_sync(up->dev);
284 285
	up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
286 287
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
288 289 290 291
}

static void serial_omap_stop_tx(struct uart_port *port)
{
292
	struct uart_omap_port *up = to_uart_omap_port(port);
293

294
	pm_runtime_get_sync(up->dev);
295 296 297 298
	if (up->ier & UART_IER_THRI) {
		up->ier &= ~UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
299

F
Felipe Balbi 已提交
300
	serial_omap_set_forceidle(up);
301

302 303
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
304 305 306 307
}

static void serial_omap_stop_rx(struct uart_port *port)
{
308
	struct uart_omap_port *up = to_uart_omap_port(port);
309

310
	pm_runtime_get_sync(up->dev);
311 312 313
	up->ier &= ~UART_IER_RLSI;
	up->port.read_status_mask &= ~UART_LSR_DR;
	serial_out(up, UART_IER, up->ier);
314 315
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
316 317
}

318
static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
319 320 321 322
{
	struct circ_buf *xmit = &up->port.state->xmit;
	int count;

323 324 325
	if (!(lsr & UART_LSR_THRE))
		return;

326 327 328 329 330 331 332 333 334 335
	if (up->port.x_char) {
		serial_out(up, UART_TX, up->port.x_char);
		up->port.icount.tx++;
		up->port.x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
		serial_omap_stop_tx(&up->port);
		return;
	}
336
	count = up->port.fifosize / 4;
337 338 339 340 341 342 343 344
	do {
		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		up->port.icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	} while (--count > 0);

345 346
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
		spin_unlock(&up->port.lock);
347
		uart_write_wakeup(&up->port);
348 349
		spin_lock(&up->port.lock);
	}
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364

	if (uart_circ_empty(xmit))
		serial_omap_stop_tx(&up->port);
}

static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
{
	if (!(up->ier & UART_IER_THRI)) {
		up->ier |= UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
}

static void serial_omap_start_tx(struct uart_port *port)
{
365
	struct uart_omap_port *up = to_uart_omap_port(port);
366

F
Felipe Balbi 已提交
367 368 369 370 371
	pm_runtime_get_sync(up->dev);
	serial_omap_enable_ier_thri(up);
	serial_omap_set_noidle(up);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
372 373
}

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static void serial_omap_throttle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static void serial_omap_unthrottle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier |= UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
static unsigned int check_modem_status(struct uart_omap_port *up)
{
	unsigned int status;

	status = serial_in(up, UART_MSR);
	status |= up->msr_saved_flags;
	up->msr_saved_flags = 0;
	if ((status & UART_MSR_ANY_DELTA) == 0)
		return status;

	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
	    up->port.state != NULL) {
		if (status & UART_MSR_TERI)
			up->port.icount.rng++;
		if (status & UART_MSR_DDSR)
			up->port.icount.dsr++;
		if (status & UART_MSR_DDCD)
			uart_handle_dcd_change
				(&up->port, status & UART_MSR_DCD);
		if (status & UART_MSR_DCTS)
			uart_handle_cts_change
				(&up->port, status & UART_MSR_CTS);
		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
	}

	return status;
}

430 431 432
static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned int flag;
433 434 435 436
	unsigned char ch = 0;

	if (likely(lsr & UART_LSR_DR))
		ch = serial_in(up, UART_RX);
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495

	up->port.icount.rx++;
	flag = TTY_NORMAL;

	if (lsr & UART_LSR_BI) {
		flag = TTY_BREAK;
		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
		up->port.icount.brk++;
		/*
		 * We do the SysRQ and SAK checking
		 * here because otherwise the break
		 * may get masked by ignore_status_mask
		 * or read_status_mask.
		 */
		if (uart_handle_break(&up->port))
			return;

	}

	if (lsr & UART_LSR_PE) {
		flag = TTY_PARITY;
		up->port.icount.parity++;
	}

	if (lsr & UART_LSR_FE) {
		flag = TTY_FRAME;
		up->port.icount.frame++;
	}

	if (lsr & UART_LSR_OE)
		up->port.icount.overrun++;

#ifdef CONFIG_SERIAL_OMAP_CONSOLE
	if (up->port.line == up->port.cons->index) {
		/* Recover the break flag from console xmit */
		lsr |= up->lsr_break_flag;
	}
#endif
	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
}

static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned char ch = 0;
	unsigned int flag;

	if (!(lsr & UART_LSR_DR))
		return;

	ch = serial_in(up, UART_RX);
	flag = TTY_NORMAL;
	up->port.icount.rx++;

	if (uart_handle_sysrq_char(&up->port, ch))
		return;

	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
}

496 497 498 499 500
/**
 * serial_omap_irq() - This handles the interrupt from one port
 * @irq: uart port irq number
 * @dev_id: uart port info
 */
501
static irqreturn_t serial_omap_irq(int irq, void *dev_id)
502 503 504
{
	struct uart_omap_port *up = dev_id;
	unsigned int iir, lsr;
505 506
	unsigned int type;
	irqreturn_t ret = IRQ_NONE;
507
	int max_count = 256;
508

509
	spin_lock(&up->port.lock);
510
	pm_runtime_get_sync(up->dev);
511 512

	do {
513
		iir = serial_in(up, UART_IIR);
514 515 516 517 518 519 520 521 522 523 524 525 526 527
		if (iir & UART_IIR_NO_INT)
			break;

		ret = IRQ_HANDLED;
		lsr = serial_in(up, UART_LSR);

		/* extract IRQ type from IIR register */
		type = iir & 0x3e;

		switch (type) {
		case UART_IIR_MSI:
			check_modem_status(up);
			break;
		case UART_IIR_THRI:
528
			transmit_chars(up, lsr);
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
			break;
		case UART_IIR_RX_TIMEOUT:
			/* FALLTHROUGH */
		case UART_IIR_RDI:
			serial_omap_rdi(up, lsr);
			break;
		case UART_IIR_RLSI:
			serial_omap_rlsi(up, lsr);
			break;
		case UART_IIR_CTS_RTS_DSR:
			/* simply try again */
			break;
		case UART_IIR_XOFF:
			/* FALLTHROUGH */
		default:
			break;
		}
	} while (!(iir & UART_IIR_NO_INT) && max_count--);
547

548
	spin_unlock(&up->port.lock);
549

J
Jiri Slaby 已提交
550
	tty_flip_buffer_push(&up->port.state->port);
551

552 553
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
554
	up->port_activity = jiffies;
555 556

	return ret;
557 558 559 560
}

static unsigned int serial_omap_tx_empty(struct uart_port *port)
{
561
	struct uart_omap_port *up = to_uart_omap_port(port);
562 563 564
	unsigned long flags = 0;
	unsigned int ret = 0;

565
	pm_runtime_get_sync(up->dev);
566
	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
567 568 569
	spin_lock_irqsave(&up->port.lock, flags);
	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
	spin_unlock_irqrestore(&up->port.lock, flags);
570 571
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
572 573 574 575 576
	return ret;
}

static unsigned int serial_omap_get_mctrl(struct uart_port *port)
{
577
	struct uart_omap_port *up = to_uart_omap_port(port);
578
	unsigned int status;
579 580
	unsigned int ret = 0;

581
	pm_runtime_get_sync(up->dev);
582
	status = check_modem_status(up);
583 584
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
585

586
	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
587 588 589 590 591 592 593 594 595 596 597 598 599 600

	if (status & UART_MSR_DCD)
		ret |= TIOCM_CAR;
	if (status & UART_MSR_RI)
		ret |= TIOCM_RNG;
	if (status & UART_MSR_DSR)
		ret |= TIOCM_DSR;
	if (status & UART_MSR_CTS)
		ret |= TIOCM_CTS;
	return ret;
}

static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
601
	struct uart_omap_port *up = to_uart_omap_port(port);
602
	unsigned char mcr = 0, old_mcr;
603

604
	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
605 606 607 608 609 610 611 612 613 614 615
	if (mctrl & TIOCM_RTS)
		mcr |= UART_MCR_RTS;
	if (mctrl & TIOCM_DTR)
		mcr |= UART_MCR_DTR;
	if (mctrl & TIOCM_OUT1)
		mcr |= UART_MCR_OUT1;
	if (mctrl & TIOCM_OUT2)
		mcr |= UART_MCR_OUT2;
	if (mctrl & TIOCM_LOOP)
		mcr |= UART_MCR_LOOP;

616
	pm_runtime_get_sync(up->dev);
617 618 619 620
	old_mcr = serial_in(up, UART_MCR);
	old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
		     UART_MCR_DTR | UART_MCR_RTS);
	up->mcr = old_mcr | mcr;
621
	serial_out(up, UART_MCR, up->mcr);
622 623
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
624 625 626 627 628 629 630 631 632 633

	if (gpio_is_valid(up->DTR_gpio) &&
	    !!(mctrl & TIOCM_DTR) != up->DTR_active) {
		up->DTR_active = !up->DTR_active;
		if (gpio_cansleep(up->DTR_gpio))
			schedule_work(&up->qos_work);
		else
			gpio_set_value(up->DTR_gpio,
				       up->DTR_active != up->DTR_inverted);
	}
634 635 636 637
}

static void serial_omap_break_ctl(struct uart_port *port, int break_state)
{
638
	struct uart_omap_port *up = to_uart_omap_port(port);
639 640
	unsigned long flags = 0;

641
	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
642
	pm_runtime_get_sync(up->dev);
643 644 645 646 647 648 649
	spin_lock_irqsave(&up->port.lock, flags);
	if (break_state == -1)
		up->lcr |= UART_LCR_SBC;
	else
		up->lcr &= ~UART_LCR_SBC;
	serial_out(up, UART_LCR, up->lcr);
	spin_unlock_irqrestore(&up->port.lock, flags);
650 651
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
652 653 654 655
}

static int serial_omap_startup(struct uart_port *port)
{
656
	struct uart_omap_port *up = to_uart_omap_port(port);
657 658 659 660 661 662 663 664 665 666 667
	unsigned long flags = 0;
	int retval;

	/*
	 * Allocate the IRQ
	 */
	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
				up->name, up);
	if (retval)
		return retval;

668
	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
669

670
	pm_runtime_get_sync(up->dev);
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
	/*
	 * Clear the FIFO buffers and disable them.
	 * (they will be reenabled in set_termios())
	 */
	serial_omap_clear_fifos(up);
	/* For Hardware flow control */
	serial_out(up, UART_MCR, UART_MCR_RTS);

	/*
	 * Clear the interrupt registers.
	 */
	(void) serial_in(up, UART_LSR);
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
	(void) serial_in(up, UART_IIR);
	(void) serial_in(up, UART_MSR);

	/*
	 * Now, initialize the UART
	 */
	serial_out(up, UART_LCR, UART_LCR_WLEN8);
	spin_lock_irqsave(&up->port.lock, flags);
	/*
	 * Most PC uarts need OUT2 raised to enable interrupts.
	 */
	up->port.mctrl |= TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	up->msr_saved_flags = 0;
	/*
	 * Finally, enable interrupts. Note: Modem status interrupts
	 * are set via set_termios(), which will be occurring imminently
	 * anyway, so we don't enable them here.
	 */
	up->ier = UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);

709 710 711
	/* Enable module level wake up */
	serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);

712 713
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
714 715 716 717 718 719
	up->port_activity = jiffies;
	return 0;
}

static void serial_omap_shutdown(struct uart_port *port)
{
720
	struct uart_omap_port *up = to_uart_omap_port(port);
721 722
	unsigned long flags = 0;

723
	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
724

725
	pm_runtime_get_sync(up->dev);
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
	/*
	 * Disable interrupts from this port
	 */
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	spin_lock_irqsave(&up->port.lock, flags);
	up->port.mctrl &= ~TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	/*
	 * Disable break condition and FIFOs
	 */
	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
	serial_omap_clear_fifos(up);

	/*
	 * Read data port to reset things, and then free the irq
	 */
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
748

749 750
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
751 752 753
	free_irq(up->port.irq, up);
}

754 755 756 757 758 759
static void serial_omap_uart_qos_work(struct work_struct *work)
{
	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
						qos_work);

	pm_qos_update_request(&up->pm_qos_request, up->latency);
760 761 762
	if (gpio_is_valid(up->DTR_gpio))
		gpio_set_value_cansleep(up->DTR_gpio,
					up->DTR_active != up->DTR_inverted);
763 764
}

765 766 767 768
static void
serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
			struct ktermios *old)
{
769
	struct uart_omap_port *up = to_uart_omap_port(port);
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	unsigned char cval = 0;
	unsigned long flags = 0;
	unsigned int baud, quot;

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		cval = UART_LCR_WLEN5;
		break;
	case CS6:
		cval = UART_LCR_WLEN6;
		break;
	case CS7:
		cval = UART_LCR_WLEN7;
		break;
	default:
	case CS8:
		cval = UART_LCR_WLEN8;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		cval |= UART_LCR_STOP;
	if (termios->c_cflag & PARENB)
		cval |= UART_LCR_PARITY;
	if (!(termios->c_cflag & PARODD))
		cval |= UART_LCR_EPAR;
796 797
	if (termios->c_cflag & CMSPAR)
		cval |= UART_LCR_SPAR;
798 799 800 801 802 803 804 805

	/*
	 * Ask the core to calculate the divisor for us.
	 */

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
	quot = serial_omap_get_divisor(port, baud);

806
	/* calculate wakeup latency constraint */
807
	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
808 809 810
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);

811 812 813 814
	up->dll = quot & 0xff;
	up->dlh = quot >> 8;
	up->mdr1 = UART_OMAP_MDR1_DISABLE;

815 816 817 818 819 820 821
	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
			UART_FCR_ENABLE_FIFO;

	/*
	 * Ok, we're now changing the port state. Do it with
	 * interrupts disabled.
	 */
822
	pm_runtime_get_sync(up->dev);
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
	spin_lock_irqsave(&up->port.lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
	if (termios->c_iflag & INPCK)
		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
	if (termios->c_iflag & (BRKINT | PARMRK))
		up->port.read_status_mask |= UART_LSR_BI;

	/*
	 * Characters to ignore
	 */
	up->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
	if (termios->c_iflag & IGNBRK) {
		up->port.ignore_status_mask |= UART_LSR_BI;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			up->port.ignore_status_mask |= UART_LSR_OE;
	}

	/*
	 * ignore all characters if CREAD is not set
	 */
	if ((termios->c_cflag & CREAD) == 0)
		up->port.ignore_status_mask |= UART_LSR_DR;

	/*
	 * Modem status interrupts
	 */
	up->ier &= ~UART_IER_MSI;
	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
		up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_LCR, cval);		/* reset DLAB */
866
	up->lcr = cval;
867
	up->scr = OMAP_UART_SCR_TX_EMPTY;
868 869 870 871 872 873 874

	/* FIFOs and DMA Settings */

	/* FCR can be changed only when the
	 * baud clock is not running
	 * DLL_REG and DLH_REG set to 0.
	 */
875
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
876 877 878 879
	serial_out(up, UART_DLL, 0);
	serial_out(up, UART_DLM, 0);
	serial_out(up, UART_LCR, 0);

880
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
881

882
	up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
883
	up->efr &= ~UART_EFR_SCD;
884 885
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

886
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
887
	up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
888 889
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
	/* FIFO ENABLE, DMA MODE */
890 891

	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
892

893 894 895
	/* Set receive FIFO threshold to 16 characters and
	 * transmit FIFO threshold to 16 spaces
	 */
F
Felipe Balbi 已提交
896
	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
897 898 899
	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
		UART_FCR_ENABLE_FIFO;
900

901 902 903
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);

904 905
	serial_out(up, UART_OMAP_SCR, up->scr);

906
	/* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
907
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
908
	serial_out(up, UART_MCR, up->mcr);
909 910 911
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
912 913 914

	/* Protocol, Baud Rate, and Interrupt Settings */

915 916 917 918 919
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);

920
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
921 922 923 924
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, 0);
925
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
926

927 928
	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
929 930 931

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, up->ier);
932
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
933 934 935 936

	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, cval);

937
	if (!serial_omap_baud_is_mode16(port, baud))
938
		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
939
	else
940 941
		up->mdr1 = UART_OMAP_MDR1_16X_MODE;

942 943 944 945
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
946

947
	/* Configure flow control */
R
Russell King 已提交
948
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
949 950 951 952 953 954

	/* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);

	/* Enable access to TCR/TLR */
R
Russell King 已提交
955 956 957
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
958

R
Russell King 已提交
959
	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
960

R
Russell King 已提交
961
	if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
962 963 964
		/* Enable AUTORTS and AUTOCTS */
		up->efr |= UART_EFR_CTS | UART_EFR_RTS;

965 966
		/* Ensure MCR RTS is asserted */
		up->mcr |= UART_MCR_RTS;
967 968 969
	} else {
		/* Disable AUTORTS and AUTOCTS */
		up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
970 971
	}

972 973 974
	if (up->port.flags & UPF_SOFT_FLOW) {
		/* clear SW control mode bits */
		up->efr &= OMAP_UART_SW_CLR;
975

976 977
		/*
		 * IXON Flag:
978 979
		 * Enable XON/XOFF flow control on input.
		 * Receiver compares XON1, XOFF1.
980 981
		 */
		if (termios->c_iflag & IXON)
982
			up->efr |= OMAP_UART_SW_RX;
983

984 985
		/*
		 * IXOFF Flag:
986 987
		 * Enable XON/XOFF flow control on output.
		 * Transmit XON1, XOFF1
988 989
		 */
		if (termios->c_iflag & IXOFF)
990
			up->efr |= OMAP_UART_SW_TX;
991

992 993 994 995 996 997 998 999 1000 1001
		/*
		 * IXANY Flag:
		 * Enable any character to restart output.
		 * Operation resumes after receiving any
		 * character after recognition of the XOFF character
		 */
		if (termios->c_iflag & IXANY)
			up->mcr |= UART_MCR_XONANY;
		else
			up->mcr &= ~UART_MCR_XONANY;
1002
	}
R
Russell King 已提交
1003
	serial_out(up, UART_MCR, up->mcr);
R
Russell King 已提交
1004 1005 1006
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1007 1008 1009 1010

	serial_omap_set_mctrl(&up->port, up->port.mctrl);

	spin_unlock_irqrestore(&up->port.lock, flags);
1011 1012
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1013
	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
1014 1015
}

F
Felipe Balbi 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024
static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
{
	struct uart_omap_port *up = to_uart_omap_port(port);

	serial_omap_enable_wakeup(up, state);

	return 0;
}

1025 1026 1027 1028
static void
serial_omap_pm(struct uart_port *port, unsigned int state,
	       unsigned int oldstate)
{
1029
	struct uart_omap_port *up = to_uart_omap_port(port);
1030 1031
	unsigned char efr;

1032
	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1033

1034
	pm_runtime_get_sync(up->dev);
1035
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1036 1037 1038 1039 1040
	efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, 0);

	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1041
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1042 1043
	serial_out(up, UART_EFR, efr);
	serial_out(up, UART_LCR, 0);
1044

1045
	if (!device_may_wakeup(up->dev)) {
1046
		if (!state)
1047
			pm_runtime_forbid(up->dev);
1048
		else
1049
			pm_runtime_allow(up->dev);
1050 1051
	}

1052 1053
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
}

static void serial_omap_release_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_release_port+\n");
}

static int serial_omap_request_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_request_port+\n");
	return 0;
}

static void serial_omap_config_port(struct uart_port *port, int flags)
{
1069
	struct uart_omap_port *up = to_uart_omap_port(port);
1070 1071

	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1072
							up->port.line);
1073
	up->port.type = PORT_OMAP;
1074
	up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
}

static int
serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	/* we don't want the core code to modify any port params */
	dev_dbg(port->dev, "serial_omap_verify_port+\n");
	return -EINVAL;
}

static const char *
serial_omap_type(struct uart_port *port)
{
1088
	struct uart_omap_port *up = to_uart_omap_port(port);
1089

1090
	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	return up->name;
}

#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)

static inline void wait_for_xmitr(struct uart_omap_port *up)
{
	unsigned int status, tmout = 10000;

	/* Wait up to 10ms for the character(s) to be sent. */
	do {
		status = serial_in(up, UART_LSR);

		if (status & UART_LSR_BI)
			up->lsr_break_flag = UART_LSR_BI;

		if (--tmout == 0)
			break;
		udelay(1);
	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);

	/* Wait up to 1s for flow control if necessary */
	if (up->port.flags & UPF_CONS_FLOW) {
		tmout = 1000000;
		for (tmout = 1000000; tmout; tmout--) {
			unsigned int msr = serial_in(up, UART_MSR);

			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
			if (msr & UART_MSR_CTS)
				break;

			udelay(1);
		}
	}
}

1127 1128 1129 1130
#ifdef CONFIG_CONSOLE_POLL

static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
{
1131
	struct uart_omap_port *up = to_uart_omap_port(port);
1132

1133
	pm_runtime_get_sync(up->dev);
1134 1135
	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
1136 1137
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1138 1139 1140 1141
}

static int serial_omap_poll_get_char(struct uart_port *port)
{
1142
	struct uart_omap_port *up = to_uart_omap_port(port);
1143
	unsigned int status;
1144

1145
	pm_runtime_get_sync(up->dev);
1146
	status = serial_in(up, UART_LSR);
1147 1148 1149 1150
	if (!(status & UART_LSR_DR)) {
		status = NO_POLL_CHAR;
		goto out;
	}
1151

1152
	status = serial_in(up, UART_RX);
1153 1154

out:
1155 1156
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1157

1158
	return status;
1159 1160 1161 1162 1163 1164
}

#endif /* CONFIG_CONSOLE_POLL */

#ifdef CONFIG_SERIAL_OMAP_CONSOLE

1165
static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1166 1167 1168

static struct uart_driver serial_omap_reg;

1169 1170
static void serial_omap_console_putchar(struct uart_port *port, int ch)
{
1171
	struct uart_omap_port *up = to_uart_omap_port(port);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185

	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
}

static void
serial_omap_console_write(struct console *co, const char *s,
		unsigned int count)
{
	struct uart_omap_port *up = serial_omap_console_ports[co->index];
	unsigned long flags;
	unsigned int ier;
	int locked = 1;

1186
	pm_runtime_get_sync(up->dev);
1187

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
	local_irq_save(flags);
	if (up->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&up->port.lock);
	else
		spin_lock(&up->port.lock);

	/*
	 * First save the IER then disable the interrupts
	 */
	ier = serial_in(up, UART_IER);
	serial_out(up, UART_IER, 0);

	uart_console_write(&up->port, s, count, serial_omap_console_putchar);

	/*
	 * Finally, wait for transmitter to become empty
	 * and restore the IER
	 */
	wait_for_xmitr(up);
	serial_out(up, UART_IER, ier);
	/*
	 * The receive handling will happen properly because the
	 * receive ready bit will still be set; it is not cleared
	 * on read.  However, modem control will not, we must
	 * call it if we have saved something in the saved flags
	 * while processing with interrupts off.
	 */
	if (up->msr_saved_flags)
		check_modem_status(up);

1220 1221
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	if (locked)
		spin_unlock(&up->port.lock);
	local_irq_restore(flags);
}

static int __init
serial_omap_console_setup(struct console *co, char *options)
{
	struct uart_omap_port *up;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

	if (serial_omap_console_ports[co->index] == NULL)
		return -ENODEV;
	up = serial_omap_console_ports[co->index];

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(&up->port, co, baud, parity, bits, flow);
}

static struct console serial_omap_console = {
	.name		= OMAP_SERIAL_NAME,
	.write		= serial_omap_console_write,
	.device		= uart_console_device,
	.setup		= serial_omap_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &serial_omap_reg,
};

static void serial_omap_add_console_port(struct uart_omap_port *up)
{
1258
	serial_omap_console_ports[up->port.line] = up;
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
}

#define OMAP_CONSOLE	(&serial_omap_console)

#else

#define OMAP_CONSOLE	NULL

static inline void serial_omap_add_console_port(struct uart_omap_port *up)
{}

#endif

static struct uart_ops serial_omap_pops = {
	.tx_empty	= serial_omap_tx_empty,
	.set_mctrl	= serial_omap_set_mctrl,
	.get_mctrl	= serial_omap_get_mctrl,
	.stop_tx	= serial_omap_stop_tx,
	.start_tx	= serial_omap_start_tx,
1278 1279
	.throttle	= serial_omap_throttle,
	.unthrottle	= serial_omap_unthrottle,
1280 1281 1282 1283 1284 1285 1286
	.stop_rx	= serial_omap_stop_rx,
	.enable_ms	= serial_omap_enable_ms,
	.break_ctl	= serial_omap_break_ctl,
	.startup	= serial_omap_startup,
	.shutdown	= serial_omap_shutdown,
	.set_termios	= serial_omap_set_termios,
	.pm		= serial_omap_pm,
F
Felipe Balbi 已提交
1287
	.set_wake	= serial_omap_set_wake,
1288 1289 1290 1291 1292
	.type		= serial_omap_type,
	.release_port	= serial_omap_release_port,
	.request_port	= serial_omap_request_port,
	.config_port	= serial_omap_config_port,
	.verify_port	= serial_omap_verify_port,
1293 1294 1295 1296
#ifdef CONFIG_CONSOLE_POLL
	.poll_put_char  = serial_omap_poll_put_char,
	.poll_get_char  = serial_omap_poll_get_char,
#endif
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
};

static struct uart_driver serial_omap_reg = {
	.owner		= THIS_MODULE,
	.driver_name	= "OMAP-SERIAL",
	.dev_name	= OMAP_SERIAL_NAME,
	.nr		= OMAP_MAX_HSUART_PORTS,
	.cons		= OMAP_CONSOLE,
};

1307
#ifdef CONFIG_PM_SLEEP
1308
static int serial_omap_suspend(struct device *dev)
1309
{
1310
	struct uart_omap_port *up = dev_get_drvdata(dev);
1311

1312
	uart_suspend_port(&serial_omap_reg, &up->port);
1313
	flush_work(&up->qos_work);
1314

1315 1316 1317
	return 0;
}

1318
static int serial_omap_resume(struct device *dev)
1319
{
1320
	struct uart_omap_port *up = dev_get_drvdata(dev);
1321

1322 1323
	uart_resume_port(&serial_omap_reg, &up->port);

1324 1325
	return 0;
}
1326
#endif
1327

B
Bill Pemberton 已提交
1328
static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
{
	u32 mvr, scheme;
	u16 revision, major, minor;

	mvr = serial_in(up, UART_OMAP_MVER);

	/* Check revision register scheme */
	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;

	switch (scheme) {
	case 0: /* Legacy Scheme: OMAP2/3 */
		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
		break;
	case 1:
		/* New Scheme: OMAP4+ */
		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
					OMAP_UART_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
		break;
	default:
1353
		dev_warn(up->dev,
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
			"Unknown %s revision, defaulting to highest\n",
			up->name);
		/* highest possible revision */
		major = 0xff;
		minor = 0xff;
	}

	/* normalize revision for the driver */
	revision = UART_BUILD_REVISION(major, minor);

	switch (revision) {
	case OMAP_UART_REV_46:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_52:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_63:
		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
		break;
	default:
		break;
	}
}

B
Bill Pemberton 已提交
1381
static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
{
	struct omap_uart_port_info *omap_up_info;

	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
	if (!omap_up_info)
		return NULL; /* out of memory */

	of_property_read_u32(dev->of_node, "clock-frequency",
					 &omap_up_info->uartclk);
	return omap_up_info;
}

B
Bill Pemberton 已提交
1394
static int serial_omap_probe(struct platform_device *pdev)
1395 1396
{
	struct uart_omap_port	*up;
F
Felipe Balbi 已提交
1397
	struct resource		*mem, *irq;
1398
	struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
1399
	int ret;
1400

1401 1402 1403
	if (pdev->dev.of_node)
		omap_up_info = of_get_uart_port_info(&pdev->dev);

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem) {
		dev_err(&pdev->dev, "no mem resource?\n");
		return -ENODEV;
	}

	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!irq) {
		dev_err(&pdev->dev, "no irq resource?\n");
		return -ENODEV;
	}

1416
	if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
1417
				pdev->dev.driver->name)) {
1418 1419 1420 1421
		dev_err(&pdev->dev, "memory region already claimed\n");
		return -EBUSY;
	}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(omap_up_info->DTR_gpio,
					    omap_up_info->DTR_inverted);
		if (ret < 0)
			return ret;
	}

1433 1434 1435
	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
	if (!up)
		return -ENOMEM;
1436

1437 1438 1439 1440 1441 1442 1443 1444
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		up->DTR_gpio = omap_up_info->DTR_gpio;
		up->DTR_inverted = omap_up_info->DTR_inverted;
	} else
		up->DTR_gpio = -EINVAL;
	up->DTR_active = 0;

1445
	up->dev = &pdev->dev;
1446 1447 1448 1449 1450 1451 1452 1453 1454
	up->port.dev = &pdev->dev;
	up->port.type = PORT_OMAP;
	up->port.iotype = UPIO_MEM;
	up->port.irq = irq->start;

	up->port.regshift = 2;
	up->port.fifosize = 64;
	up->port.ops = &serial_omap_pops;

1455 1456 1457 1458 1459 1460 1461 1462 1463
	if (pdev->dev.of_node)
		up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
	else
		up->port.line = pdev->id;

	if (up->port.line < 0) {
		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
								up->port.line);
		ret = -ENODEV;
1464
		goto err_port_line;
1465 1466
	}

1467 1468 1469 1470 1471 1472 1473
	up->pins = devm_pinctrl_get_select_default(&pdev->dev);
	if (IS_ERR(up->pins)) {
		dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
			 up->port.line, PTR_ERR(up->pins));
		up->pins = NULL;
	}

1474
	sprintf(up->name, "OMAP UART%d", up->port.line);
1475
	up->port.mapbase = mem->start;
1476 1477
	up->port.membase = devm_ioremap(&pdev->dev, mem->start,
						resource_size(mem));
1478 1479 1480
	if (!up->port.membase) {
		dev_err(&pdev->dev, "can't ioremap UART\n");
		ret = -ENOMEM;
1481
		goto err_ioremap;
1482 1483
	}

1484 1485
	up->port.flags = omap_up_info->flags;
	up->port.uartclk = omap_up_info->uartclk;
1486 1487 1488 1489 1490
	if (!up->port.uartclk) {
		up->port.uartclk = DEFAULT_CLK_SPEED;
		dev_warn(&pdev->dev, "No clock speed specified: using default:"
						"%d\n", DEFAULT_CLK_SPEED);
	}
1491

1492 1493 1494 1495 1496 1497 1498
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	pm_qos_add_request(&up->pm_qos_request,
		PM_QOS_CPU_DMA_LATENCY, up->latency);
	serial_omap_uart_wq = create_singlethread_workqueue(up->name);
	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);

1499
	platform_set_drvdata(pdev, up);
1500
	pm_runtime_enable(&pdev->dev);
1501 1502
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev,
1503
			omap_up_info->autosuspend_timeout);
1504 1505 1506 1507

	pm_runtime_irq_safe(&pdev->dev);
	pm_runtime_get_sync(&pdev->dev);

1508 1509
	omap_serial_fill_features_erratas(up);

1510
	ui[up->port.line] = up;
1511 1512 1513 1514
	serial_omap_add_console_port(up);

	ret = uart_add_one_port(&serial_omap_reg, &up->port);
	if (ret != 0)
1515
		goto err_add_port;
1516

1517 1518
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1519
	return 0;
1520 1521 1522 1523 1524 1525

err_add_port:
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
err_ioremap:
err_port_line:
1526 1527 1528 1529 1530
	dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
				pdev->id, __func__, ret);
	return ret;
}

B
Bill Pemberton 已提交
1531
static int serial_omap_remove(struct platform_device *dev)
1532 1533 1534
{
	struct uart_omap_port *up = platform_get_drvdata(dev);

1535
	pm_runtime_put_sync(up->dev);
1536 1537 1538
	pm_runtime_disable(up->dev);
	uart_remove_one_port(&serial_omap_reg, &up->port);
	pm_qos_remove_request(&up->pm_qos_request);
1539 1540 1541 1542

	return 0;
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
/*
 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
{
	u8 timeout = 255;

	serial_out(up, UART_OMAP_MDR1, mdr1);
	udelay(2);
	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
1569
			dev_crit(up->dev, "Errata i202: timedout %x\n",
1570 1571 1572 1573 1574 1575 1576
						serial_in(up, UART_LSR));
			break;
		}
		udelay(1);
	}
}

1577
#ifdef CONFIG_PM_RUNTIME
1578 1579
static void serial_omap_restore_context(struct uart_omap_port *up)
{
1580 1581 1582 1583 1584
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
	else
		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

1585 1586 1587 1588 1589
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
	serial_out(up, UART_EFR, UART_EFR_ECB);
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, 0x0);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1590 1591
	serial_out(up, UART_DLL, up->dll);
	serial_out(up, UART_DLM, up->dlh);
1592 1593 1594 1595 1596 1597
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1598
	serial_out(up, UART_OMAP_SCR, up->scr);
1599 1600
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1601 1602 1603 1604
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1605 1606
}

1607 1608
static int serial_omap_runtime_suspend(struct device *dev)
{
1609 1610 1611 1612 1613 1614
	struct uart_omap_port *up = dev_get_drvdata(dev);
	struct omap_uart_port_info *pdata = dev->platform_data;

	if (!up)
		return -EINVAL;

1615
	if (!pdata)
1616 1617
		return 0;

1618
	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1619

1620 1621
	if (device_may_wakeup(dev)) {
		if (!up->wakeups_enabled) {
1622
			serial_omap_enable_wakeup(up, true);
1623 1624 1625 1626
			up->wakeups_enabled = true;
		}
	} else {
		if (up->wakeups_enabled) {
1627
			serial_omap_enable_wakeup(up, false);
1628 1629 1630 1631
			up->wakeups_enabled = false;
		}
	}

1632 1633 1634
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	schedule_work(&up->qos_work);

1635 1636 1637
	return 0;
}

1638 1639
static int serial_omap_runtime_resume(struct device *dev)
{
1640 1641
	struct uart_omap_port *up = dev_get_drvdata(dev);

1642
	int loss_cnt = serial_omap_get_context_loss_count(up);
1643

1644 1645 1646
	if (loss_cnt < 0) {
		dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
			loss_cnt);
1647
		serial_omap_restore_context(up);
1648 1649 1650
	} else if (up->context_loss_cnt != loss_cnt) {
		serial_omap_restore_context(up);
	}
1651 1652
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);
1653

1654 1655
	return 0;
}
1656 1657 1658 1659 1660 1661 1662 1663
#endif

static const struct dev_pm_ops serial_omap_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
				serial_omap_runtime_resume, NULL)
};

1664 1665 1666 1667 1668 1669 1670 1671 1672
#if defined(CONFIG_OF)
static const struct of_device_id omap_serial_of_match[] = {
	{ .compatible = "ti,omap2-uart" },
	{ .compatible = "ti,omap3-uart" },
	{ .compatible = "ti,omap4-uart" },
	{},
};
MODULE_DEVICE_TABLE(of, omap_serial_of_match);
#endif
1673 1674 1675

static struct platform_driver serial_omap_driver = {
	.probe          = serial_omap_probe,
1676
	.remove         = serial_omap_remove,
1677 1678
	.driver		= {
		.name	= DRIVER_NAME,
1679
		.pm	= &serial_omap_dev_pm_ops,
1680
		.of_match_table = of_match_ptr(omap_serial_of_match),
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
	},
};

static int __init serial_omap_init(void)
{
	int ret;

	ret = uart_register_driver(&serial_omap_reg);
	if (ret != 0)
		return ret;
	ret = platform_driver_register(&serial_omap_driver);
	if (ret != 0)
		uart_unregister_driver(&serial_omap_reg);
	return ret;
}

static void __exit serial_omap_exit(void)
{
	platform_driver_unregister(&serial_omap_driver);
	uart_unregister_driver(&serial_omap_reg);
}

module_init(serial_omap_init);
module_exit(serial_omap_exit);

MODULE_DESCRIPTION("OMAP High Speed UART driver");
MODULE_LICENSE("GPL");
MODULE_AUTHOR("Texas Instruments Inc");