omap-serial.c 49.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Driver for OMAP-UART controller.
 * Based on drivers/serial/8250.c
 *
 * Copyright (C) 2010 Texas Instruments.
 *
 * Authors:
 *	Govindraj R	<govindraj.raja@ti.com>
 *	Thara Gopinath	<thara@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
L
Lucas De Marchi 已提交
16
 * Note: This driver is made separate from 8250 driver as we cannot
17 18 19 20 21 22
 * over load 8250 driver with omap platform specific configuration for
 * features like DMA, it makes easier to implement features like DMA and
 * hardware flow control and software flow control configuration with
 * this driver as required for the omap-platform.
 */

23 24 25 26
#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

27 28 29 30 31 32 33 34
#include <linux/module.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/serial_reg.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36 37 38 39
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/serial_core.h>
#include <linux/irq.h>
40
#include <linux/pm_runtime.h>
41
#include <linux/of.h>
42
#include <linux/of_irq.h>
43
#include <linux/gpio.h>
M
Mark Jackson 已提交
44
#include <linux/of_gpio.h>
45
#include <linux/platform_data/serial-omap.h>
46

M
Mark Jackson 已提交
47 48
#include <dt-bindings/gpio/gpio.h>

49 50
#define OMAP_MAX_HSUART_PORTS	6

51 52 53 54 55 56 57
#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))

#define OMAP_UART_REV_42 0x0402
#define OMAP_UART_REV_46 0x0406
#define OMAP_UART_REV_52 0x0502
#define OMAP_UART_REV_63 0x0603

58 59 60 61 62
#define OMAP_UART_TX_WAKEUP_EN		BIT(7)

/* Feature flags */
#define OMAP_UART_WER_HAS_TX_WAKEUP	BIT(0)

63 64 65
#define UART_ERRATA_i202_MDR1_ACCESS	BIT(0)
#define UART_ERRATA_i291_DMA_FORCEIDLE	BIT(1)

66 67
#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/

68 69
/* SCR register bitmasks */
#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)
70
#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK		(1 << 6)
71
#define OMAP_UART_SCR_TX_EMPTY			(1 << 3)
72 73 74

/* FCR register bitmasks */
#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
75
#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
76

77 78 79 80 81 82 83 84 85 86 87
/* MVR register bitmasks */
#define OMAP_UART_MVR_SCHEME_SHIFT	30

#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f

#define OMAP_UART_MVR_MAJ_MASK		0x700
#define OMAP_UART_MVR_MAJ_SHIFT		8
#define OMAP_UART_MVR_MIN_MASK		0x3f

88 89 90 91 92 93 94 95 96 97 98
#define OMAP_UART_DMA_CH_FREE	-1

#define MSR_SAVE_FLAGS		UART_MSR_ANY_DELTA
#define OMAP_MODE13X_SPEED	230400

/* WER = 0x7F
 * Enable module level wakeup in WER reg
 */
#define OMAP_UART_WER_MOD_WKUP	0X7F

/* Enable XON/XOFF flow control on output */
99
#define OMAP_UART_SW_TX		0x08
100 101

/* Enable XON/XOFF flow control on input */
102
#define OMAP_UART_SW_RX		0x02
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

#define OMAP_UART_SW_CLR	0xF0

#define OMAP_UART_TCR_TRIG	0x0F

struct uart_omap_dma {
	u8			uart_dma_tx;
	u8			uart_dma_rx;
	int			rx_dma_channel;
	int			tx_dma_channel;
	dma_addr_t		rx_buf_dma_phys;
	dma_addr_t		tx_buf_dma_phys;
	unsigned int		uart_base;
	/*
	 * Buffer for rx dma.It is not required for tx because the buffer
	 * comes from port structure.
	 */
	unsigned char		*rx_buf;
	unsigned int		prev_rx_dma_pos;
	int			tx_buf_size;
	int			tx_dma_used;
	int			rx_dma_used;
	spinlock_t		tx_lock;
	spinlock_t		rx_lock;
	/* timer to poll activity on rx dma */
	struct timer_list	rx_timer;
	unsigned int		rx_buf_size;
	unsigned int		rx_poll_rate;
	unsigned int		rx_timeout;
};

134 135 136 137
struct uart_omap_port {
	struct uart_port	port;
	struct uart_omap_dma	uart_dma;
	struct device		*dev;
138
	int			wakeirq;
139 140 141 142 143 144 145 146 147 148

	unsigned char		ier;
	unsigned char		lcr;
	unsigned char		mcr;
	unsigned char		fcr;
	unsigned char		efr;
	unsigned char		dll;
	unsigned char		dlh;
	unsigned char		mdr1;
	unsigned char		scr;
149
	unsigned char		wer;
150 151 152 153 154 155 156 157 158 159 160

	int			use_dma;
	/*
	 * Some bits in registers are cleared on a read, so they must
	 * be saved whenever the register is read but the bits will not
	 * be immediately processed.
	 */
	unsigned int		lsr_break_flag;
	unsigned char		msr_saved_flags;
	char			name[20];
	unsigned long		port_activity;
161
	int			context_loss_cnt;
162 163
	u32			errata;
	u8			wakeups_enabled;
164
	u32			features;
165

166 167 168 169
	int			DTR_gpio;
	int			DTR_inverted;
	int			DTR_active;

M
Mark Jackson 已提交
170 171 172
	struct serial_rs485	rs485;
	int			rts_gpio;

173 174 175 176
	struct pm_qos_request	pm_qos_request;
	u32			latency;
	u32			calc_latency;
	struct work_struct	qos_work;
177
	bool			is_suspending;
178 179
};

180
#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
181

182 183 184
static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];

/* Forward declaration of functions */
185
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
186

187
static struct workqueue_struct *serial_omap_uart_wq;
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208

static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
{
	offset <<= up->port.regshift;
	return readw(up->port.membase + offset);
}

static inline void serial_out(struct uart_omap_port *up, int offset, int value)
{
	offset <<= up->port.regshift;
	writew(value, up->port.membase + offset);
}

static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
{
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
	serial_out(up, UART_FCR, 0);
}

209 210
static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
{
J
Jingoo Han 已提交
211
	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
212

F
Felipe Balbi 已提交
213
	if (!pdata || !pdata->get_context_loss_count)
214
		return -EINVAL;
215

216
	return pdata->get_context_loss_count(up->dev);
217 218
}

219 220 221 222 223 224 225 226 227 228 229 230
static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
				       bool enable)
{
	if (!up->wakeirq)
		return;

	if (enable)
		enable_irq(up->wakeirq);
	else
		disable_irq(up->wakeirq);
}

231 232
static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
{
J
Jingoo Han 已提交
233
	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
234

235
	serial_omap_enable_wakeirq(up, enable);
F
Felipe Balbi 已提交
236 237 238 239
	if (!pdata || !pdata->enable_wakeup)
		return;

	pdata->enable_wakeup(up->dev, enable);
240 241
}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
/*
 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
 * @port: uart port info
 * @baud: baudrate for which mode needs to be determined
 *
 * Returns true if baud rate is MODE16X and false if MODE13X
 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
 * and Error Rates" determines modes not for all common baud rates.
 * E.g. for 1000000 baud rate mode must be 16x, but according to that
 * table it's determined as 13x.
 */
static bool
serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
{
	unsigned int n13 = port->uartclk / (13 * baud);
	unsigned int n16 = port->uartclk / (16 * baud);
	int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
	int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
260
	if (baudAbsDiff13 < 0)
261
		baudAbsDiff13 = -baudAbsDiff13;
262
	if (baudAbsDiff16 < 0)
263 264
		baudAbsDiff16 = -baudAbsDiff16;

265
	return (baudAbsDiff13 >= baudAbsDiff16);
266 267
}

268 269 270 271 272 273 274 275
/*
 * serial_omap_get_divisor - calculate divisor value
 * @port: uart port info
 * @baud: baudrate for which divisor needs to be calculated.
 */
static unsigned int
serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
{
276
	unsigned int mode;
277

278
	if (!serial_omap_baud_is_mode16(port, baud))
279
		mode = 13;
280
	else
281 282
		mode = 16;
	return port->uartclk/(mode * baud);
283 284 285 286
}

static void serial_omap_enable_ms(struct uart_port *port)
{
287
	struct uart_omap_port *up = to_uart_omap_port(port);
288

289
	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
290

291
	pm_runtime_get_sync(up->dev);
292 293
	up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
294 295
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
296 297 298 299
}

static void serial_omap_stop_tx(struct uart_port *port)
{
300
	struct uart_omap_port *up = to_uart_omap_port(port);
M
Mark Jackson 已提交
301
	int res;
302

303
	pm_runtime_get_sync(up->dev);
M
Mark Jackson 已提交
304

305
	/* Handle RS-485 */
M
Mark Jackson 已提交
306
	if (up->rs485.flags & SER_RS485_ENABLED) {
307 308 309 310 311 312 313 314 315 316
		if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
			/* THR interrupt is fired when both TX FIFO and TX
			 * shift register are empty. This means there's nothing
			 * left to transmit now, so make sure the THR interrupt
			 * is fired when TX FIFO is below the trigger level,
			 * disable THR interrupts and toggle the RS-485 GPIO
			 * data direction pin if needed.
			 */
			up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
			serial_out(up, UART_OMAP_SCR, up->scr);
M
Mark Jackson 已提交
317 318
			res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
			if (gpio_get_value(up->rts_gpio) != res) {
319
				if (up->rs485.delay_rts_after_send > 0)
M
Mark Jackson 已提交
320 321 322
					mdelay(up->rs485.delay_rts_after_send);
				gpio_set_value(up->rts_gpio, res);
			}
323 324 325 326 327 328 329 330 331 332 333 334
		} else {
			/* We're asked to stop, but there's still stuff in the
			 * UART FIFO, so make sure the THR interrupt is fired
			 * when both TX FIFO and TX shift register are empty.
			 * The next THR interrupt (if no transmission is started
			 * in the meantime) will indicate the end of a
			 * transmission. Therefore we _don't_ disable THR
			 * interrupts in this situation.
			 */
			up->scr |= OMAP_UART_SCR_TX_EMPTY;
			serial_out(up, UART_OMAP_SCR, up->scr);
			return;
M
Mark Jackson 已提交
335 336 337
		}
	}

338 339 340 341
	if (up->ier & UART_IER_THRI) {
		up->ier &= ~UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
342

M
Mark Jackson 已提交
343 344 345 346 347 348
	if ((up->rs485.flags & SER_RS485_ENABLED) &&
	    !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
		up->ier = UART_IER_RLSI | UART_IER_RDI;
		serial_out(up, UART_IER, up->ier);
	}

349 350
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
351 352 353 354
}

static void serial_omap_stop_rx(struct uart_port *port)
{
355
	struct uart_omap_port *up = to_uart_omap_port(port);
356

357
	pm_runtime_get_sync(up->dev);
358 359 360
	up->ier &= ~UART_IER_RLSI;
	up->port.read_status_mask &= ~UART_LSR_DR;
	serial_out(up, UART_IER, up->ier);
361 362
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
363 364
}

365
static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
366 367 368 369 370 371 372 373 374 375 376 377 378 379
{
	struct circ_buf *xmit = &up->port.state->xmit;
	int count;

	if (up->port.x_char) {
		serial_out(up, UART_TX, up->port.x_char);
		up->port.icount.tx++;
		up->port.x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
		serial_omap_stop_tx(&up->port);
		return;
	}
380
	count = up->port.fifosize / 4;
381 382 383 384 385 386 387 388
	do {
		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		up->port.icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	} while (--count > 0);

389 390
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
		spin_unlock(&up->port.lock);
391
		uart_write_wakeup(&up->port);
392 393
		spin_lock(&up->port.lock);
	}
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408

	if (uart_circ_empty(xmit))
		serial_omap_stop_tx(&up->port);
}

static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
{
	if (!(up->ier & UART_IER_THRI)) {
		up->ier |= UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
}

static void serial_omap_start_tx(struct uart_port *port)
{
409
	struct uart_omap_port *up = to_uart_omap_port(port);
M
Mark Jackson 已提交
410
	int res;
411

F
Felipe Balbi 已提交
412
	pm_runtime_get_sync(up->dev);
M
Mark Jackson 已提交
413

414
	/* Handle RS-485 */
M
Mark Jackson 已提交
415
	if (up->rs485.flags & SER_RS485_ENABLED) {
416 417 418 419
		/* Fire THR interrupts when FIFO is below trigger level */
		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
		serial_out(up, UART_OMAP_SCR, up->scr);

M
Mark Jackson 已提交
420 421 422 423
		/* if rts not already enabled */
		res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
		if (gpio_get_value(up->rts_gpio) != res) {
			gpio_set_value(up->rts_gpio, res);
424
			if (up->rs485.delay_rts_before_send > 0)
M
Mark Jackson 已提交
425 426 427 428 429 430 431 432
				mdelay(up->rs485.delay_rts_before_send);
		}
	}

	if ((up->rs485.flags & SER_RS485_ENABLED) &&
	    !(up->rs485.flags & SER_RS485_RX_DURING_TX))
		serial_omap_stop_rx(port);

F
Felipe Balbi 已提交
433 434 435
	serial_omap_enable_ier_thri(up);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
436 437
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static void serial_omap_throttle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static void serial_omap_unthrottle(struct uart_port *port)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);
	up->ier |= UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
static unsigned int check_modem_status(struct uart_omap_port *up)
{
	unsigned int status;

	status = serial_in(up, UART_MSR);
	status |= up->msr_saved_flags;
	up->msr_saved_flags = 0;
	if ((status & UART_MSR_ANY_DELTA) == 0)
		return status;

	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
	    up->port.state != NULL) {
		if (status & UART_MSR_TERI)
			up->port.icount.rng++;
		if (status & UART_MSR_DDSR)
			up->port.icount.dsr++;
		if (status & UART_MSR_DDCD)
			uart_handle_dcd_change
				(&up->port, status & UART_MSR_DCD);
		if (status & UART_MSR_DCTS)
			uart_handle_cts_change
				(&up->port, status & UART_MSR_CTS);
		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
	}

	return status;
}

494 495 496
static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned int flag;
497 498 499 500
	unsigned char ch = 0;

	if (likely(lsr & UART_LSR_DR))
		ch = serial_in(up, UART_RX);
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559

	up->port.icount.rx++;
	flag = TTY_NORMAL;

	if (lsr & UART_LSR_BI) {
		flag = TTY_BREAK;
		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
		up->port.icount.brk++;
		/*
		 * We do the SysRQ and SAK checking
		 * here because otherwise the break
		 * may get masked by ignore_status_mask
		 * or read_status_mask.
		 */
		if (uart_handle_break(&up->port))
			return;

	}

	if (lsr & UART_LSR_PE) {
		flag = TTY_PARITY;
		up->port.icount.parity++;
	}

	if (lsr & UART_LSR_FE) {
		flag = TTY_FRAME;
		up->port.icount.frame++;
	}

	if (lsr & UART_LSR_OE)
		up->port.icount.overrun++;

#ifdef CONFIG_SERIAL_OMAP_CONSOLE
	if (up->port.line == up->port.cons->index) {
		/* Recover the break flag from console xmit */
		lsr |= up->lsr_break_flag;
	}
#endif
	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
}

static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned char ch = 0;
	unsigned int flag;

	if (!(lsr & UART_LSR_DR))
		return;

	ch = serial_in(up, UART_RX);
	flag = TTY_NORMAL;
	up->port.icount.rx++;

	if (uart_handle_sysrq_char(&up->port, ch))
		return;

	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
}

560 561 562 563 564
/**
 * serial_omap_irq() - This handles the interrupt from one port
 * @irq: uart port irq number
 * @dev_id: uart port info
 */
565
static irqreturn_t serial_omap_irq(int irq, void *dev_id)
566 567 568
{
	struct uart_omap_port *up = dev_id;
	unsigned int iir, lsr;
569
	unsigned int type;
570
	irqreturn_t ret = IRQ_NONE;
571
	int max_count = 256;
572

573
	spin_lock(&up->port.lock);
574
	pm_runtime_get_sync(up->dev);
575 576

	do {
577
		iir = serial_in(up, UART_IIR);
578 579 580
		if (iir & UART_IIR_NO_INT)
			break;

581
		ret = IRQ_HANDLED;
582 583 584 585 586 587 588 589 590 591
		lsr = serial_in(up, UART_LSR);

		/* extract IRQ type from IIR register */
		type = iir & 0x3e;

		switch (type) {
		case UART_IIR_MSI:
			check_modem_status(up);
			break;
		case UART_IIR_THRI:
592
			transmit_chars(up, lsr);
593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
			break;
		case UART_IIR_RX_TIMEOUT:
			/* FALLTHROUGH */
		case UART_IIR_RDI:
			serial_omap_rdi(up, lsr);
			break;
		case UART_IIR_RLSI:
			serial_omap_rlsi(up, lsr);
			break;
		case UART_IIR_CTS_RTS_DSR:
			/* simply try again */
			break;
		case UART_IIR_XOFF:
			/* FALLTHROUGH */
		default:
			break;
		}
	} while (!(iir & UART_IIR_NO_INT) && max_count--);
611

612
	spin_unlock(&up->port.lock);
613

J
Jiri Slaby 已提交
614
	tty_flip_buffer_push(&up->port.state->port);
615

616 617
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
618
	up->port_activity = jiffies;
619

620
	return ret;
621 622 623 624
}

static unsigned int serial_omap_tx_empty(struct uart_port *port)
{
625
	struct uart_omap_port *up = to_uart_omap_port(port);
626 627 628
	unsigned long flags = 0;
	unsigned int ret = 0;

629
	pm_runtime_get_sync(up->dev);
630
	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
631 632 633
	spin_lock_irqsave(&up->port.lock, flags);
	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
	spin_unlock_irqrestore(&up->port.lock, flags);
634 635
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
636 637 638 639 640
	return ret;
}

static unsigned int serial_omap_get_mctrl(struct uart_port *port)
{
641
	struct uart_omap_port *up = to_uart_omap_port(port);
642
	unsigned int status;
643 644
	unsigned int ret = 0;

645
	pm_runtime_get_sync(up->dev);
646
	status = check_modem_status(up);
647 648
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
649

650
	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
651 652 653 654 655 656 657 658 659 660 661 662 663 664

	if (status & UART_MSR_DCD)
		ret |= TIOCM_CAR;
	if (status & UART_MSR_RI)
		ret |= TIOCM_RNG;
	if (status & UART_MSR_DSR)
		ret |= TIOCM_DSR;
	if (status & UART_MSR_CTS)
		ret |= TIOCM_CTS;
	return ret;
}

static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
665
	struct uart_omap_port *up = to_uart_omap_port(port);
666
	unsigned char mcr = 0, old_mcr;
667

668
	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
669 670 671 672 673 674 675 676 677 678 679
	if (mctrl & TIOCM_RTS)
		mcr |= UART_MCR_RTS;
	if (mctrl & TIOCM_DTR)
		mcr |= UART_MCR_DTR;
	if (mctrl & TIOCM_OUT1)
		mcr |= UART_MCR_OUT1;
	if (mctrl & TIOCM_OUT2)
		mcr |= UART_MCR_OUT2;
	if (mctrl & TIOCM_LOOP)
		mcr |= UART_MCR_LOOP;

680
	pm_runtime_get_sync(up->dev);
681 682 683 684
	old_mcr = serial_in(up, UART_MCR);
	old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
		     UART_MCR_DTR | UART_MCR_RTS);
	up->mcr = old_mcr | mcr;
685
	serial_out(up, UART_MCR, up->mcr);
686 687
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
688 689 690 691 692 693 694 695 696 697

	if (gpio_is_valid(up->DTR_gpio) &&
	    !!(mctrl & TIOCM_DTR) != up->DTR_active) {
		up->DTR_active = !up->DTR_active;
		if (gpio_cansleep(up->DTR_gpio))
			schedule_work(&up->qos_work);
		else
			gpio_set_value(up->DTR_gpio,
				       up->DTR_active != up->DTR_inverted);
	}
698 699 700 701
}

static void serial_omap_break_ctl(struct uart_port *port, int break_state)
{
702
	struct uart_omap_port *up = to_uart_omap_port(port);
703 704
	unsigned long flags = 0;

705
	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
706
	pm_runtime_get_sync(up->dev);
707 708 709 710 711 712 713
	spin_lock_irqsave(&up->port.lock, flags);
	if (break_state == -1)
		up->lcr |= UART_LCR_SBC;
	else
		up->lcr &= ~UART_LCR_SBC;
	serial_out(up, UART_LCR, up->lcr);
	spin_unlock_irqrestore(&up->port.lock, flags);
714 715
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
716 717 718 719
}

static int serial_omap_startup(struct uart_port *port)
{
720
	struct uart_omap_port *up = to_uart_omap_port(port);
721 722 723 724 725 726 727 728 729 730 731
	unsigned long flags = 0;
	int retval;

	/*
	 * Allocate the IRQ
	 */
	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
				up->name, up);
	if (retval)
		return retval;

732 733 734 735 736 737 738 739 740 741 742
	/* Optional wake-up IRQ */
	if (up->wakeirq) {
		retval = request_irq(up->wakeirq, serial_omap_irq,
				     up->port.irqflags, up->name, up);
		if (retval) {
			free_irq(up->port.irq, up);
			return retval;
		}
		disable_irq(up->wakeirq);
	}

743
	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
744

745
	pm_runtime_get_sync(up->dev);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
	/*
	 * Clear the FIFO buffers and disable them.
	 * (they will be reenabled in set_termios())
	 */
	serial_omap_clear_fifos(up);
	/* For Hardware flow control */
	serial_out(up, UART_MCR, UART_MCR_RTS);

	/*
	 * Clear the interrupt registers.
	 */
	(void) serial_in(up, UART_LSR);
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
	(void) serial_in(up, UART_IIR);
	(void) serial_in(up, UART_MSR);

	/*
	 * Now, initialize the UART
	 */
	serial_out(up, UART_LCR, UART_LCR_WLEN8);
	spin_lock_irqsave(&up->port.lock, flags);
	/*
	 * Most PC uarts need OUT2 raised to enable interrupts.
	 */
	up->port.mctrl |= TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	up->msr_saved_flags = 0;
	/*
	 * Finally, enable interrupts. Note: Modem status interrupts
	 * are set via set_termios(), which will be occurring imminently
	 * anyway, so we don't enable them here.
	 */
	up->ier = UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);

784
	/* Enable module level wake up */
785 786 787 788 789
	up->wer = OMAP_UART_WER_MOD_WKUP;
	if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
		up->wer |= OMAP_UART_TX_WAKEUP_EN;

	serial_out(up, UART_OMAP_WER, up->wer);
790

791 792
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
793 794 795 796 797 798
	up->port_activity = jiffies;
	return 0;
}

static void serial_omap_shutdown(struct uart_port *port)
{
799
	struct uart_omap_port *up = to_uart_omap_port(port);
800 801
	unsigned long flags = 0;

802
	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
803

804
	pm_runtime_get_sync(up->dev);
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	/*
	 * Disable interrupts from this port
	 */
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	spin_lock_irqsave(&up->port.lock, flags);
	up->port.mctrl &= ~TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	/*
	 * Disable break condition and FIFOs
	 */
	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
	serial_omap_clear_fifos(up);

	/*
	 * Read data port to reset things, and then free the irq
	 */
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
827

828 829
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
830
	free_irq(up->port.irq, up);
831 832
	if (up->wakeirq)
		free_irq(up->wakeirq, up);
833 834
}

835 836 837 838 839 840
static void serial_omap_uart_qos_work(struct work_struct *work)
{
	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
						qos_work);

	pm_qos_update_request(&up->pm_qos_request, up->latency);
841 842 843
	if (gpio_is_valid(up->DTR_gpio))
		gpio_set_value_cansleep(up->DTR_gpio,
					up->DTR_active != up->DTR_inverted);
844 845
}

846 847 848 849
static void
serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
			struct ktermios *old)
{
850
	struct uart_omap_port *up = to_uart_omap_port(port);
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
	unsigned char cval = 0;
	unsigned long flags = 0;
	unsigned int baud, quot;

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		cval = UART_LCR_WLEN5;
		break;
	case CS6:
		cval = UART_LCR_WLEN6;
		break;
	case CS7:
		cval = UART_LCR_WLEN7;
		break;
	default:
	case CS8:
		cval = UART_LCR_WLEN8;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		cval |= UART_LCR_STOP;
	if (termios->c_cflag & PARENB)
		cval |= UART_LCR_PARITY;
	if (!(termios->c_cflag & PARODD))
		cval |= UART_LCR_EPAR;
877 878
	if (termios->c_cflag & CMSPAR)
		cval |= UART_LCR_SPAR;
879 880 881 882 883 884 885 886

	/*
	 * Ask the core to calculate the divisor for us.
	 */

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
	quot = serial_omap_get_divisor(port, baud);

887
	/* calculate wakeup latency constraint */
888
	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
889 890 891
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);

892 893 894 895
	up->dll = quot & 0xff;
	up->dlh = quot >> 8;
	up->mdr1 = UART_OMAP_MDR1_DISABLE;

896 897 898 899 900 901 902
	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
			UART_FCR_ENABLE_FIFO;

	/*
	 * Ok, we're now changing the port state. Do it with
	 * interrupts disabled.
	 */
903
	pm_runtime_get_sync(up->dev);
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
	spin_lock_irqsave(&up->port.lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
	if (termios->c_iflag & INPCK)
		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
	if (termios->c_iflag & (BRKINT | PARMRK))
		up->port.read_status_mask |= UART_LSR_BI;

	/*
	 * Characters to ignore
	 */
	up->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
	if (termios->c_iflag & IGNBRK) {
		up->port.ignore_status_mask |= UART_LSR_BI;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			up->port.ignore_status_mask |= UART_LSR_OE;
	}

	/*
	 * ignore all characters if CREAD is not set
	 */
	if ((termios->c_cflag & CREAD) == 0)
		up->port.ignore_status_mask |= UART_LSR_DR;

	/*
	 * Modem status interrupts
	 */
	up->ier &= ~UART_IER_MSI;
	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
		up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_LCR, cval);		/* reset DLAB */
947
	up->lcr = cval;
948
	up->scr = 0;
949 950 951 952 953 954 955

	/* FIFOs and DMA Settings */

	/* FCR can be changed only when the
	 * baud clock is not running
	 * DLL_REG and DLH_REG set to 0.
	 */
956
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
957 958 959 960
	serial_out(up, UART_DLL, 0);
	serial_out(up, UART_DLM, 0);
	serial_out(up, UART_LCR, 0);

961
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
962

963
	up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
964
	up->efr &= ~UART_EFR_SCD;
965 966
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

967
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
968
	up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
969 970
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
	/* FIFO ENABLE, DMA MODE */
971

972 973 974 975 976 977 978 979 980 981 982
	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
	/*
	 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
	 * sets Enables the granularity of 1 for TRIGGER RX
	 * level. Along with setting RX FIFO trigger level
	 * to 1 (as noted below, 16 characters) and TLR[3:0]
	 * to zero this will result RX FIFO threshold level
	 * to 1 character, instead of 16 as noted in comment
	 * below.
	 */

983
	/* Set receive FIFO threshold to 16 characters and
984
	 * transmit FIFO threshold to 32 spaces
985
	 */
F
Felipe Balbi 已提交
986
	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
987 988 989
	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
		UART_FCR_ENABLE_FIFO;
990

991 992 993
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);

994 995
	serial_out(up, UART_OMAP_SCR, up->scr);

996
	/* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
997
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
998
	serial_out(up, UART_MCR, up->mcr);
999 1000 1001
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1002 1003 1004

	/* Protocol, Baud Rate, and Interrupt Settings */

1005 1006 1007 1008 1009
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);

1010
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1011 1012 1013 1014
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, 0);
1015
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1016

1017 1018
	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
1019 1020 1021

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, up->ier);
1022
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1023 1024 1025 1026

	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, cval);

1027
	if (!serial_omap_baud_is_mode16(port, baud))
1028
		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
1029
	else
1030 1031
		up->mdr1 = UART_OMAP_MDR1_16X_MODE;

1032 1033 1034 1035
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1036

1037
	/* Configure flow control */
R
Russell King 已提交
1038
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1039 1040 1041 1042 1043 1044

	/* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);

	/* Enable access to TCR/TLR */
R
Russell King 已提交
1045 1046 1047
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
1048

R
Russell King 已提交
1049
	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
1050

R
Russell King 已提交
1051
	if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
1052 1053 1054
		/* Enable AUTORTS and AUTOCTS */
		up->efr |= UART_EFR_CTS | UART_EFR_RTS;

1055 1056
		/* Ensure MCR RTS is asserted */
		up->mcr |= UART_MCR_RTS;
1057 1058 1059
	} else {
		/* Disable AUTORTS and AUTOCTS */
		up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
1060 1061
	}

1062 1063 1064
	if (up->port.flags & UPF_SOFT_FLOW) {
		/* clear SW control mode bits */
		up->efr &= OMAP_UART_SW_CLR;
1065

1066 1067
		/*
		 * IXON Flag:
1068 1069
		 * Enable XON/XOFF flow control on input.
		 * Receiver compares XON1, XOFF1.
1070 1071
		 */
		if (termios->c_iflag & IXON)
1072
			up->efr |= OMAP_UART_SW_RX;
1073

1074 1075
		/*
		 * IXOFF Flag:
1076 1077
		 * Enable XON/XOFF flow control on output.
		 * Transmit XON1, XOFF1
1078 1079
		 */
		if (termios->c_iflag & IXOFF)
1080
			up->efr |= OMAP_UART_SW_TX;
1081

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
		/*
		 * IXANY Flag:
		 * Enable any character to restart output.
		 * Operation resumes after receiving any
		 * character after recognition of the XOFF character
		 */
		if (termios->c_iflag & IXANY)
			up->mcr |= UART_MCR_XONANY;
		else
			up->mcr &= ~UART_MCR_XONANY;
1092
	}
R
Russell King 已提交
1093
	serial_out(up, UART_MCR, up->mcr);
R
Russell King 已提交
1094 1095 1096
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1097 1098 1099 1100

	serial_omap_set_mctrl(&up->port, up->port.mctrl);

	spin_unlock_irqrestore(&up->port.lock, flags);
1101 1102
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1103
	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
1104 1105 1106 1107 1108 1109
}

static void
serial_omap_pm(struct uart_port *port, unsigned int state,
	       unsigned int oldstate)
{
1110
	struct uart_omap_port *up = to_uart_omap_port(port);
1111 1112
	unsigned char efr;

1113
	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1114

1115
	pm_runtime_get_sync(up->dev);
1116
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1117 1118 1119 1120 1121
	efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, 0);

	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1122
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1123 1124
	serial_out(up, UART_EFR, efr);
	serial_out(up, UART_LCR, 0);
1125

1126
	if (!device_may_wakeup(up->dev)) {
1127
		if (!state)
1128
			pm_runtime_forbid(up->dev);
1129
		else
1130
			pm_runtime_allow(up->dev);
1131 1132
	}

1133 1134
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
}

static void serial_omap_release_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_release_port+\n");
}

static int serial_omap_request_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_request_port+\n");
	return 0;
}

static void serial_omap_config_port(struct uart_port *port, int flags)
{
1150
	struct uart_omap_port *up = to_uart_omap_port(port);
1151 1152

	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1153
							up->port.line);
1154
	up->port.type = PORT_OMAP;
1155
	up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
}

static int
serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	/* we don't want the core code to modify any port params */
	dev_dbg(port->dev, "serial_omap_verify_port+\n");
	return -EINVAL;
}

static const char *
serial_omap_type(struct uart_port *port)
{
1169
	struct uart_omap_port *up = to_uart_omap_port(port);
1170

1171
	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	return up->name;
}

#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)

static inline void wait_for_xmitr(struct uart_omap_port *up)
{
	unsigned int status, tmout = 10000;

	/* Wait up to 10ms for the character(s) to be sent. */
	do {
		status = serial_in(up, UART_LSR);

		if (status & UART_LSR_BI)
			up->lsr_break_flag = UART_LSR_BI;

		if (--tmout == 0)
			break;
		udelay(1);
	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);

	/* Wait up to 1s for flow control if necessary */
	if (up->port.flags & UPF_CONS_FLOW) {
		tmout = 1000000;
		for (tmout = 1000000; tmout; tmout--) {
			unsigned int msr = serial_in(up, UART_MSR);

			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
			if (msr & UART_MSR_CTS)
				break;

			udelay(1);
		}
	}
}

1208 1209 1210 1211
#ifdef CONFIG_CONSOLE_POLL

static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
{
1212
	struct uart_omap_port *up = to_uart_omap_port(port);
1213

1214
	pm_runtime_get_sync(up->dev);
1215 1216
	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
1217 1218
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1219 1220 1221 1222
}

static int serial_omap_poll_get_char(struct uart_port *port)
{
1223
	struct uart_omap_port *up = to_uart_omap_port(port);
1224
	unsigned int status;
1225

1226
	pm_runtime_get_sync(up->dev);
1227
	status = serial_in(up, UART_LSR);
1228 1229 1230 1231
	if (!(status & UART_LSR_DR)) {
		status = NO_POLL_CHAR;
		goto out;
	}
1232

1233
	status = serial_in(up, UART_RX);
1234 1235

out:
1236 1237
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1238

1239
	return status;
1240 1241 1242 1243 1244 1245
}

#endif /* CONFIG_CONSOLE_POLL */

#ifdef CONFIG_SERIAL_OMAP_CONSOLE

1246
static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1247 1248 1249

static struct uart_driver serial_omap_reg;

1250 1251
static void serial_omap_console_putchar(struct uart_port *port, int ch)
{
1252
	struct uart_omap_port *up = to_uart_omap_port(port);
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
}

static void
serial_omap_console_write(struct console *co, const char *s,
		unsigned int count)
{
	struct uart_omap_port *up = serial_omap_console_ports[co->index];
	unsigned long flags;
	unsigned int ier;
	int locked = 1;

1267
	pm_runtime_get_sync(up->dev);
1268

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	local_irq_save(flags);
	if (up->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&up->port.lock);
	else
		spin_lock(&up->port.lock);

	/*
	 * First save the IER then disable the interrupts
	 */
	ier = serial_in(up, UART_IER);
	serial_out(up, UART_IER, 0);

	uart_console_write(&up->port, s, count, serial_omap_console_putchar);

	/*
	 * Finally, wait for transmitter to become empty
	 * and restore the IER
	 */
	wait_for_xmitr(up);
	serial_out(up, UART_IER, ier);
	/*
	 * The receive handling will happen properly because the
	 * receive ready bit will still be set; it is not cleared
	 * on read.  However, modem control will not, we must
	 * call it if we have saved something in the saved flags
	 * while processing with interrupts off.
	 */
	if (up->msr_saved_flags)
		check_modem_status(up);

1301 1302
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	if (locked)
		spin_unlock(&up->port.lock);
	local_irq_restore(flags);
}

static int __init
serial_omap_console_setup(struct console *co, char *options)
{
	struct uart_omap_port *up;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

	if (serial_omap_console_ports[co->index] == NULL)
		return -ENODEV;
	up = serial_omap_console_ports[co->index];

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(&up->port, co, baud, parity, bits, flow);
}

static struct console serial_omap_console = {
	.name		= OMAP_SERIAL_NAME,
	.write		= serial_omap_console_write,
	.device		= uart_console_device,
	.setup		= serial_omap_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &serial_omap_reg,
};

static void serial_omap_add_console_port(struct uart_omap_port *up)
{
1339
	serial_omap_console_ports[up->port.line] = up;
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
}

#define OMAP_CONSOLE	(&serial_omap_console)

#else

#define OMAP_CONSOLE	NULL

static inline void serial_omap_add_console_port(struct uart_omap_port *up)
{}

#endif

M
Mark Jackson 已提交
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
/* Enable or disable the rs485 support */
static void
serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
{
	struct uart_omap_port *up = to_uart_omap_port(port);
	unsigned long flags;
	unsigned int mode;
	int val;

	pm_runtime_get_sync(up->dev);
	spin_lock_irqsave(&up->port.lock, flags);

	/* Disable interrupts from this port */
	mode = up->ier;
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	/* store new config */
	up->rs485 = *rs485conf;

	/*
	 * Just as a precaution, only allow rs485
	 * to be enabled if the gpio pin is valid
	 */
	if (gpio_is_valid(up->rts_gpio)) {
		/* enable / disable rts */
		val = (up->rs485.flags & SER_RS485_ENABLED) ?
			SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
		val = (up->rs485.flags & val) ? 1 : 0;
		gpio_set_value(up->rts_gpio, val);
	} else
		up->rs485.flags &= ~SER_RS485_ENABLED;

	/* Enable interrupts */
	up->ier = mode;
	serial_out(up, UART_IER, up->ier);

1390 1391 1392 1393 1394 1395 1396 1397 1398
	/* If RS-485 is disabled, make sure the THR interrupt is fired when
	 * TX FIFO is below the trigger level.
	 */
	if (!(up->rs485.flags & SER_RS485_ENABLED) &&
	    (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
		serial_out(up, UART_OMAP_SCR, up->scr);
	}

M
Mark Jackson 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	spin_unlock_irqrestore(&up->port.lock, flags);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
}

static int
serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
{
	struct serial_rs485 rs485conf;

	switch (cmd) {
	case TIOCSRS485:
		if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
					sizeof(rs485conf)))
			return -EFAULT;

		serial_omap_config_rs485(port, &rs485conf);
		break;

	case TIOCGRS485:
		if (copy_to_user((struct serial_rs485 *) arg,
					&(to_uart_omap_port(port)->rs485),
					sizeof(rs485conf)))
			return -EFAULT;
		break;

	default:
		return -ENOIOCTLCMD;
	}
	return 0;
}


1432 1433 1434 1435 1436 1437
static struct uart_ops serial_omap_pops = {
	.tx_empty	= serial_omap_tx_empty,
	.set_mctrl	= serial_omap_set_mctrl,
	.get_mctrl	= serial_omap_get_mctrl,
	.stop_tx	= serial_omap_stop_tx,
	.start_tx	= serial_omap_start_tx,
1438 1439
	.throttle	= serial_omap_throttle,
	.unthrottle	= serial_omap_unthrottle,
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
	.stop_rx	= serial_omap_stop_rx,
	.enable_ms	= serial_omap_enable_ms,
	.break_ctl	= serial_omap_break_ctl,
	.startup	= serial_omap_startup,
	.shutdown	= serial_omap_shutdown,
	.set_termios	= serial_omap_set_termios,
	.pm		= serial_omap_pm,
	.type		= serial_omap_type,
	.release_port	= serial_omap_release_port,
	.request_port	= serial_omap_request_port,
	.config_port	= serial_omap_config_port,
	.verify_port	= serial_omap_verify_port,
M
Mark Jackson 已提交
1452
	.ioctl		= serial_omap_ioctl,
1453 1454 1455 1456
#ifdef CONFIG_CONSOLE_POLL
	.poll_put_char  = serial_omap_poll_put_char,
	.poll_get_char  = serial_omap_poll_get_char,
#endif
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
};

static struct uart_driver serial_omap_reg = {
	.owner		= THIS_MODULE,
	.driver_name	= "OMAP-SERIAL",
	.dev_name	= OMAP_SERIAL_NAME,
	.nr		= OMAP_MAX_HSUART_PORTS,
	.cons		= OMAP_CONSOLE,
};

1467
#ifdef CONFIG_PM_SLEEP
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
static int serial_omap_prepare(struct device *dev)
{
	struct uart_omap_port *up = dev_get_drvdata(dev);

	up->is_suspending = true;

	return 0;
}

static void serial_omap_complete(struct device *dev)
{
	struct uart_omap_port *up = dev_get_drvdata(dev);

	up->is_suspending = false;
}

1484
static int serial_omap_suspend(struct device *dev)
1485
{
1486
	struct uart_omap_port *up = dev_get_drvdata(dev);
1487

1488
	uart_suspend_port(&serial_omap_reg, &up->port);
1489
	flush_work(&up->qos_work);
1490

1491 1492 1493
	return 0;
}

1494
static int serial_omap_resume(struct device *dev)
1495
{
1496
	struct uart_omap_port *up = dev_get_drvdata(dev);
1497

1498 1499
	uart_resume_port(&serial_omap_reg, &up->port);

1500 1501
	return 0;
}
1502 1503
#else
#define serial_omap_prepare NULL
1504
#define serial_omap_complete NULL
1505
#endif /* CONFIG_PM_SLEEP */
1506

B
Bill Pemberton 已提交
1507
static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1508 1509 1510 1511
{
	u32 mvr, scheme;
	u16 revision, major, minor;

1512
	mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531

	/* Check revision register scheme */
	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;

	switch (scheme) {
	case 0: /* Legacy Scheme: OMAP2/3 */
		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
		break;
	case 1:
		/* New Scheme: OMAP4+ */
		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
					OMAP_UART_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
		break;
	default:
1532
		dev_warn(up->dev,
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
			"Unknown %s revision, defaulting to highest\n",
			up->name);
		/* highest possible revision */
		major = 0xff;
		minor = 0xff;
	}

	/* normalize revision for the driver */
	revision = UART_BUILD_REVISION(major, minor);

	switch (revision) {
	case OMAP_UART_REV_46:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_52:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
1551
		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1552 1553 1554
		break;
	case OMAP_UART_REV_63:
		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1555
		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1556 1557 1558 1559 1560 1561
		break;
	default:
		break;
	}
}

B
Bill Pemberton 已提交
1562
static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
{
	struct omap_uart_port_info *omap_up_info;

	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
	if (!omap_up_info)
		return NULL; /* out of memory */

	of_property_read_u32(dev->of_node, "clock-frequency",
					 &omap_up_info->uartclk);
	return omap_up_info;
}

M
Mark Jackson 已提交
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
static int serial_omap_probe_rs485(struct uart_omap_port *up,
				   struct device_node *np)
{
	struct serial_rs485 *rs485conf = &up->rs485;
	u32 rs485_delay[2];
	enum of_gpio_flags flags;
	int ret;

	rs485conf->flags = 0;
	up->rts_gpio = -EINVAL;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "rs485-rts-active-high"))
		rs485conf->flags |= SER_RS485_RTS_ON_SEND;
	else
		rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;

	/* check for tx enable gpio */
	up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
	if (gpio_is_valid(up->rts_gpio)) {
		ret = gpio_request(up->rts_gpio, "omap-serial");
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(up->rts_gpio,
					    flags & SER_RS485_RTS_AFTER_SEND);
		if (ret < 0)
			return ret;
	} else
		up->rts_gpio = -EINVAL;

	if (of_property_read_u32_array(np, "rs485-rts-delay",
				    rs485_delay, 2) == 0) {
		rs485conf->delay_rts_before_send = rs485_delay[0];
		rs485conf->delay_rts_after_send = rs485_delay[1];
	}

	if (of_property_read_bool(np, "rs485-rx-during-tx"))
		rs485conf->flags |= SER_RS485_RX_DURING_TX;

	if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
		rs485conf->flags |= SER_RS485_ENABLED;

	return 0;
}

B
Bill Pemberton 已提交
1622
static int serial_omap_probe(struct platform_device *pdev)
1623 1624
{
	struct uart_omap_port	*up;
F
Felipe Balbi 已提交
1625
	struct resource		*mem, *irq;
J
Jingoo Han 已提交
1626
	struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
1627
	int ret, uartirq = 0, wakeirq = 0;
1628

1629
	/* The optional wakeirq may be specified in the board dts file */
1630
	if (pdev->dev.of_node) {
1631 1632 1633 1634
		uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
		if (!uartirq)
			return -EPROBE_DEFER;
		wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
1635
		omap_up_info = of_get_uart_port_info(&pdev->dev);
1636
		pdev->dev.platform_data = omap_up_info;
1637 1638 1639 1640 1641 1642 1643
	} else {
		irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
		if (!irq) {
			dev_err(&pdev->dev, "no irq resource?\n");
			return -ENODEV;
		}
		uartirq = irq->start;
1644
	}
1645

1646 1647 1648 1649 1650 1651
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem) {
		dev_err(&pdev->dev, "no mem resource?\n");
		return -ENODEV;
	}

1652
	if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
1653
				pdev->dev.driver->name)) {
1654 1655 1656 1657
		dev_err(&pdev->dev, "memory region already claimed\n");
		return -EBUSY;
	}

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(omap_up_info->DTR_gpio,
					    omap_up_info->DTR_inverted);
		if (ret < 0)
			return ret;
	}

1669 1670 1671
	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
	if (!up)
		return -ENOMEM;
1672

1673 1674 1675 1676 1677 1678 1679 1680
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		up->DTR_gpio = omap_up_info->DTR_gpio;
		up->DTR_inverted = omap_up_info->DTR_inverted;
	} else
		up->DTR_gpio = -EINVAL;
	up->DTR_active = 0;

1681
	up->dev = &pdev->dev;
1682 1683 1684
	up->port.dev = &pdev->dev;
	up->port.type = PORT_OMAP;
	up->port.iotype = UPIO_MEM;
1685 1686
	up->port.irq = uartirq;
	up->wakeirq = wakeirq;
1687 1688 1689
	if (!up->wakeirq)
		dev_info(up->port.dev, "no wakeirq for uart%d\n",
			 up->port.line);
1690 1691 1692 1693 1694

	up->port.regshift = 2;
	up->port.fifosize = 64;
	up->port.ops = &serial_omap_pops;

1695 1696 1697 1698 1699 1700 1701 1702 1703
	if (pdev->dev.of_node)
		up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
	else
		up->port.line = pdev->id;

	if (up->port.line < 0) {
		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
								up->port.line);
		ret = -ENODEV;
1704
		goto err_port_line;
1705 1706
	}

M
Mark Jackson 已提交
1707 1708 1709 1710
	ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
	if (ret < 0)
		goto err_rs485;

1711
	sprintf(up->name, "OMAP UART%d", up->port.line);
1712
	up->port.mapbase = mem->start;
1713 1714
	up->port.membase = devm_ioremap(&pdev->dev, mem->start,
						resource_size(mem));
1715 1716 1717
	if (!up->port.membase) {
		dev_err(&pdev->dev, "can't ioremap UART\n");
		ret = -ENOMEM;
1718
		goto err_ioremap;
1719 1720
	}

1721 1722
	up->port.flags = omap_up_info->flags;
	up->port.uartclk = omap_up_info->uartclk;
1723 1724
	if (!up->port.uartclk) {
		up->port.uartclk = DEFAULT_CLK_SPEED;
1725
		dev_warn(&pdev->dev,
P
Philippe Proulx 已提交
1726
			 "No clock speed specified: using default: %d\n",
1727
			 DEFAULT_CLK_SPEED);
1728
	}
1729

1730 1731 1732 1733 1734 1735 1736
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	pm_qos_add_request(&up->pm_qos_request,
		PM_QOS_CPU_DMA_LATENCY, up->latency);
	serial_omap_uart_wq = create_singlethread_workqueue(up->name);
	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);

1737
	platform_set_drvdata(pdev, up);
1738 1739 1740
	if (omap_up_info->autosuspend_timeout == 0)
		omap_up_info->autosuspend_timeout = -1;
	device_init_wakeup(up->dev, true);
1741 1742
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev,
1743
			omap_up_info->autosuspend_timeout);
1744 1745

	pm_runtime_irq_safe(&pdev->dev);
1746 1747
	pm_runtime_enable(&pdev->dev);

1748 1749
	pm_runtime_get_sync(&pdev->dev);

1750 1751
	omap_serial_fill_features_erratas(up);

1752
	ui[up->port.line] = up;
1753 1754 1755 1756
	serial_omap_add_console_port(up);

	ret = uart_add_one_port(&serial_omap_reg, &up->port);
	if (ret != 0)
1757
		goto err_add_port;
1758

1759 1760
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1761
	return 0;
1762 1763 1764 1765 1766

err_add_port:
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
err_ioremap:
M
Mark Jackson 已提交
1767
err_rs485:
1768
err_port_line:
1769 1770 1771 1772 1773
	dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
				pdev->id, __func__, ret);
	return ret;
}

B
Bill Pemberton 已提交
1774
static int serial_omap_remove(struct platform_device *dev)
1775 1776 1777
{
	struct uart_omap_port *up = platform_get_drvdata(dev);

1778
	pm_runtime_put_sync(up->dev);
1779 1780 1781
	pm_runtime_disable(up->dev);
	uart_remove_one_port(&serial_omap_reg, &up->port);
	pm_qos_remove_request(&up->pm_qos_request);
1782 1783 1784 1785

	return 0;
}

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
/*
 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
{
	u8 timeout = 255;

	serial_out(up, UART_OMAP_MDR1, mdr1);
	udelay(2);
	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
1812
			dev_crit(up->dev, "Errata i202: timedout %x\n",
1813 1814 1815 1816 1817 1818 1819
						serial_in(up, UART_LSR));
			break;
		}
		udelay(1);
	}
}

1820
#ifdef CONFIG_PM_RUNTIME
1821 1822
static void serial_omap_restore_context(struct uart_omap_port *up)
{
1823 1824 1825 1826 1827
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
	else
		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

1828 1829 1830 1831 1832
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
	serial_out(up, UART_EFR, UART_EFR_ECB);
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, 0x0);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1833 1834
	serial_out(up, UART_DLL, up->dll);
	serial_out(up, UART_DLM, up->dlh);
1835 1836 1837 1838 1839 1840
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1841
	serial_out(up, UART_OMAP_SCR, up->scr);
1842 1843
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1844 1845 1846 1847
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1848
	serial_out(up, UART_OMAP_WER, up->wer);
1849 1850
}

1851 1852
static int serial_omap_runtime_suspend(struct device *dev)
{
1853 1854
	struct uart_omap_port *up = dev_get_drvdata(dev);

1855 1856 1857
	if (!up)
		return -EINVAL;

1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	/*
	* When using 'no_console_suspend', the console UART must not be
	* suspended. Since driver suspend is managed by runtime suspend,
	* preventing runtime suspend (by returning error) will keep device
	* active during suspend.
	*/
	if (up->is_suspending && !console_suspend_enabled &&
	    uart_console(&up->port))
		return -EBUSY;

1868
	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1869

1870 1871
	if (device_may_wakeup(dev)) {
		if (!up->wakeups_enabled) {
1872
			serial_omap_enable_wakeup(up, true);
1873 1874 1875 1876
			up->wakeups_enabled = true;
		}
	} else {
		if (up->wakeups_enabled) {
1877
			serial_omap_enable_wakeup(up, false);
1878 1879 1880 1881
			up->wakeups_enabled = false;
		}
	}

1882 1883 1884
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	schedule_work(&up->qos_work);

1885 1886 1887
	return 0;
}

1888 1889
static int serial_omap_runtime_resume(struct device *dev)
{
1890 1891
	struct uart_omap_port *up = dev_get_drvdata(dev);

1892
	int loss_cnt = serial_omap_get_context_loss_count(up);
1893

1894
	if (loss_cnt < 0) {
1895
		dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
1896
			loss_cnt);
1897
		serial_omap_restore_context(up);
1898 1899 1900
	} else if (up->context_loss_cnt != loss_cnt) {
		serial_omap_restore_context(up);
	}
1901 1902
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);
1903

1904 1905
	return 0;
}
1906 1907 1908 1909 1910 1911
#endif

static const struct dev_pm_ops serial_omap_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
				serial_omap_runtime_resume, NULL)
1912 1913
	.prepare        = serial_omap_prepare,
	.complete       = serial_omap_complete,
1914 1915
};

1916 1917 1918 1919 1920 1921 1922 1923 1924
#if defined(CONFIG_OF)
static const struct of_device_id omap_serial_of_match[] = {
	{ .compatible = "ti,omap2-uart" },
	{ .compatible = "ti,omap3-uart" },
	{ .compatible = "ti,omap4-uart" },
	{},
};
MODULE_DEVICE_TABLE(of, omap_serial_of_match);
#endif
1925 1926 1927

static struct platform_driver serial_omap_driver = {
	.probe          = serial_omap_probe,
1928
	.remove         = serial_omap_remove,
1929 1930
	.driver		= {
		.name	= DRIVER_NAME,
1931
		.pm	= &serial_omap_dev_pm_ops,
1932
		.of_match_table = of_match_ptr(omap_serial_of_match),
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	},
};

static int __init serial_omap_init(void)
{
	int ret;

	ret = uart_register_driver(&serial_omap_reg);
	if (ret != 0)
		return ret;
	ret = platform_driver_register(&serial_omap_driver);
	if (ret != 0)
		uart_unregister_driver(&serial_omap_reg);
	return ret;
}

static void __exit serial_omap_exit(void)
{
	platform_driver_unregister(&serial_omap_driver);
	uart_unregister_driver(&serial_omap_reg);
}

module_init(serial_omap_init);
module_exit(serial_omap_exit);

MODULE_DESCRIPTION("OMAP High Speed UART driver");
MODULE_LICENSE("GPL");
MODULE_AUTHOR("Texas Instruments Inc");