pci.c 76.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60
#define QCA988X_2_0_DEVICE_ID	(0x003c)
M
Michal Kazior 已提交
61
#define QCA6164_2_1_DEVICE_ID	(0x0041)
M
Michal Kazior 已提交
62
#define QCA6174_2_1_DEVICE_ID	(0x003e)
63
#define QCA99X0_2_0_DEVICE_ID	(0x0040)
64

65
static const struct pci_device_id ath10k_pci_id_table[] = {
66
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
67
	{ PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
M
Michal Kazior 已提交
68
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
69
	{ PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
70 71 72
	{0}
};

73 74 75 76 77 78
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
79 80 81 82 83 84 85

	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },

M
Michal Kazior 已提交
86 87 88 89 90
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
M
Michal Kazior 已提交
91

92
	{ QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
93 94
};

95
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
96
static int ath10k_pci_cold_reset(struct ath10k *ar);
97
static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
98
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
99 100 101 102
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
103 104 105
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
106
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
107
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state);
108
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
109 110
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state);
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state);
111 112

static const struct ce_attr host_ce_config_wlan[] = {
113 114 115 116 117 118
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
119
		.send_cb = ath10k_pci_htc_tx_cb,
120 121 122 123 124 125
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
126
		.src_sz_max = 2048,
127
		.dest_nentries = 512,
128
		.recv_cb = ath10k_pci_htc_rx_cb,
129 130 131 132 133 134 135
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
136
		.dest_nentries = 128,
137
		.recv_cb = ath10k_pci_htc_rx_cb,
138 139 140 141 142 143 144 145
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
146
		.send_cb = ath10k_pci_htc_tx_cb,
147 148 149 150 151 152 153 154
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
155
		.send_cb = ath10k_pci_htt_tx_cb,
156 157
	},

158
	/* CE5: target->host HTT (HIF->HTT) */
159 160 161
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
162 163 164
		.src_sz_max = 512,
		.dest_nentries = 512,
		.recv_cb = ath10k_pci_htt_rx_cb,
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213

	/* CE8: target->host pktlog */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 128,
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE10: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE11: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},
214 215 216 217
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
218 219
	/* CE0: host->target HTC control and raw streams */
	{
220 221 222 223 224 225
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
226 227 228 229
	},

	/* CE1: target->host HTT + HTC control */
	{
230 231 232
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
233
		.nbytes_max = __cpu_to_le32(2048),
234 235
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
236 237 238 239
	},

	/* CE2: target->host WMI */
	{
240 241
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
242
		.nentries = __cpu_to_le32(64),
243 244 245
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
246 247 248 249
	},

	/* CE3: host->target WMI */
	{
250 251 252 253 254 255
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
256 257 258 259
	},

	/* CE4: host->target HTT */
	{
260 261 262 263 264 265
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
266 267
	},

268
	/* NB: 50% of src nentries, since tx has 2 frags */
269

270
	/* CE5: target->host HTT (HIF->HTT) */
271
	{
272
		.pipenum = __cpu_to_le32(5),
273
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
274
		.nentries = __cpu_to_le32(32),
275
		.nbytes_max = __cpu_to_le32(512),
276 277
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
278 279 280 281
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
282 283 284 285 286 287
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
288 289
	},

290
	/* CE7 used only by Host */
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	{
		.pipenum = __cpu_to_le32(7),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(0),
		.nbytes_max = __cpu_to_le32(0),
		.flags = __cpu_to_le32(0),
		.reserved = __cpu_to_le32(0),
	},

	/* CE8 target->host packtlog */
	{
		.pipenum = __cpu_to_le32(8),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(64),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.pipenum = __cpu_to_le32(9),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* It not necessary to send target wlan configuration for CE10 & CE11
	 * as these CEs are not actively used in target.
	 */
323 324
};

M
Michal Kazior 已提交
325 326 327 328 329 330 331
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
332 333 334
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
335 336
	},
	{
337 338 339
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
340 341
	},
	{
342 343 344
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
345 346
	},
	{
347 348 349
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
350 351
	},
	{
352 353 354
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
355 356
	},
	{
357 358 359
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
360 361
	},
	{
362 363 364
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
365 366
	},
	{
367 368 369
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
370 371
	},
	{
372 373 374
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
375 376
	},
	{
377 378 379
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
380 381
	},
	{
382 383 384
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
385 386
	},
	{
387 388 389
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
390
	},
391 392 393 394
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
395
	},
396 397 398 399
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
400 401
	},
	{
402 403 404
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
405 406
	},
	{
407 408
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
409
		__cpu_to_le32(5),
M
Michal Kazior 已提交
410 411 412 413
	},

	/* (Additions here) */

414 415 416 417
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
418 419 420
	},
};

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
465 466 467 468
		if (ath10k_pci_is_awake(ar)) {
			if (tot_delay > PCIE_WAKE_LATE_US)
				ath10k_warn(ar, "device wakeup took %d ms which is unusally long, otherwise it works normally.\n",
					    tot_delay / 1000);
469
			return 0;
470
		}
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

574 575 576 577 578 579
	if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(value), ar_pci->mem_len);
		return;
	}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

597 598 599 600 601 602
	if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(val), ar_pci->mem_len);
		return 0;
	}

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

636 637 638 639 640 641 642 643 644 645 646 647 648
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

649 650 651 652 653 654 655 656 657 658 659 660
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
661 662
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
663 664 665 666 667 668 669 670 671 672
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
673 674
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
675 676
}

677
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
678 679 680
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

681 682
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
683 684

	if (ar_pci->num_msi_intrs == 1)
685
		return "msi";
686 687

	return "legacy";
688 689
}

690
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
691
{
692
	struct ath10k *ar = pipe->hif_ce_state;
693
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
694 695 696
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
697 698
	int ret;

699 700 701 702 703 704 705 706 707 708
	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
709
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
710 711 712 713
		dev_kfree_skb_any(skb);
		return -EIO;
	}

714
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
715

716
	spin_lock_bh(&ar_pci->ce_lock);
717
	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
718
	spin_unlock_bh(&ar_pci->ce_lock);
719
	if (ret) {
720 721 722
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
723 724 725 726 727 728
		return ret;
	}

	return 0;
}

729
static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
730
{
731 732 733 734 735 736 737 738 739 740 741
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

742
	spin_lock_bh(&ar_pci->ce_lock);
743
	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
744
	spin_unlock_bh(&ar_pci->ce_lock);
745 746 747
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
748 749
			if (ret == -ENOSPC)
				break;
750
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
751 752 753 754 755 756 757 758 759 760 761 762 763
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	for (i = 0; i < CE_COUNT; i++)
764
		ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
765 766 767 768 769 770 771
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
772 773
}

774 775 776 777 778 779 780 781 782
static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
{
	u32 val = 0;

	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
		val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					  CORE_CTRL_ADDRESS) &
783
		       0x7ff) << 21;
784 785 786 787 788 789 790 791 792 793
		break;
	case ATH10K_HW_QCA99X0:
		val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
		break;
	}

	val |= 0x100000 | (addr & 0xfffff);
	return val;
}

794 795 796 797 798 799 800 801 802 803 804 805 806 807
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
808
	struct ath10k_ce_pipe *ce_diag;
809 810 811 812 813 814
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
815 816
	spin_lock_bh(&ar_pci->ce_lock);

817 818 819 820 821 822 823 824 825
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
826 827 828 829
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
830 831 832 833 834 835 836 837 838 839 840 841 842

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
843
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
844 845 846 847 848 849 850 851 852 853 854 855
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
856
		address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
857

K
Kalle Valo 已提交
858 859
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
860 861 862 863
		if (ret)
			goto done;

		i = 0;
K
Kalle Valo 已提交
864 865 866
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
867 868 869 870 871 872 873 874 875 876 877 878
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

879
		if (buf != (u32)address) {
880 881 882 883 884
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
885 886 887
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
912 913 914
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
915
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
916
			    address, ret);
917 918

	if (data_buf)
919 920
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
921

K
Kalle Valo 已提交
922 923
	spin_unlock_bh(&ar_pci->ce_lock);

924 925 926
	return ret;
}

927 928
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
929 930 931 932 933 934 935
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
936 937 938 939 940 941 942 943 944 945 946 947
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
948
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
949 950 951 952 953 954
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
955
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
956 957 958 959 960 961 962 963
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
964
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
965

966 967 968 969 970 971 972 973 974
static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
975
	struct ath10k_ce_pipe *ce_diag;
976 977 978 979 980
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
981 982
	spin_lock_bh(&ar_pci->ce_lock);

983 984 985 986 987 988 989 990 991
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
992 993 994 995
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
996 997 998 999 1000 1001
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
1002
	memcpy(data_buf, data, orig_nbytes);
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
1014
	address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1015 1016 1017 1018 1019 1020 1021 1022

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
1023
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
1024 1025 1026 1027 1028 1029 1030
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
1031 1032
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
1033 1034 1035 1036
		if (ret != 0)
			goto done;

		i = 0;
K
Kalle Valo 已提交
1037 1038 1039
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
1059 1060 1061
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
1087 1088
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
1089 1090 1091
	}

	if (ret != 0)
1092
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
1093
			    address, ret);
1094

K
Kalle Valo 已提交
1095 1096
	spin_unlock_bh(&ar_pci->ce_lock);

1097 1098 1099
	return ret;
}

1100 1101 1102 1103 1104 1105 1106
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

1107
/* Called by lower (CE) layer when a send to Target completes. */
1108
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state)
1109 1110
{
	struct ath10k *ar = ce_state->ar;
1111 1112
	struct sk_buff_head list;
	struct sk_buff *skb;
1113 1114 1115
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
1116

1117 1118 1119
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
					     &nbytes, &transfer_id) == 0) {
1120
		/* no need to call tx completion for NULL pointers */
1121
		if (skb == NULL)
1122 1123
			continue;

1124
		__skb_queue_tail(&list, skb);
1125
	}
1126 1127

	while ((skb = __skb_dequeue(&list)))
1128
		ath10k_htc_tx_completion_handler(ar, skb);
1129 1130
}

1131 1132 1133
static void ath10k_pci_process_rx_cb(struct ath10k_ce_pipe *ce_state,
				     void (*callback)(struct ath10k *ar,
						      struct sk_buff *skb))
1134 1135 1136
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1137
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1138
	struct sk_buff *skb;
1139
	struct sk_buff_head list;
1140 1141
	void *transfer_context;
	u32 ce_data;
1142
	unsigned int nbytes, max_nbytes;
1143 1144
	unsigned int transfer_id;
	unsigned int flags;
1145

1146
	__skb_queue_head_init(&list);
1147 1148 1149
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
1150
		skb = transfer_context;
1151
		max_nbytes = skb->len + skb_tailroom(skb);
1152
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1153 1154 1155
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1156
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1157 1158 1159 1160
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1161

1162
		skb_put(skb, nbytes);
1163 1164
		__skb_queue_tail(&list, skb);
	}
1165

1166
	while ((skb = __skb_dequeue(&list))) {
1167 1168 1169 1170 1171
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1172
		callback(ar, skb);
1173
	}
1174

1175
	ath10k_pci_rx_post_pipe(pipe_info);
1176 1177
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
/* Called by lower (CE) layer when data is received from the Target. */
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
}

/* Called by lower (CE) layer when a send to HTT Target completes. */
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state)
{
	struct ath10k *ar = ce_state->ar;
	struct sk_buff *skb;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
					     &nbytes, &transfer_id) == 0) {
		/* no need to call tx completion for NULL pointers */
		if (!skb)
			continue;

		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
				 skb->len, DMA_TO_DEVICE);
		ath10k_htt_hif_tx_complete(ar, skb);
	}
}

static void ath10k_pci_htt_rx_deliver(struct ath10k *ar, struct sk_buff *skb)
{
	skb_pull(skb, sizeof(struct ath10k_htc_hdr));
	ath10k_htt_t2h_msg_handler(ar, skb);
}

/* Called by lower (CE) layer when HTT data is received from the Target. */
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_pci_htt_rx_deliver);
}

1222 1223
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
1224 1225
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1226 1227 1228
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1229 1230 1231
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1232
	int err, i = 0;
1233

1234
	spin_lock_bh(&ar_pci->ce_lock);
1235

1236 1237 1238 1239
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1240 1241 1242
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1243
		goto err;
1244
	}
1245

1246
	for (i = 0; i < n_items - 1; i++) {
1247
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1248 1249
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1250
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1251
				items[i].vaddr, items[i].len);
1252

1253 1254 1255 1256 1257 1258 1259
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1260
			goto err;
1261 1262 1263 1264
	}

	/* `i` is equal to `n_items -1` after for() */

1265
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1266 1267
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1268
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1269 1270 1271 1272 1273 1274 1275 1276 1277
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1278 1279 1280 1281 1282 1283 1284 1285
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1286 1287 1288

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1289 1290
}

K
Kalle Valo 已提交
1291 1292 1293 1294 1295 1296
static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
				    size_t buf_len)
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1297 1298 1299
static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1300

1301
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1302

M
Michal Kazior 已提交
1303
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1304 1305
}

1306 1307
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1308
{
1309 1310
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1311

1312
	lockdep_assert_held(&ar->data_lock);
1313

1314 1315
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1316
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1317
	if (ret) {
1318
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1319 1320 1321 1322 1323
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1324
	ath10k_err(ar, "firmware register dump:\n");
1325
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1326
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1327
			   i,
1328 1329 1330 1331
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1332

M
Michal Kazior 已提交
1333 1334 1335
	if (!crash_data)
		return;

1336
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1337
		crash_data->registers[i] = reg_dump_values[i];
1338 1339
}

1340
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1341 1342 1343 1344 1345 1346
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1347 1348
	ar->stats.fw_crash_counter++;

1349 1350 1351 1352 1353 1354 1355
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1356
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1357
	ath10k_print_driver_info(ar);
1358 1359 1360
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1361

1362
	queue_work(ar->workqueue, &ar->restart_work);
1363 1364 1365 1366 1367
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
1368
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1369

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

1391
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
1392 1393 1394 1395 1396
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1397
	tasklet_kill(&ar_pci->msi_fw_err);
1398 1399 1400

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1401 1402

	del_timer_sync(&ar_pci->rx_post_retry);
1403 1404
}

1405 1406
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
1407
					      u8 *dl_pipe, int *ul_is_polled)
1408
{
1409 1410 1411
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1412

1413
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1414

1415 1416
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1417

1418
		if (__le32_to_cpu(entry->service_id) != service_id)
1419
			continue;
1420

1421
		switch (__le32_to_cpu(entry->pipedir)) {
1422 1423 1424 1425
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1426
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1427 1428 1429 1430
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1431
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1432 1433 1434 1435 1436
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1437 1438
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1439 1440 1441 1442
			dl_set = true;
			ul_set = true;
			break;
		}
1443 1444
	}

1445 1446
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1447 1448 1449 1450

	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

1451
	return 0;
1452 1453 1454
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1455
					    u8 *ul_pipe, u8 *dl_pipe)
1456
{
1457
	int ul_is_polled;
1458

1459
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1460

1461 1462 1463 1464
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
1465
						 &ul_is_polled);
1466 1467
}

M
Michal Kazior 已提交
1468
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1469
{
M
Michal Kazior 已提交
1470 1471
	u32 val;

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val &= ~CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to mask irq/MSI.
		 */
		 break;
	}
M
Michal Kazior 已提交
1487 1488 1489 1490 1491 1492
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val |= CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to unmask irq/MSI.
		 */
		break;
	}
M
Michal Kazior 已提交
1508
}
1509

M
Michal Kazior 已提交
1510 1511
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1512
	ath10k_ce_disable_interrupts(ar);
1513
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1514 1515 1516 1517 1518 1519 1520
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1521

1522 1523
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1524 1525
}

1526
static void ath10k_pci_irq_enable(struct ath10k *ar)
1527
{
1528
	ath10k_ce_enable_interrupts(ar);
1529
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1530
	ath10k_pci_irq_msi_fw_unmask(ar);
1531 1532 1533 1534
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1535
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1536

1537
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1538

1539
	ath10k_pci_irq_enable(ar);
1540
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1541

J
Janusz Dziedzic 已提交
1542 1543 1544
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1545 1546 1547
	return 0;
}

1548
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1549 1550
{
	struct ath10k *ar;
1551 1552 1553 1554
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1555

1556 1557 1558
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1559

1560
	if (!ce_ring)
1561 1562
		return;

1563 1564
	if (!pci_pipe->buf_sz)
		return;
1565

1566 1567 1568 1569 1570 1571 1572
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1573
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1574
				 skb->len + skb_tailroom(skb),
1575
				 DMA_FROM_DEVICE);
1576
		dev_kfree_skb_any(skb);
1577 1578 1579
	}
}

1580
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1581 1582 1583
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1584 1585 1586 1587 1588
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct ce_desc *ce_desc;
	struct sk_buff *skb;
	int i;
1589

1590 1591 1592 1593
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1594

1595
	if (!ce_ring)
1596 1597
		return;

1598 1599
	if (!pci_pipe->buf_sz)
		return;
1600

1601 1602 1603 1604 1605 1606 1607
	ce_desc = ce_ring->shadow_base;
	if (WARN_ON(!ce_desc))
		return;

	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1608 1609
			continue;

1610 1611
		ce_ring->per_transfer_context[i] = NULL;

1612
		ath10k_htc_tx_completion_handler(ar, skb);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1629
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1630
		struct ath10k_pci_pipe *pipe_info;
1631 1632 1633 1634 1635 1636 1637 1638 1639

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1640
	int i;
1641

1642 1643
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1644 1645
}

1646
static void ath10k_pci_flush(struct ath10k *ar)
1647
{
1648
	ath10k_pci_kill_tasklet(ar);
1649 1650
	ath10k_pci_buffer_cleanup(ar);
}
1651 1652 1653

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1654 1655 1656
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1657
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1658

1659 1660 1661
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1662 1663 1664 1665 1666 1667 1668
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1669
	 */
1670
	ath10k_pci_safe_chip_reset(ar);
1671 1672

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1673
	ath10k_pci_irq_sync(ar);
1674
	ath10k_pci_flush(ar);
1675 1676 1677 1678

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1679 1680 1681 1682 1683 1684 1685
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1686 1687 1688 1689
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1690 1691 1692 1693 1694 1695
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1696 1697
	might_sleep();

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
1710 1711
	if (ret) {
		ret = -EIO;
1712
		goto err_dma;
1713
	}
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
1725 1726
		if (ret) {
			ret = EIO;
1727
			goto err_req;
1728
		}
1729 1730 1731 1732

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1733
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1734 1735 1736 1737 1738 1739
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1740 1741
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1775
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1776
{
1777 1778 1779 1780 1781 1782 1783 1784
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1785

1786
	xfer->tx_done = true;
1787 1788
}

1789
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1790
{
1791
	struct ath10k *ar = ce_state->ar;
1792 1793 1794 1795 1796 1797 1798 1799 1800
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1801

M
Michal Kazior 已提交
1802 1803 1804
	if (WARN_ON_ONCE(!xfer))
		return;

1805
	if (!xfer->wait_for_resp) {
1806
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1807 1808 1809 1810
		return;
	}

	xfer->resp_len = nbytes;
1811
	xfer->rx_done = true;
1812 1813
}

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1824
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1825 1826 1827 1828
			return 0;

		schedule();
	}
1829

1830 1831
	return -ETIMEDOUT;
}
1832 1833 1834 1835 1836 1837 1838

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1839
	u32 addr, val;
1840

1841 1842 1843 1844
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1845

1846
	return 0;
1847 1848
}

M
Michal Kazior 已提交
1849 1850 1851 1852 1853 1854
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
1855
	case QCA99X0_2_0_DEVICE_ID:
M
Michal Kazior 已提交
1856
		return 1;
M
Michal Kazior 已提交
1857
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
1858 1859 1860 1861
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1862 1863
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1897 1898
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1899
	if (ret != 0) {
1900
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1901 1902 1903 1904 1905
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1906
		ath10k_err(ar, "Invalid pcie state addr\n");
1907 1908 1909
		return ret;
	}

1910
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1911
					  offsetof(struct pcie_state,
1912 1913
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1914
	if (ret != 0) {
1915
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1916 1917 1918 1919 1920
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1921
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1922 1923 1924 1925
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1926
					target_ce_config_wlan,
1927 1928
					sizeof(struct ce_pipe_config) *
					NUM_TARGET_CE_CONFIG_WLAN);
1929 1930

	if (ret != 0) {
1931
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1932 1933 1934
		return ret;
	}

1935
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1936
					  offsetof(struct pcie_state,
1937 1938
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1939
	if (ret != 0) {
1940
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1941 1942 1943 1944 1945
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1946
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1947 1948 1949 1950
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1951 1952
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1953
	if (ret != 0) {
1954
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1955 1956 1957
		return ret;
	}

1958
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1959
					  offsetof(struct pcie_state,
1960 1961
						   config_flags)),
				     &pcie_config_flags);
1962
	if (ret != 0) {
1963
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1964 1965 1966 1967 1968
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

1969 1970 1971 1972
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
1973
	if (ret != 0) {
1974
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1975 1976 1977 1978 1979 1980
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

1981
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
1982
	if (ret != 0) {
1983
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1984 1985 1986 1987 1988 1989
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
M
Michal Kazior 已提交
1990 1991
	ealloc_value |= ((ath10k_pci_get_num_banks(ar) <<
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
1992 1993
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

1994
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
1995
	if (ret != 0) {
1996
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1997 1998 1999 2000 2001 2002
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

2003
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
2004
	if (ret != 0) {
2005
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
2006 2007 2008 2009 2010
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

2011
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
2012
	if (ret != 0) {
2013
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
2014 2015 2016 2017 2018 2019
		return ret;
	}

	return 0;
}

2020
static int ath10k_pci_alloc_pipes(struct ath10k *ar)
2021
{
2022 2023
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
2024 2025 2026
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
2027 2028 2029 2030 2031
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

2032
		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i]);
2033
		if (ret) {
2034
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2035 2036 2037
				   i, ret);
			return ret;
		}
2038 2039

		/* Last CE is Diagnostic Window */
2040
		if (i == CE_DIAG_PIPE) {
2041 2042 2043 2044 2045
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
2046 2047 2048 2049 2050
	}

	return 0;
}

2051
static void ath10k_pci_free_pipes(struct ath10k *ar)
2052 2053
{
	int i;
2054

2055 2056 2057
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
2058

2059
static int ath10k_pci_init_pipes(struct ath10k *ar)
2060
{
2061
	int i, ret;
2062

2063 2064
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
2065
		if (ret) {
2066
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2067
				   i, ret);
2068
			return ret;
2069 2070 2071 2072 2073 2074
		}
	}

	return 0;
}

2075
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2076
{
2077 2078 2079
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
2080

2081 2082 2083
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
2084

2085 2086 2087
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2088 2089
}

2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

2110
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2111 2112 2113
{
	u32 val;

2114
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2115 2116

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2117 2118 2119 2120 2121 2122 2123 2124
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
2125 2126 2127

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
2128

2129 2130 2131 2132 2133
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2134 2135 2136 2137 2138 2139
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

2140
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2141 2142 2143 2144 2145
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
2146

2147 2148 2149 2150 2151
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2152

2153 2154 2155
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
2156

2157
	ath10k_pci_irq_disable(ar);
2158

2159 2160 2161 2162 2163 2164 2165 2166 2167
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2168

2169 2170 2171 2172
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2173

2174 2175 2176 2177 2178
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2179

2180
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2181

2182
	return 0;
2183 2184
}

2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar) || QCA_REV_6174(ar)) {
		return ath10k_pci_warm_reset(ar);
	} else if (QCA_REV_99X0(ar)) {
		ath10k_pci_irq_disable(ar);
		return ath10k_pci_qca99x0_chip_reset(ar);
	} else {
		return -ENOTSUPP;
	}
}

M
Michal Kazior 已提交
2197
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2198 2199 2200 2201
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2202
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
K
Kalle Valo 已提交
2288
			    ret);
M
Michal Kazior 已提交
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2299 2300 2301 2302

	return 0;
}

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");

	return 0;
}

M
Michal Kazior 已提交
2327 2328 2329 2330 2331 2332
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar))
		return ath10k_pci_qca988x_chip_reset(ar);
	else if (QCA_REV_6174(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
2333 2334
	else if (QCA_REV_99X0(ar))
		return ath10k_pci_qca99x0_chip_reset(ar);
M
Michal Kazior 已提交
2335 2336 2337 2338
	else
		return -ENOTSUPP;
}

2339
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2340
{
J
Janusz Dziedzic 已提交
2341
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2342 2343
	int ret;

2344 2345
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2346 2347 2348 2349 2350
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2361
	ret = ath10k_pci_chip_reset(ar);
2362
	if (ret) {
M
Michal Kazior 已提交
2363 2364 2365 2366 2367 2368
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2369
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2370
		goto err_sleep;
2371
	}
2372

2373
	ret = ath10k_pci_init_pipes(ar);
2374
	if (ret) {
2375
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2376
		goto err_sleep;
2377 2378
	}

M
Michal Kazior 已提交
2379 2380
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2381
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2382
		goto err_ce;
M
Michal Kazior 已提交
2383
	}
2384 2385 2386

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2387
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2388
		goto err_ce;
2389 2390 2391 2392 2393 2394
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2395

2396
err_sleep:
2397 2398 2399
	return ret;
}

2400 2401
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
2402
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2403

2404 2405 2406
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2407 2408
}

M
Michal Kazior 已提交
2409 2410 2411 2412
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2413 2414 2415 2416 2417 2418
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2419

M
Michal Kazior 已提交
2420 2421 2422 2423 2424 2425 2426 2427 2428
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

2429 2430 2431 2432 2433 2434 2435 2436
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2437

2438
	return 0;
M
Michal Kazior 已提交
2439 2440 2441
}
#endif

2442
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2443
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2444
	.diag_read		= ath10k_pci_hif_diag_read,
2445
	.diag_write		= ath10k_pci_diag_write_mem,
2446 2447 2448 2449 2450 2451 2452
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2453 2454
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2455 2456
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2457 2458 2459 2460
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2461 2462 2463 2464
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2465
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2466 2467 2468 2469 2470 2471 2472 2473 2474
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2475
	if (!ath10k_pci_has_fw_crashed(ar)) {
2476
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2477 2478 2479
		return;
	}

2480
	ath10k_pci_irq_disable(ar);
2481 2482
	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2495
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2496 2497
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2533 2534 2535
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2536
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2537 2538 2539 2540 2541 2542 2543
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2544
static void ath10k_pci_tasklet(unsigned long data)
2545 2546
{
	struct ath10k *ar = (struct ath10k *)data;
2547
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2548

2549
	if (ath10k_pci_has_fw_crashed(ar)) {
2550
		ath10k_pci_irq_disable(ar);
2551
		ath10k_pci_fw_crashed_clear(ar);
2552
		ath10k_pci_fw_crashed_dump(ar);
2553 2554 2555
		return;
	}

2556 2557
	ath10k_ce_per_engine_service_any(ar);

2558 2559 2560
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2561 2562
}

M
Michal Kazior 已提交
2563
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2564 2565
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2566
	int ret, i;
2567 2568 2569 2570

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2571
	if (ret) {
2572
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2573
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2574
		return ret;
2575
	}
2576 2577 2578 2579 2580 2581

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2582
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2583 2584
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2585 2586
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2587

M
Michal Kazior 已提交
2588
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2589 2590 2591 2592 2593 2594 2595
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2596
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2597 2598 2599 2600 2601 2602 2603
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2604
	if (ret) {
2605
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2606
			    ar_pci->pdev->irq, ret);
2607 2608 2609 2610 2611 2612
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2613
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2614 2615 2616 2617 2618 2619 2620
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2621
	if (ret) {
2622
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2623
			    ar_pci->pdev->irq, ret);
2624
		return ret;
2625
	}
2626 2627 2628 2629

	return 0;
}

M
Michal Kazior 已提交
2630 2631 2632
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2633

M
Michal Kazior 已提交
2634 2635 2636 2637 2638
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
2639
	default:
M
Michal Kazior 已提交
2640 2641
		return ath10k_pci_request_irq_msix(ar);
	}
2642 2643
}

M
Michal Kazior 已提交
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2656 2657 2658 2659
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2660
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2661
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2662
		     (unsigned long)ar);
2663 2664 2665

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2666
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2667 2668
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2669 2670 2671 2672 2673 2674
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2675

M
Michal Kazior 已提交
2676
	ath10k_pci_init_irq_tasklets(ar);
2677

2678
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2679 2680
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2681

M
Michal Kazior 已提交
2682
	/* Try MSI-X */
M
Michal Kazior 已提交
2683
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2684
		ar_pci->num_msi_intrs = MSI_ASSIGN_CE_MAX + 1;
2685
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2686
					   ar_pci->num_msi_intrs);
2687
		if (ret > 0)
2688
			return 0;
2689

2690
		/* fall-through */
2691 2692
	}

M
Michal Kazior 已提交
2693
	/* Try MSI */
2694 2695 2696
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2697
		if (ret == 0)
2698
			return 0;
2699

2700
		/* fall-through */
2701 2702
	}

M
Michal Kazior 已提交
2703 2704 2705 2706 2707 2708 2709 2710 2711
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2712

M
Michal Kazior 已提交
2713 2714 2715 2716
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2717 2718
}

2719
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2720
{
M
Michal Kazior 已提交
2721 2722
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2723 2724
}

M
Michal Kazior 已提交
2725
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2726 2727 2728
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2729 2730
	switch (ar_pci->num_msi_intrs) {
	case 0:
2731
		ath10k_pci_deinit_irq_legacy(ar);
2732
		break;
2733 2734
	default:
		pci_disable_msi(ar_pci->pdev);
2735
		break;
M
Michal Kazior 已提交
2736 2737
	}

2738
	return 0;
2739 2740
}

2741
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2742 2743
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2744 2745
	unsigned long timeout;
	u32 val;
2746

2747
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2748

2749 2750 2751 2752 2753
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2754 2755
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2756

2757 2758 2759 2760
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2761 2762 2763 2764
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2765 2766 2767
		if (val & FW_IND_INITIALIZED)
			break;

2768 2769
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2770
			ath10k_pci_enable_legacy_irq(ar);
2771

2772
		mdelay(10);
2773
	} while (time_before(jiffies, timeout));
2774

2775
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2776
	ath10k_pci_irq_msi_fw_mask(ar);
2777

2778
	if (val == 0xffffffff) {
2779
		ath10k_err(ar, "failed to read device register, device is gone\n");
2780
		return -EIO;
2781 2782
	}

2783
	if (val & FW_IND_EVENT_PENDING) {
2784
		ath10k_warn(ar, "device has crashed during init\n");
2785
		return -ECOMM;
2786 2787
	}

2788
	if (!(val & FW_IND_INITIALIZED)) {
2789
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2790
			   val);
2791
		return -ETIMEDOUT;
2792 2793
	}

2794
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2795
	return 0;
2796 2797
}

2798
static int ath10k_pci_cold_reset(struct ath10k *ar)
2799 2800 2801
{
	u32 val;

2802
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2803

B
Ben Greear 已提交
2804 2805 2806 2807 2808 2809
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2810
	/* Put Target, including PCIe, into RESET. */
2811
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2812
	val |= 1;
2813
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2814

2815 2816 2817 2818 2819 2820
	/* After writing into SOC_GLOBAL_RESET to put device into
	 * reset and pulling out of reset pcie may not be stable
	 * for any immediate pcie register access and cause bus error,
	 * add delay before any pcie access request to fix this issue.
	 */
	msleep(20);
2821 2822 2823

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2824
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2825

2826
	msleep(20);
2827

2828
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2829

2830
	return 0;
2831 2832
}

2833
static int ath10k_pci_claim(struct ath10k *ar)
2834
{
2835 2836 2837
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
2838 2839 2840 2841 2842

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2843
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2844
		return ret;
2845 2846 2847 2848
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2849
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2850
			   ret);
2851 2852 2853
		goto err_device;
	}

2854
	/* Target expects 32 bit DMA. Enforce it. */
2855 2856
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2857
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2858 2859 2860 2861 2862
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2863
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2864
			   ret);
2865 2866 2867 2868 2869 2870
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
2871
	ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
2872 2873
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2874
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2875 2876 2877 2878
		ret = -EIO;
		goto err_master;
	}

2879
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

2922 2923 2924 2925 2926 2927
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
2928
	enum ath10k_hw_rev hw_rev;
2929 2930
	u32 chip_id;

M
Michal Kazior 已提交
2931 2932 2933 2934
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
		break;
M
Michal Kazior 已提交
2935
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
2936 2937 2938
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
		break;
2939 2940 2941
	case QCA99X0_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA99X0;
		break;
M
Michal Kazior 已提交
2942 2943 2944 2945 2946 2947 2948
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
2949
	if (!ar) {
2950
		dev_err(&pdev->dev, "failed to allocate core\n");
2951 2952 2953
		return -ENOMEM;
	}

2954 2955 2956
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "pci probe %04x:%04x %04x:%04x\n",
		   pdev->vendor, pdev->device,
		   pdev->subsystem_vendor, pdev->subsystem_device);
2957

2958 2959 2960 2961
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
M
Michal Kazior 已提交
2962
	ar->dev_id = pci_dev->device;
2963

2964 2965 2966 2967
	ar->id.vendor = pdev->vendor;
	ar->id.device = pdev->device;
	ar->id.subsystem_vendor = pdev->subsystem_vendor;
	ar->id.subsystem_device = pdev->subsystem_device;
2968

2969
	spin_lock_init(&ar_pci->ce_lock);
2970 2971
	spin_lock_init(&ar_pci->ps_lock);

2972 2973
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2974 2975
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
2976

2977
	ret = ath10k_pci_claim(ar);
2978
	if (ret) {
2979
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2980
		goto err_core_destroy;
2981 2982
	}

2983
	ret = ath10k_pci_alloc_pipes(ar);
2984
	if (ret) {
2985 2986
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2987
		goto err_sleep;
2988 2989
	}

2990
	ath10k_pci_ce_deinit(ar);
M
Michal Kazior 已提交
2991
	ath10k_pci_irq_disable(ar);
2992

2993
	ret = ath10k_pci_init_irq(ar);
2994
	if (ret) {
2995
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2996
		goto err_free_pipes;
2997 2998
	}

2999
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
3000 3001 3002
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

3003 3004
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
3005
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
3006 3007 3008
		goto err_deinit_irq;
	}

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
3024
		goto err_free_irq;
3025 3026
	}

3027
	ret = ath10k_core_register(ar, chip_id);
3028
	if (ret) {
3029
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
3030
		goto err_free_irq;
3031 3032 3033 3034
	}

	return 0;

3035 3036
err_free_irq:
	ath10k_pci_free_irq(ar);
3037
	ath10k_pci_kill_tasklet(ar);
3038

3039 3040 3041
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

3042 3043
err_free_pipes:
	ath10k_pci_free_pipes(ar);
3044

3045
err_sleep:
3046
	ath10k_pci_sleep_sync(ar);
3047 3048
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
3049
err_core_destroy:
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

3060
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3061 3062 3063 3064 3065 3066 3067 3068 3069 3070

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
3071
	ath10k_pci_free_irq(ar);
3072
	ath10k_pci_kill_tasklet(ar);
3073 3074
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
3075
	ath10k_pci_free_pipes(ar);
3076
	ath10k_pci_sleep_sync(ar);
3077
	ath10k_pci_release(ar);
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
3096 3097
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
3113 3114

/* QCA988x 2.0 firmware files */
3115 3116 3117
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3118
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
3119
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3120
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3121
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3122 3123 3124

/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3125
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3126
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
3127
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3128 3129 3130

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3131
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3132
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);
3133
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);