pci.c 63.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60 61
#define QCA988X_2_0_DEVICE_ID	(0x003c)

62
static const struct pci_device_id ath10k_pci_id_table[] = {
63 64 65 66
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
	{0}
};

67
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
68 69
static int ath10k_pci_cold_reset(struct ath10k *ar);
static int ath10k_pci_warm_reset(struct ath10k *ar);
70
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
71 72 73 74
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
75 76 77
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
78 79

static const struct ce_attr host_ce_config_wlan[] = {
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 512,
		.dest_nentries = 512,
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 32,
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE5: unused */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
143 144 145 146
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
147 148
	/* CE0: host->target HTC control and raw streams */
	{
149 150 151 152 153 154
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
155 156 157 158
	},

	/* CE1: target->host HTT + HTC control */
	{
159 160 161 162 163 164
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(512),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
165 166 167 168
	},

	/* CE2: target->host WMI */
	{
169 170 171 172 173 174
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
175 176 177 178
	},

	/* CE3: host->target WMI */
	{
179 180 181 182 183 184
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
185 186 187 188
	},

	/* CE4: host->target HTT */
	{
189 190 191 192 193 194
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
195 196
	},

197
	/* NB: 50% of src nentries, since tx has 2 frags */
198 199 200

	/* CE5: unused */
	{
201 202 203 204 205 206
		.pipenum = __cpu_to_le32(5),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
207 208 209 210
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
211 212 213 214 215 216
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
217 218
	},

219 220 221
	/* CE7 used only by Host */
};

M
Michal Kazior 已提交
222 223 224 225 226 227 228
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
229 230 231
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
232 233
	},
	{
234 235 236
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
237 238
	},
	{
239 240 241
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
242 243
	},
	{
244 245 246
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
247 248
	},
	{
249 250 251
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
252 253
	},
	{
254 255 256
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
257 258
	},
	{
259 260 261
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
262 263
	},
	{
264 265 266
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
267 268
	},
	{
269 270 271
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
272 273
	},
	{
274 275 276
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
277 278
	},
	{
279 280 281
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
282 283
	},
	{
284 285 286
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
287
	},
288 289 290 291
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
292
	},
293 294 295 296
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
297 298
	},
	{
299 300 301
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
302 303
	},
	{
304 305 306
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
307 308 309 310
	},

	/* (Additions here) */

311 312 313 314
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
315 316 317
	},
};

318 319 320 321 322 323 324 325 326 327 328 329 330
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

331 332 333 334 335 336 337 338 339 340 341 342
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
343 344
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
345 346 347 348 349 350 351 352 353 354
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
355 356
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
357 358
}

359
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
360 361 362
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

363 364
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
365 366

	if (ar_pci->num_msi_intrs == 1)
367
		return "msi";
368 369

	return "legacy";
370 371
}

372
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
373
{
374
	struct ath10k *ar = pipe->hif_ce_state;
375
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
376 377 378
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
379 380
	int ret;

381 382 383 384 385 386 387 388 389 390 391 392
	lockdep_assert_held(&ar_pci->ce_lock);

	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
393
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
394 395 396 397 398 399 400
		dev_kfree_skb_any(skb);
		return -EIO;
	}

	ATH10K_SKB_CB(skb)->paddr = paddr;

	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
401
	if (ret) {
402
		ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
403 404 405
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
406 407 408 409 410 411
		return ret;
	}

	return 0;
}

412
static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
413
{
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	lockdep_assert_held(&ar_pci->ce_lock);

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
431
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	spin_lock_bh(&ar_pci->ce_lock);
	__ath10k_pci_rx_post_pipe(pipe);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	spin_lock_bh(&ar_pci->ce_lock);
	for (i = 0; i < CE_COUNT; i++)
		__ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
465 466
}

467 468 469 470 471 472 473 474 475 476 477 478 479 480
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
481
	struct ath10k_ce_pipe *ce_diag;
482 483 484 485 486 487
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
488 489
	spin_lock_bh(&ar_pci->ce_lock);

490 491 492 493 494 495 496 497 498
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
499 500 501 502
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
503 504 505 506 507 508 509 510 511 512 513 514 515

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
516
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
		address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem,
						     address);

K
Kalle Valo 已提交
532 533
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
534 535 536 537
		if (ret)
			goto done;

		i = 0;
K
Kalle Valo 已提交
538 539 540
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
541 542 543 544 545 546 547 548 549 550 551 552
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

553
		if (buf != (u32)address) {
554 555 556 557 558
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
559 560 561
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
586 587 588
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
589
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
590
			    address, ret);
591 592

	if (data_buf)
593 594
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
595

K
Kalle Valo 已提交
596 597
	spin_unlock_bh(&ar_pci->ce_lock);

598 599 600
	return ret;
}

601 602
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
603 604 605 606 607 608 609
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
610 611 612 613 614 615 616 617 618 619 620 621
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
622
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
623 624 625 626 627 628
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
629
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
630 631 632 633 634 635 636 637
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
638
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
639

640 641 642 643 644 645 646 647 648
static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
649
	struct ath10k_ce_pipe *ce_diag;
650 651 652 653 654
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
655 656
	spin_lock_bh(&ar_pci->ce_lock);

657 658 659 660 661 662 663 664 665
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
666 667 668 669
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
670 671 672 673 674 675
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
676
	memcpy(data_buf, data, orig_nbytes);
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
	address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem, address);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
697
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
698 699 700 701 702 703 704
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
705 706
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
707 708 709 710
		if (ret != 0)
			goto done;

		i = 0;
K
Kalle Valo 已提交
711 712 713
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
733 734 735
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
761 762
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
763 764 765
	}

	if (ret != 0)
766
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
767
			    address, ret);
768

K
Kalle Valo 已提交
769 770
	spin_unlock_bh(&ar_pci->ce_lock);

771 772 773
	return ret;
}

774 775 776 777 778 779 780
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

781
static bool ath10k_pci_is_awake(struct ath10k *ar)
782
{
783 784 785
	u32 val = ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
786 787
}

788
static int ath10k_pci_wake_wait(struct ath10k *ar)
789 790 791 792
{
	int tot_delay = 0;
	int curr_delay = 5;

793 794
	while (tot_delay < PCIE_WAKE_TIMEOUT) {
		if (ath10k_pci_is_awake(ar))
795
			return 0;
796 797 798 799 800 801 802

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}
803 804

	return -ETIMEDOUT;
805 806
}

807
static int ath10k_pci_wake(struct ath10k *ar)
808
{
809 810 811 812
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_V_MASK);
	return ath10k_pci_wake_wait(ar);
}
813

814 815 816 817
static void ath10k_pci_sleep(struct ath10k *ar)
{
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_RESET);
818 819 820
}

/* Called by lower (CE) layer when a send to Target completes. */
821
static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
822 823 824
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
825
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
826 827
	struct sk_buff_head list;
	struct sk_buff *skb;
828 829 830
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
831

832 833 834
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
					     &nbytes, &transfer_id) == 0) {
835
		/* no need to call tx completion for NULL pointers */
836
		if (skb == NULL)
837 838
			continue;

839
		__skb_queue_tail(&list, skb);
840
	}
841 842 843

	while ((skb = __skb_dequeue(&list)))
		cb->tx_completion(ar, skb);
844 845 846
}

/* Called by lower (CE) layer when data is received from the Target. */
847
static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
848 849 850
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
851
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
852
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
853
	struct sk_buff *skb;
854
	struct sk_buff_head list;
855 856
	void *transfer_context;
	u32 ce_data;
857
	unsigned int nbytes, max_nbytes;
858 859
	unsigned int transfer_id;
	unsigned int flags;
860

861
	__skb_queue_head_init(&list);
862 863 864
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
865
		skb = transfer_context;
866
		max_nbytes = skb->len + skb_tailroom(skb);
867
		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
868 869 870
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
871
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
872 873 874 875
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
876

877
		skb_put(skb, nbytes);
878 879
		__skb_queue_tail(&list, skb);
	}
880

881
	while ((skb = __skb_dequeue(&list))) {
882 883 884 885 886
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

887
		cb->rx_completion(ar, skb);
888
	}
889

890
	ath10k_pci_rx_post_pipe(pipe_info);
891 892
}

893 894
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
895 896
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
897 898 899
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
900 901 902
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
903
	int err, i = 0;
904

905
	spin_lock_bh(&ar_pci->ce_lock);
906

907 908 909 910
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

911 912 913
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
914
		goto err;
915
	}
916

917
	for (i = 0; i < n_items - 1; i++) {
918
		ath10k_dbg(ar, ATH10K_DBG_PCI,
919 920
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
921
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
922
				items[i].vaddr, items[i].len);
923

924 925 926 927 928 929 930
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
931
			goto err;
932 933 934 935
	}

	/* `i` is equal to `n_items -1` after for() */

936
	ath10k_dbg(ar, ATH10K_DBG_PCI,
937 938
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
939
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
940 941 942 943 944 945 946 947 948
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
949 950 951 952 953 954 955 956
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
957 958 959

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
960 961
}

K
Kalle Valo 已提交
962 963 964 965 966 967
static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
				    size_t buf_len)
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

968 969 970
static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
971

972
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
973

M
Michal Kazior 已提交
974
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
975 976
}

977 978
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
979
{
980 981
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
982

983
	lockdep_assert_held(&ar->data_lock);
984

985 986
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
987
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
988
	if (ret) {
989
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
990 991 992 993 994
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

995
	ath10k_err(ar, "firmware register dump:\n");
996
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
997
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
998
			   i,
999 1000 1001 1002
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1003

M
Michal Kazior 已提交
1004 1005 1006
	if (!crash_data)
		return;

1007
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1008
		crash_data->registers[i] = reg_dump_values[i];
1009 1010
}

1011
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1012 1013 1014 1015 1016 1017
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1018 1019
	ar->stats.fw_crash_counter++;

1020 1021 1022 1023 1024 1025 1026
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1027
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1028
	ath10k_print_driver_info(ar);
1029 1030 1031
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1032

1033
	queue_work(ar->workqueue, &ar->restart_work);
1034 1035 1036 1037 1038
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
1039
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1040

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

M
Michal Kazior 已提交
1062 1063
static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
					 struct ath10k_hif_cb *callbacks)
1064 1065 1066
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

1067
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
1068 1069 1070 1071 1072

	memcpy(&ar_pci->msg_callbacks_current, callbacks,
	       sizeof(ar_pci->msg_callbacks_current));
}

1073
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
1074 1075 1076 1077 1078
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1079
	tasklet_kill(&ar_pci->msi_fw_err);
1080 1081 1082

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1083 1084

	del_timer_sync(&ar_pci->rx_post_retry);
1085 1086
}

1087 1088 1089 1090 1091
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
					      u8 *dl_pipe, int *ul_is_polled,
					      int *dl_is_polled)
{
1092 1093 1094
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1095

1096
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1097

1098 1099 1100
	/* polling for received messages not supported */
	*dl_is_polled = 0;

1101 1102
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1103

1104
		if (__le32_to_cpu(entry->service_id) != service_id)
1105
			continue;
1106

1107
		switch (__le32_to_cpu(entry->pipedir)) {
1108 1109 1110 1111
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1112
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1113 1114 1115 1116
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1117
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1118 1119 1120 1121 1122
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1123 1124
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1125 1126 1127 1128
			dl_set = true;
			ul_set = true;
			break;
		}
1129 1130
	}

1131 1132
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1133 1134 1135 1136

	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

1137
	return 0;
1138 1139 1140
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1141
					    u8 *ul_pipe, u8 *dl_pipe)
1142 1143 1144
{
	int ul_is_polled, dl_is_polled;

1145
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1146

1147 1148 1149 1150 1151 1152 1153 1154
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
						 &ul_is_polled,
						 &dl_is_polled);
}

M
Michal Kazior 已提交
1155
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1156
{
M
Michal Kazior 已提交
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val &= ~CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val |= CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}
1174

M
Michal Kazior 已提交
1175 1176
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1177
	ath10k_ce_disable_interrupts(ar);
1178
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1179 1180 1181 1182 1183 1184 1185
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1186

1187 1188
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1189 1190
}

1191
static void ath10k_pci_irq_enable(struct ath10k *ar)
1192
{
1193
	ath10k_ce_enable_interrupts(ar);
1194
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1195
	ath10k_pci_irq_msi_fw_unmask(ar);
1196 1197 1198 1199
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
1200
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1201

1202
	ath10k_pci_irq_enable(ar);
1203
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1204

1205 1206 1207
	return 0;
}

1208
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1209 1210
{
	struct ath10k *ar;
1211 1212 1213 1214
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1215

1216 1217 1218
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1219

1220
	if (!ce_ring)
1221 1222
		return;

1223 1224
	if (!pci_pipe->buf_sz)
		return;
1225

1226 1227 1228 1229 1230 1231 1232 1233 1234
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
				 skb->len + skb_tailroom(skb),
1235
				 DMA_FROM_DEVICE);
1236
		dev_kfree_skb_any(skb);
1237 1238 1239
	}
}

1240
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1241 1242 1243
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1244 1245 1246 1247
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct ce_desc *ce_desc;
	struct sk_buff *skb;
1248
	unsigned int id;
1249
	int i;
1250

1251 1252 1253 1254
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1255

1256
	if (!ce_ring)
1257 1258
		return;

1259 1260
	if (!pci_pipe->buf_sz)
		return;
1261

1262 1263 1264 1265 1266 1267 1268
	ce_desc = ce_ring->shadow_base;
	if (WARN_ON(!ce_desc))
		return;

	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1269 1270
			continue;

1271 1272 1273 1274
		ce_ring->per_transfer_context[i] = NULL;
		id = MS(__le16_to_cpu(ce_desc[i].flags),
			CE_DESC_FLAGS_META_DATA);

1275
		ar_pci->msg_callbacks_current.tx_completion(ar, skb);
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1292
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1293
		struct ath10k_pci_pipe *pipe_info;
1294 1295 1296 1297 1298 1299 1300 1301 1302

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1303
	int i;
1304

1305 1306
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1307 1308
}

1309
static void ath10k_pci_flush(struct ath10k *ar)
1310
{
1311
	ath10k_pci_kill_tasklet(ar);
1312 1313
	ath10k_pci_buffer_cleanup(ar);
}
1314 1315 1316

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1317
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1318

1319 1320 1321
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1322 1323 1324 1325 1326 1327 1328
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1329
	 */
1330
	ath10k_pci_warm_reset(ar);
1331 1332

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1333
	ath10k_pci_irq_sync(ar);
1334
	ath10k_pci_flush(ar);
1335 1336 1337 1338 1339 1340 1341
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1342 1343 1344 1345
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1346 1347 1348 1349 1350 1351
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1352 1353
	might_sleep();

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
	if (ret)
		goto err_dma;

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
		if (ret)
			goto err_req;

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1385
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1386 1387 1388 1389 1390 1391
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1392 1393
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1427
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1428
{
1429 1430 1431 1432 1433 1434 1435 1436
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1437

1438
	xfer->tx_done = true;
1439 1440
}

1441
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1442
{
1443
	struct ath10k *ar = ce_state->ar;
1444 1445 1446 1447 1448 1449 1450 1451 1452
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1453

M
Michal Kazior 已提交
1454 1455 1456
	if (WARN_ON_ONCE(!xfer))
		return;

1457
	if (!xfer->wait_for_resp) {
1458
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1459 1460 1461 1462
		return;
	}

	xfer->resp_len = nbytes;
1463
	xfer->rx_done = true;
1464 1465
}

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1476
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1477 1478 1479 1480
			return 0;

		schedule();
	}
1481

1482 1483
	return -ETIMEDOUT;
}
1484 1485 1486 1487 1488 1489 1490

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1491
	u32 addr, val;
1492

1493 1494 1495 1496
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1497

1498
	return 0;
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
}

static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1519 1520
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1521
	if (ret != 0) {
1522
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1523 1524 1525 1526 1527
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1528
		ath10k_err(ar, "Invalid pcie state addr\n");
1529 1530 1531
		return ret;
	}

1532
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1533
					  offsetof(struct pcie_state,
1534 1535
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1536
	if (ret != 0) {
1537
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1538 1539 1540 1541 1542
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1543
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1544 1545 1546 1547
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1548 1549
					target_ce_config_wlan,
					sizeof(target_ce_config_wlan));
1550 1551

	if (ret != 0) {
1552
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1553 1554 1555
		return ret;
	}

1556
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1557
					  offsetof(struct pcie_state,
1558 1559
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1560
	if (ret != 0) {
1561
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1562 1563 1564 1565 1566
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1567
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1568 1569 1570 1571
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1572 1573
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1574
	if (ret != 0) {
1575
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1576 1577 1578
		return ret;
	}

1579
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1580
					  offsetof(struct pcie_state,
1581 1582
						   config_flags)),
				     &pcie_config_flags);
1583
	if (ret != 0) {
1584
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1585 1586 1587 1588 1589
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

1590 1591 1592 1593
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
1594
	if (ret != 0) {
1595
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1596 1597 1598 1599 1600 1601
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

1602
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
1603
	if (ret != 0) {
1604
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1605 1606 1607 1608 1609 1610 1611 1612 1613
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
	ealloc_value |= ((1 << HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

1614
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
1615
	if (ret != 0) {
1616
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1617 1618 1619 1620 1621 1622
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

1623
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
1624
	if (ret != 0) {
1625
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
1626 1627 1628 1629 1630
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

1631
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
1632
	if (ret != 0) {
1633
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
1634 1635 1636 1637 1638 1639
		return ret;
	}

	return 0;
}

1640
static int ath10k_pci_alloc_pipes(struct ath10k *ar)
1641
{
1642 1643
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
1644 1645 1646
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
1647 1648 1649 1650 1651 1652 1653 1654
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i],
					   ath10k_pci_ce_send_done,
					   ath10k_pci_ce_recv_data);
1655
		if (ret) {
1656
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
1657 1658 1659
				   i, ret);
			return ret;
		}
1660 1661 1662 1663 1664 1665 1666 1667

		/* Last CE is Diagnostic Window */
		if (i == CE_COUNT - 1) {
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
1668 1669 1670 1671 1672
	}

	return 0;
}

1673
static void ath10k_pci_free_pipes(struct ath10k *ar)
1674 1675
{
	int i;
1676

1677 1678 1679
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
1680

1681
static int ath10k_pci_init_pipes(struct ath10k *ar)
1682
{
1683
	int i, ret;
1684

1685 1686
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
1687
		if (ret) {
1688
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
1689
				   i, ret);
1690
			return ret;
1691 1692 1693 1694 1695 1696
		}
	}

	return 0;
}

1697
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
1698
{
1699 1700 1701
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
1702

1703 1704 1705
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
1706

1707 1708 1709
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
1710 1711
}

1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

1732
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
1733 1734 1735
{
	u32 val;

1736
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
1737 1738

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
1739 1740 1741 1742 1743 1744 1745 1746
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
1747 1748 1749

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
1750

1751 1752 1753 1754 1755
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
1756 1757 1758 1759 1760 1761
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

1762
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
1763 1764 1765 1766 1767
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
1768

1769 1770 1771 1772 1773
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
1774

1775 1776 1777
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
1778

1779
	ath10k_pci_irq_disable(ar);
1780

1781 1782 1783 1784 1785 1786 1787 1788 1789
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
1790

1791 1792 1793 1794
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
1795

1796 1797 1798 1799 1800
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
1801

1802
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
1803

1804
	return 0;
1805 1806
}

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	int i, ret;
	u32 val;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset\n");

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_hif_power_up(struct ath10k *ar)
1882 1883 1884
{
	int ret;

1885 1886
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

1887 1888 1889 1890 1891 1892
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_err(ar, "failed to wake up target: %d\n", ret);
		return ret;
	}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
1903
	ret = ath10k_pci_chip_reset(ar);
1904
	if (ret) {
1905
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
1906
		goto err_sleep;
1907
	}
1908

1909
	ret = ath10k_pci_init_pipes(ar);
1910
	if (ret) {
1911
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
1912
		goto err_sleep;
1913 1914
	}

M
Michal Kazior 已提交
1915 1916
	ret = ath10k_pci_init_config(ar);
	if (ret) {
1917
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
1918
		goto err_ce;
M
Michal Kazior 已提交
1919
	}
1920 1921 1922

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
1923
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
1924
		goto err_ce;
1925 1926 1927 1928 1929 1930
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
1931

1932 1933
err_sleep:
	ath10k_pci_sleep(ar);
1934 1935 1936
	return ret;
}

1937 1938
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
1939
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
1940

1941 1942 1943
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
1944 1945

	ath10k_pci_sleep(ar);
1946 1947
}

M
Michal Kazior 已提交
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
#ifdef CONFIG_PM

#define ATH10K_PCI_PM_CONTROL 0x44

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0x3) {
		pci_save_state(pdev);
		pci_disable_device(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       (val & 0xffffff00) | 0x03);
	}

	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0) {
		pci_restore_state(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       val & 0xffffff00);
		/*
		 * Suspend/Resume resets the PCI configuration space,
		 * so we have to re-disable the RETRY_TIMEOUT register (0x41)
		 * to keep PCI Tx retries from interfering with C3 CPU state
		 */
		pci_read_config_dword(pdev, 0x40, &val);

		if ((val & 0x0000ff00) != 0)
			pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
	}

	return 0;
}
#endif

1997
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
1998
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
1999
	.diag_read		= ath10k_pci_hif_diag_read,
2000
	.diag_write		= ath10k_pci_diag_write_mem,
2001 2002 2003 2004 2005 2006
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
M
Michal Kazior 已提交
2007
	.set_callbacks		= ath10k_pci_hif_set_callbacks,
2008
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2009 2010
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2011 2012
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2013 2014 2015 2016
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2017 2018 2019 2020
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2021
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2022 2023 2024 2025 2026 2027 2028 2029 2030
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2031
	if (!ath10k_pci_has_fw_crashed(ar)) {
2032
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2033 2034 2035 2036 2037
		return;
	}

	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2050
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2051 2052
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2088 2089 2090
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2091
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2092 2093 2094 2095 2096 2097 2098
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2099
static void ath10k_pci_tasklet(unsigned long data)
2100 2101
{
	struct ath10k *ar = (struct ath10k *)data;
2102
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2103

2104 2105
	if (ath10k_pci_has_fw_crashed(ar)) {
		ath10k_pci_fw_crashed_clear(ar);
2106
		ath10k_pci_fw_crashed_dump(ar);
2107 2108 2109
		return;
	}

2110 2111
	ath10k_ce_per_engine_service_any(ar);

2112 2113 2114
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2115 2116
}

M
Michal Kazior 已提交
2117
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2118 2119
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2120
	int ret, i;
2121 2122 2123 2124

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2125
	if (ret) {
2126
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2127
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2128
		return ret;
2129
	}
2130 2131 2132 2133 2134 2135

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2136
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2137 2138
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2139 2140
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2141

M
Michal Kazior 已提交
2142
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2143 2144 2145 2146 2147 2148 2149
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2150
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2151 2152 2153 2154 2155 2156 2157
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2158
	if (ret) {
2159
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2160
			    ar_pci->pdev->irq, ret);
2161 2162 2163 2164 2165 2166
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2167
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2168 2169 2170 2171 2172 2173 2174
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2175
	if (ret) {
2176
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2177
			    ar_pci->pdev->irq, ret);
2178
		return ret;
2179
	}
2180 2181 2182 2183

	return 0;
}

M
Michal Kazior 已提交
2184 2185 2186
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2187

M
Michal Kazior 已提交
2188 2189 2190 2191 2192 2193 2194 2195
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
	case MSI_NUM_REQUEST:
		return ath10k_pci_request_irq_msix(ar);
	}
2196

2197
	ath10k_warn(ar, "unknown irq configuration upon request\n");
M
Michal Kazior 已提交
2198
	return -EINVAL;
2199 2200
}

M
Michal Kazior 已提交
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2213 2214 2215 2216
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2217
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2218
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2219
		     (unsigned long)ar);
2220 2221 2222

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2223
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2224 2225
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2226 2227 2228 2229 2230 2231
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2232

M
Michal Kazior 已提交
2233
	ath10k_pci_init_irq_tasklets(ar);
2234

2235
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2236 2237
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2238

M
Michal Kazior 已提交
2239
	/* Try MSI-X */
M
Michal Kazior 已提交
2240
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2241
		ar_pci->num_msi_intrs = MSI_NUM_REQUEST;
2242
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2243
					   ar_pci->num_msi_intrs);
2244
		if (ret > 0)
2245
			return 0;
2246

2247
		/* fall-through */
2248 2249
	}

M
Michal Kazior 已提交
2250
	/* Try MSI */
2251 2252 2253
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2254
		if (ret == 0)
2255
			return 0;
2256

2257
		/* fall-through */
2258 2259
	}

M
Michal Kazior 已提交
2260 2261 2262 2263 2264 2265 2266 2267 2268
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2269

M
Michal Kazior 已提交
2270 2271 2272 2273
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2274 2275
}

2276
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2277
{
M
Michal Kazior 已提交
2278 2279
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2280 2281
}

M
Michal Kazior 已提交
2282
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2283 2284 2285
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2286 2287
	switch (ar_pci->num_msi_intrs) {
	case 0:
2288 2289
		ath10k_pci_deinit_irq_legacy(ar);
		return 0;
M
Michal Kazior 已提交
2290 2291 2292
	case 1:
		/* fall-through */
	case MSI_NUM_REQUEST:
2293
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2294
		return 0;
2295 2296
	default:
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2297 2298
	}

2299
	ath10k_warn(ar, "unknown irq configuration upon deinit\n");
M
Michal Kazior 已提交
2300
	return -EINVAL;
2301 2302
}

2303
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2304 2305
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2306 2307
	unsigned long timeout;
	u32 val;
2308

2309
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2310

2311 2312 2313 2314 2315
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2316 2317
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2318

2319 2320 2321 2322
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2323 2324 2325 2326
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2327 2328 2329
		if (val & FW_IND_INITIALIZED)
			break;

2330 2331
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2332
			ath10k_pci_enable_legacy_irq(ar);
2333

2334
		mdelay(10);
2335
	} while (time_before(jiffies, timeout));
2336

2337
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2338
	ath10k_pci_irq_msi_fw_mask(ar);
2339

2340
	if (val == 0xffffffff) {
2341
		ath10k_err(ar, "failed to read device register, device is gone\n");
2342
		return -EIO;
2343 2344
	}

2345
	if (val & FW_IND_EVENT_PENDING) {
2346
		ath10k_warn(ar, "device has crashed during init\n");
2347
		ath10k_pci_fw_crashed_clear(ar);
2348
		ath10k_pci_fw_crashed_dump(ar);
2349
		return -ECOMM;
2350 2351
	}

2352
	if (!(val & FW_IND_INITIALIZED)) {
2353
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2354
			   val);
2355
		return -ETIMEDOUT;
2356 2357
	}

2358
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2359
	return 0;
2360 2361
}

2362
static int ath10k_pci_cold_reset(struct ath10k *ar)
2363
{
2364
	int i;
2365 2366
	u32 val;

2367
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2368

B
Ben Greear 已提交
2369 2370 2371 2372 2373 2374
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2375
	/* Put Target, including PCIe, into RESET. */
2376
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2377
	val |= 1;
2378
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2379 2380

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2381
		if (ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2382 2383 2384 2385 2386 2387 2388
					  RTC_STATE_COLD_RESET_MASK)
			break;
		msleep(1);
	}

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2389
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2390 2391

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2392
		if (!(ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2393 2394 2395 2396 2397
					    RTC_STATE_COLD_RESET_MASK))
			break;
		msleep(1);
	}

2398
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2399

2400
	return 0;
2401 2402
}

2403
static int ath10k_pci_claim(struct ath10k *ar)
2404
{
2405 2406 2407 2408
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 lcr_val;
	int ret;
2409 2410 2411 2412 2413

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2414
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2415
		return ret;
2416 2417 2418 2419
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2420
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2421
			   ret);
2422 2423 2424
		goto err_device;
	}

2425
	/* Target expects 32 bit DMA. Enforce it. */
2426 2427
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2428
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2429 2430 2431 2432 2433
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2434
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2435
			   ret);
2436 2437 2438 2439 2440
		goto err_region;
	}

	pci_set_master(pdev);

2441
	/* Workaround: Disable ASPM */
2442 2443 2444 2445
	pci_read_config_dword(pdev, 0x80, &lcr_val);
	pci_write_config_dword(pdev, 0x80, (lcr_val & 0xffffff00));

	/* Arrange for access to Target SoC registers. */
2446 2447
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2448
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2449 2450 2451 2452
		ret = -EIO;
		goto err_master;
	}

2453
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
	u32 chip_id;

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev,
K
Kalle Valo 已提交
2488
				ATH10K_BUS_PCI,
2489 2490
				&ath10k_pci_hif_ops);
	if (!ar) {
2491
		dev_err(&pdev->dev, "failed to allocate core\n");
2492 2493 2494
		return -ENOMEM;
	}

2495 2496
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");

2497 2498 2499 2500
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
2501 2502

	spin_lock_init(&ar_pci->ce_lock);
2503 2504
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2505

2506
	ret = ath10k_pci_claim(ar);
2507
	if (ret) {
2508
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2509
		goto err_core_destroy;
2510 2511
	}

2512
	ret = ath10k_pci_wake(ar);
2513
	if (ret) {
2514
		ath10k_err(ar, "failed to wake up: %d\n", ret);
2515
		goto err_release;
2516 2517
	}

2518
	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
2519
	if (chip_id == 0xffffffff) {
2520
		ath10k_err(ar, "failed to get chip id\n");
2521 2522
		goto err_sleep;
	}
2523

2524
	ret = ath10k_pci_alloc_pipes(ar);
2525
	if (ret) {
2526 2527
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2528
		goto err_sleep;
2529 2530
	}

2531
	ath10k_pci_ce_deinit(ar);
M
Michal Kazior 已提交
2532
	ath10k_pci_irq_disable(ar);
2533

2534
	ret = ath10k_pci_init_irq(ar);
2535
	if (ret) {
2536
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2537
		goto err_free_pipes;
2538 2539
	}

2540
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
2541 2542 2543
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

2544 2545
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
2546
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
2547 2548 2549
		goto err_deinit_irq;
	}

2550 2551
	ath10k_pci_sleep(ar);

2552
	ret = ath10k_core_register(ar, chip_id);
2553
	if (ret) {
2554
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
2555
		goto err_free_irq;
2556 2557 2558 2559
	}

	return 0;

2560 2561
err_free_irq:
	ath10k_pci_free_irq(ar);
2562
	ath10k_pci_kill_tasklet(ar);
2563

2564 2565 2566
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

2567 2568
err_free_pipes:
	ath10k_pci_free_pipes(ar);
2569

2570 2571
err_sleep:
	ath10k_pci_sleep(ar);
2572 2573 2574 2575

err_release:
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
2576
err_core_destroy:
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

2587
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
2598
	ath10k_pci_free_irq(ar);
2599
	ath10k_pci_kill_tasklet(ar);
2600 2601
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
2602
	ath10k_pci_free_pipes(ar);
2603
	ath10k_pci_release(ar);
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
2622 2623
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
2639 2640 2641
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
2642
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);