pci.c 71.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60
#define QCA988X_2_0_DEVICE_ID	(0x003c)
M
Michal Kazior 已提交
61
#define QCA6174_2_1_DEVICE_ID	(0x003e)
62

63
static const struct pci_device_id ath10k_pci_id_table[] = {
64
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
65
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
66 67 68
	{0}
};

69 70 71 72 73 74
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
75 76 77 78 79
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
80 81
};

82
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
83 84
static int ath10k_pci_cold_reset(struct ath10k *ar);
static int ath10k_pci_warm_reset(struct ath10k *ar);
85
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
86 87 88 89
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
90 91 92
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
93 94

static const struct ce_attr host_ce_config_wlan[] = {
95 96 97 98 99 100 101 102 103 104 105 106
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
107
		.src_sz_max = 2048,
108 109 110 111 112 113 114 115
		.dest_nentries = 512,
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
116
		.dest_nentries = 128,
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE5: unused */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
158 159 160 161
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
162 163
	/* CE0: host->target HTC control and raw streams */
	{
164 165 166 167 168 169
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
170 171 172 173
	},

	/* CE1: target->host HTT + HTC control */
	{
174 175 176
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
177
		.nbytes_max = __cpu_to_le32(2048),
178 179
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
180 181 182 183
	},

	/* CE2: target->host WMI */
	{
184 185
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
186
		.nentries = __cpu_to_le32(64),
187 188 189
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
190 191 192 193
	},

	/* CE3: host->target WMI */
	{
194 195 196 197 198 199
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
200 201 202 203
	},

	/* CE4: host->target HTT */
	{
204 205 206 207 208 209
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
210 211
	},

212
	/* NB: 50% of src nentries, since tx has 2 frags */
213 214 215

	/* CE5: unused */
	{
216 217 218 219 220 221
		.pipenum = __cpu_to_le32(5),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
222 223 224 225
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
226 227 228 229 230 231
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
232 233
	},

234 235 236
	/* CE7 used only by Host */
};

M
Michal Kazior 已提交
237 238 239 240 241 242 243
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
244 245 246
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
247 248
	},
	{
249 250 251
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
252 253
	},
	{
254 255 256
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
257 258
	},
	{
259 260 261
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
262 263
	},
	{
264 265 266
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
267 268
	},
	{
269 270 271
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
272 273
	},
	{
274 275 276
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
277 278
	},
	{
279 280 281
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
282 283
	},
	{
284 285 286
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
287 288
	},
	{
289 290 291
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
292 293
	},
	{
294 295 296
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
297 298
	},
	{
299 300 301
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
302
	},
303 304 305 306
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
307
	},
308 309 310 311
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
312 313
	},
	{
314 315 316
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
317 318
	},
	{
319 320 321
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
322 323 324 325
	},

	/* (Additions here) */

326 327 328 329
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
330 331 332
	},
};

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
		if (ath10k_pci_is_awake(ar))
			return 0;

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

532 533 534 535 536 537 538 539 540 541 542 543 544
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

545 546 547 548 549 550 551 552 553 554 555 556
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
557 558
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
559 560 561 562 563 564 565 566 567 568
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
569 570
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
571 572
}

573
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
574 575 576
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

577 578
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
579 580

	if (ar_pci->num_msi_intrs == 1)
581
		return "msi";
582 583

	return "legacy";
584 585
}

586
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
587
{
588
	struct ath10k *ar = pipe->hif_ce_state;
589
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
590 591 592
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
593 594
	int ret;

595 596 597 598 599 600 601 602 603 604 605 606
	lockdep_assert_held(&ar_pci->ce_lock);

	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
607
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
608 609 610 611
		dev_kfree_skb_any(skb);
		return -EIO;
	}

612
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
613 614

	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
615
	if (ret) {
616
		ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
617 618 619
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
620 621 622 623 624 625
		return ret;
	}

	return 0;
}

626
static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
627
{
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	lockdep_assert_held(&ar_pci->ce_lock);

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
645
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	spin_lock_bh(&ar_pci->ce_lock);
	__ath10k_pci_rx_post_pipe(pipe);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	spin_lock_bh(&ar_pci->ce_lock);
	for (i = 0; i < CE_COUNT; i++)
		__ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
679 680
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
695
	struct ath10k_ce_pipe *ce_diag;
696 697 698 699 700 701
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
702 703
	spin_lock_bh(&ar_pci->ce_lock);

704 705 706 707 708 709 710 711 712
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
713 714 715 716
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
717 718 719 720 721 722 723 724 725 726 727 728 729

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
730
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
		address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem,
						     address);

K
Kalle Valo 已提交
746 747
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
748 749 750 751
		if (ret)
			goto done;

		i = 0;
K
Kalle Valo 已提交
752 753 754
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
755 756 757 758 759 760 761 762 763 764 765 766
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

767
		if (buf != (u32)address) {
768 769 770 771 772
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
773 774 775
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
800 801 802
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
803
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
804
			    address, ret);
805 806

	if (data_buf)
807 808
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
809

K
Kalle Valo 已提交
810 811
	spin_unlock_bh(&ar_pci->ce_lock);

812 813 814
	return ret;
}

815 816
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
817 818 819 820 821 822 823
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
824 825 826 827 828 829 830 831 832 833 834 835
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
836
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
837 838 839 840 841 842
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
843
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
844 845 846 847 848 849 850 851
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
852
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
853

854 855 856 857 858 859 860 861 862
static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
863
	struct ath10k_ce_pipe *ce_diag;
864 865 866 867 868
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
869 870
	spin_lock_bh(&ar_pci->ce_lock);

871 872 873 874 875 876 877 878 879
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
880 881 882 883
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
884 885 886 887 888 889
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
890
	memcpy(data_buf, data, orig_nbytes);
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
	address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem, address);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
911
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
912 913 914 915 916 917 918
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
919 920
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
921 922 923 924
		if (ret != 0)
			goto done;

		i = 0;
K
Kalle Valo 已提交
925 926 927
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
947 948 949
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
975 976
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
977 978 979
	}

	if (ret != 0)
980
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
981
			    address, ret);
982

K
Kalle Valo 已提交
983 984
	spin_unlock_bh(&ar_pci->ce_lock);

985 986 987
	return ret;
}

988 989 990 991 992 993 994
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

995
/* Called by lower (CE) layer when a send to Target completes. */
996
static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
997 998 999
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1000
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
1001 1002
	struct sk_buff_head list;
	struct sk_buff *skb;
1003 1004 1005
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
1006

1007 1008 1009
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
					     &nbytes, &transfer_id) == 0) {
1010
		/* no need to call tx completion for NULL pointers */
1011
		if (skb == NULL)
1012 1013
			continue;

1014
		__skb_queue_tail(&list, skb);
1015
	}
1016 1017 1018

	while ((skb = __skb_dequeue(&list)))
		cb->tx_completion(ar, skb);
1019 1020 1021
}

/* Called by lower (CE) layer when data is received from the Target. */
1022
static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
1023 1024 1025
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1026
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1027
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
1028
	struct sk_buff *skb;
1029
	struct sk_buff_head list;
1030 1031
	void *transfer_context;
	u32 ce_data;
1032
	unsigned int nbytes, max_nbytes;
1033 1034
	unsigned int transfer_id;
	unsigned int flags;
1035

1036
	__skb_queue_head_init(&list);
1037 1038 1039
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
1040
		skb = transfer_context;
1041
		max_nbytes = skb->len + skb_tailroom(skb);
1042
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1043 1044 1045
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1046
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1047 1048 1049 1050
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1051

1052
		skb_put(skb, nbytes);
1053 1054
		__skb_queue_tail(&list, skb);
	}
1055

1056
	while ((skb = __skb_dequeue(&list))) {
1057 1058 1059 1060 1061
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1062
		cb->rx_completion(ar, skb);
1063
	}
1064

1065
	ath10k_pci_rx_post_pipe(pipe_info);
1066 1067
}

1068 1069
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
1070 1071
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1072 1073 1074
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1075 1076 1077
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1078
	int err, i = 0;
1079

1080
	spin_lock_bh(&ar_pci->ce_lock);
1081

1082 1083 1084 1085
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1086 1087 1088
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1089
		goto err;
1090
	}
1091

1092
	for (i = 0; i < n_items - 1; i++) {
1093
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1094 1095
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1096
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1097
				items[i].vaddr, items[i].len);
1098

1099 1100 1101 1102 1103 1104 1105
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1106
			goto err;
1107 1108 1109 1110
	}

	/* `i` is equal to `n_items -1` after for() */

1111
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1112 1113
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1114
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1115 1116 1117 1118 1119 1120 1121 1122 1123
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1124 1125 1126 1127 1128 1129 1130 1131
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1132 1133 1134

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1135 1136
}

K
Kalle Valo 已提交
1137 1138 1139 1140 1141 1142
static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
				    size_t buf_len)
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1143 1144 1145
static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1146

1147
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1148

M
Michal Kazior 已提交
1149
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1150 1151
}

1152 1153
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1154
{
1155 1156
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1157

1158
	lockdep_assert_held(&ar->data_lock);
1159

1160 1161
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1162
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1163
	if (ret) {
1164
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1165 1166 1167 1168 1169
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1170
	ath10k_err(ar, "firmware register dump:\n");
1171
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1172
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1173
			   i,
1174 1175 1176 1177
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1178

M
Michal Kazior 已提交
1179 1180 1181
	if (!crash_data)
		return;

1182
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1183
		crash_data->registers[i] = reg_dump_values[i];
1184 1185
}

1186
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1187 1188 1189 1190 1191 1192
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1193 1194
	ar->stats.fw_crash_counter++;

1195 1196 1197 1198 1199 1200 1201
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1202
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1203
	ath10k_print_driver_info(ar);
1204 1205 1206
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1207

1208
	queue_work(ar->workqueue, &ar->restart_work);
1209 1210 1211 1212 1213
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
1214
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1215

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

M
Michal Kazior 已提交
1237 1238
static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
					 struct ath10k_hif_cb *callbacks)
1239 1240 1241
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

1242
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
1243 1244 1245 1246 1247

	memcpy(&ar_pci->msg_callbacks_current, callbacks,
	       sizeof(ar_pci->msg_callbacks_current));
}

1248
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
1249 1250 1251 1252 1253
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1254
	tasklet_kill(&ar_pci->msi_fw_err);
1255 1256 1257

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1258 1259

	del_timer_sync(&ar_pci->rx_post_retry);
1260 1261
}

1262 1263 1264 1265 1266
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
					      u8 *dl_pipe, int *ul_is_polled,
					      int *dl_is_polled)
{
1267 1268 1269
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1270

1271
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1272

1273 1274 1275
	/* polling for received messages not supported */
	*dl_is_polled = 0;

1276 1277
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1278

1279
		if (__le32_to_cpu(entry->service_id) != service_id)
1280
			continue;
1281

1282
		switch (__le32_to_cpu(entry->pipedir)) {
1283 1284 1285 1286
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1287
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1288 1289 1290 1291
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1292
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1293 1294 1295 1296 1297
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1298 1299
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1300 1301 1302 1303
			dl_set = true;
			ul_set = true;
			break;
		}
1304 1305
	}

1306 1307
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1308 1309 1310 1311

	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

1312
	return 0;
1313 1314 1315
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1316
					    u8 *ul_pipe, u8 *dl_pipe)
1317 1318 1319
{
	int ul_is_polled, dl_is_polled;

1320
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1321

1322 1323 1324 1325 1326 1327 1328 1329
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
						 &ul_is_polled,
						 &dl_is_polled);
}

M
Michal Kazior 已提交
1330
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1331
{
M
Michal Kazior 已提交
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val &= ~CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val |= CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}
1349

M
Michal Kazior 已提交
1350 1351
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1352
	ath10k_ce_disable_interrupts(ar);
1353
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1354 1355 1356 1357 1358 1359 1360
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1361

1362 1363
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1364 1365
}

1366
static void ath10k_pci_irq_enable(struct ath10k *ar)
1367
{
1368
	ath10k_ce_enable_interrupts(ar);
1369
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1370
	ath10k_pci_irq_msi_fw_unmask(ar);
1371 1372 1373 1374
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1375
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1376
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1377

1378
	ath10k_pci_irq_enable(ar);
1379
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1380

J
Janusz Dziedzic 已提交
1381 1382 1383
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1384 1385 1386
	return 0;
}

1387
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1388 1389
{
	struct ath10k *ar;
1390 1391 1392 1393
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1394

1395 1396 1397
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1398

1399
	if (!ce_ring)
1400 1401
		return;

1402 1403
	if (!pci_pipe->buf_sz)
		return;
1404

1405 1406 1407 1408 1409 1410 1411
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1412
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1413
				 skb->len + skb_tailroom(skb),
1414
				 DMA_FROM_DEVICE);
1415
		dev_kfree_skb_any(skb);
1416 1417 1418
	}
}

1419
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1420 1421 1422
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1423 1424 1425 1426
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct ce_desc *ce_desc;
	struct sk_buff *skb;
1427
	unsigned int id;
1428
	int i;
1429

1430 1431 1432 1433
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1434

1435
	if (!ce_ring)
1436 1437
		return;

1438 1439
	if (!pci_pipe->buf_sz)
		return;
1440

1441 1442 1443 1444 1445 1446 1447
	ce_desc = ce_ring->shadow_base;
	if (WARN_ON(!ce_desc))
		return;

	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1448 1449
			continue;

1450 1451 1452 1453
		ce_ring->per_transfer_context[i] = NULL;
		id = MS(__le16_to_cpu(ce_desc[i].flags),
			CE_DESC_FLAGS_META_DATA);

1454
		ar_pci->msg_callbacks_current.tx_completion(ar, skb);
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1471
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1472
		struct ath10k_pci_pipe *pipe_info;
1473 1474 1475 1476 1477 1478 1479 1480 1481

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1482
	int i;
1483

1484 1485
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1486 1487
}

1488
static void ath10k_pci_flush(struct ath10k *ar)
1489
{
1490
	ath10k_pci_kill_tasklet(ar);
1491 1492
	ath10k_pci_buffer_cleanup(ar);
}
1493 1494 1495

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1496 1497 1498
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1499
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1500

1501 1502 1503
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1504 1505 1506 1507 1508 1509 1510
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1511
	 */
1512
	ath10k_pci_warm_reset(ar);
1513 1514

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1515
	ath10k_pci_irq_sync(ar);
1516
	ath10k_pci_flush(ar);
1517 1518 1519 1520

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1521 1522 1523 1524 1525 1526 1527
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1528 1529 1530 1531
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1532 1533 1534 1535 1536 1537
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1538 1539
	might_sleep();

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
	if (ret)
		goto err_dma;

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
		if (ret)
			goto err_req;

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1571
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1572 1573 1574 1575 1576 1577
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1578 1579
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1613
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1614
{
1615 1616 1617 1618 1619 1620 1621 1622
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1623

1624
	xfer->tx_done = true;
1625 1626
}

1627
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1628
{
1629
	struct ath10k *ar = ce_state->ar;
1630 1631 1632 1633 1634 1635 1636 1637 1638
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1639

M
Michal Kazior 已提交
1640 1641 1642
	if (WARN_ON_ONCE(!xfer))
		return;

1643
	if (!xfer->wait_for_resp) {
1644
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1645 1646 1647 1648
		return;
	}

	xfer->resp_len = nbytes;
1649
	xfer->rx_done = true;
1650 1651
}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1662
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1663 1664 1665 1666
			return 0;

		schedule();
	}
1667

1668 1669
	return -ETIMEDOUT;
}
1670 1671 1672 1673 1674 1675 1676

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1677
	u32 addr, val;
1678

1679 1680 1681 1682
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1683

1684
	return 0;
1685 1686
}

M
Michal Kazior 已提交
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
		return 1;
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1698 1699
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1733 1734
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1735
	if (ret != 0) {
1736
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1737 1738 1739 1740 1741
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1742
		ath10k_err(ar, "Invalid pcie state addr\n");
1743 1744 1745
		return ret;
	}

1746
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1747
					  offsetof(struct pcie_state,
1748 1749
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1750
	if (ret != 0) {
1751
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1752 1753 1754 1755 1756
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1757
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1758 1759 1760 1761
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1762 1763
					target_ce_config_wlan,
					sizeof(target_ce_config_wlan));
1764 1765

	if (ret != 0) {
1766
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1767 1768 1769
		return ret;
	}

1770
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1771
					  offsetof(struct pcie_state,
1772 1773
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1774
	if (ret != 0) {
1775
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1776 1777 1778 1779 1780
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1781
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1782 1783 1784 1785
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1786 1787
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1788
	if (ret != 0) {
1789
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1790 1791 1792
		return ret;
	}

1793
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1794
					  offsetof(struct pcie_state,
1795 1796
						   config_flags)),
				     &pcie_config_flags);
1797
	if (ret != 0) {
1798
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1799 1800 1801 1802 1803
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

1804 1805 1806 1807
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
1808
	if (ret != 0) {
1809
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1810 1811 1812 1813 1814 1815
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

1816
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
1817
	if (ret != 0) {
1818
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1819 1820 1821 1822 1823 1824
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
M
Michal Kazior 已提交
1825 1826
	ealloc_value |= ((ath10k_pci_get_num_banks(ar) <<
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
1827 1828
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

1829
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
1830
	if (ret != 0) {
1831
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1832 1833 1834 1835 1836 1837
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

1838
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
1839
	if (ret != 0) {
1840
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
1841 1842 1843 1844 1845
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

1846
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
1847
	if (ret != 0) {
1848
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
1849 1850 1851 1852 1853 1854
		return ret;
	}

	return 0;
}

1855
static int ath10k_pci_alloc_pipes(struct ath10k *ar)
1856
{
1857 1858
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
1859 1860 1861
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
1862 1863 1864 1865 1866 1867 1868 1869
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i],
					   ath10k_pci_ce_send_done,
					   ath10k_pci_ce_recv_data);
1870
		if (ret) {
1871
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
1872 1873 1874
				   i, ret);
			return ret;
		}
1875 1876 1877 1878 1879 1880 1881 1882

		/* Last CE is Diagnostic Window */
		if (i == CE_COUNT - 1) {
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
1883 1884 1885 1886 1887
	}

	return 0;
}

1888
static void ath10k_pci_free_pipes(struct ath10k *ar)
1889 1890
{
	int i;
1891

1892 1893 1894
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
1895

1896
static int ath10k_pci_init_pipes(struct ath10k *ar)
1897
{
1898
	int i, ret;
1899

1900 1901
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
1902
		if (ret) {
1903
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
1904
				   i, ret);
1905
			return ret;
1906 1907 1908 1909 1910 1911
		}
	}

	return 0;
}

1912
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
1913
{
1914 1915 1916
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
1917

1918 1919 1920
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
1921

1922 1923 1924
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
1925 1926
}

1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

1947
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
1948 1949 1950
{
	u32 val;

1951
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
1952 1953

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
1954 1955 1956 1957 1958 1959 1960 1961
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
1962 1963 1964

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
1965

1966 1967 1968 1969 1970
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
1971 1972 1973 1974 1975 1976
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

1977
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
1978 1979 1980 1981 1982
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
1983

1984 1985 1986 1987 1988
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
1989

1990 1991 1992
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
1993

1994
	ath10k_pci_irq_disable(ar);
1995

1996 1997 1998 1999 2000 2001 2002 2003 2004
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2005

2006 2007 2008 2009
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2010

2011 2012 2013 2014 2015
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2016

2017
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2018

2019
	return 0;
2020 2021
}

M
Michal Kazior 已提交
2022
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2023 2024 2025 2026
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2027
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
				ret);
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2124 2125 2126 2127

	return 0;
}

M
Michal Kazior 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar))
		return ath10k_pci_qca988x_chip_reset(ar);
	else if (QCA_REV_6174(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
	else
		return -ENOTSUPP;
}

2138
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2139
{
J
Janusz Dziedzic 已提交
2140
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2141 2142
	int ret;

2143 2144
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2145 2146 2147 2148 2149
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2160
	ret = ath10k_pci_chip_reset(ar);
2161
	if (ret) {
M
Michal Kazior 已提交
2162 2163 2164 2165 2166 2167
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2168
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2169
		goto err_sleep;
2170
	}
2171

2172
	ret = ath10k_pci_init_pipes(ar);
2173
	if (ret) {
2174
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2175
		goto err_sleep;
2176 2177
	}

M
Michal Kazior 已提交
2178 2179
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2180
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2181
		goto err_ce;
M
Michal Kazior 已提交
2182
	}
2183 2184 2185

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2186
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2187
		goto err_ce;
2188 2189 2190 2191 2192 2193
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2194

2195
err_sleep:
2196 2197 2198
	return ret;
}

2199 2200
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
2201
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2202

2203 2204 2205
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2206 2207
}

M
Michal Kazior 已提交
2208 2209 2210 2211
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2212 2213 2214 2215 2216 2217
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2218

M
Michal Kazior 已提交
2219 2220 2221 2222 2223 2224 2225 2226 2227
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

2228 2229 2230 2231 2232 2233 2234 2235
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2236

2237
	return 0;
M
Michal Kazior 已提交
2238 2239 2240
}
#endif

2241
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2242
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2243
	.diag_read		= ath10k_pci_hif_diag_read,
2244
	.diag_write		= ath10k_pci_diag_write_mem,
2245 2246 2247 2248 2249 2250
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
M
Michal Kazior 已提交
2251
	.set_callbacks		= ath10k_pci_hif_set_callbacks,
2252
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2253 2254
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2255 2256
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2257 2258 2259 2260
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2261 2262 2263 2264
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2265
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2266 2267 2268 2269 2270 2271 2272 2273 2274
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2275
	if (!ath10k_pci_has_fw_crashed(ar)) {
2276
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2277 2278 2279
		return;
	}

2280
	ath10k_pci_irq_disable(ar);
2281 2282
	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2295
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2296 2297
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2333 2334 2335
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2336
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2337 2338 2339 2340 2341 2342 2343
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2344
static void ath10k_pci_tasklet(unsigned long data)
2345 2346
{
	struct ath10k *ar = (struct ath10k *)data;
2347
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2348

2349
	if (ath10k_pci_has_fw_crashed(ar)) {
2350
		ath10k_pci_irq_disable(ar);
2351
		ath10k_pci_fw_crashed_clear(ar);
2352
		ath10k_pci_fw_crashed_dump(ar);
2353 2354 2355
		return;
	}

2356 2357
	ath10k_ce_per_engine_service_any(ar);

2358 2359 2360
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2361 2362
}

M
Michal Kazior 已提交
2363
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2364 2365
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2366
	int ret, i;
2367 2368 2369 2370

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2371
	if (ret) {
2372
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2373
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2374
		return ret;
2375
	}
2376 2377 2378 2379 2380 2381

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2382
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2383 2384
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2385 2386
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2387

M
Michal Kazior 已提交
2388
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2389 2390 2391 2392 2393 2394 2395
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2396
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2397 2398 2399 2400 2401 2402 2403
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2404
	if (ret) {
2405
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2406
			    ar_pci->pdev->irq, ret);
2407 2408 2409 2410 2411 2412
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2413
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2414 2415 2416 2417 2418 2419 2420
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2421
	if (ret) {
2422
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2423
			    ar_pci->pdev->irq, ret);
2424
		return ret;
2425
	}
2426 2427 2428 2429

	return 0;
}

M
Michal Kazior 已提交
2430 2431 2432
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2433

M
Michal Kazior 已提交
2434 2435 2436 2437 2438 2439 2440 2441
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
	case MSI_NUM_REQUEST:
		return ath10k_pci_request_irq_msix(ar);
	}
2442

2443
	ath10k_warn(ar, "unknown irq configuration upon request\n");
M
Michal Kazior 已提交
2444
	return -EINVAL;
2445 2446
}

M
Michal Kazior 已提交
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2459 2460 2461 2462
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2463
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2464
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2465
		     (unsigned long)ar);
2466 2467 2468

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2469
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2470 2471
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2472 2473 2474 2475 2476 2477
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2478

M
Michal Kazior 已提交
2479
	ath10k_pci_init_irq_tasklets(ar);
2480

2481
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2482 2483
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2484

M
Michal Kazior 已提交
2485
	/* Try MSI-X */
M
Michal Kazior 已提交
2486
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2487
		ar_pci->num_msi_intrs = MSI_NUM_REQUEST;
2488
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2489
					   ar_pci->num_msi_intrs);
2490
		if (ret > 0)
2491
			return 0;
2492

2493
		/* fall-through */
2494 2495
	}

M
Michal Kazior 已提交
2496
	/* Try MSI */
2497 2498 2499
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2500
		if (ret == 0)
2501
			return 0;
2502

2503
		/* fall-through */
2504 2505
	}

M
Michal Kazior 已提交
2506 2507 2508 2509 2510 2511 2512 2513 2514
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2515

M
Michal Kazior 已提交
2516 2517 2518 2519
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2520 2521
}

2522
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2523
{
M
Michal Kazior 已提交
2524 2525
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2526 2527
}

M
Michal Kazior 已提交
2528
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2529 2530 2531
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2532 2533
	switch (ar_pci->num_msi_intrs) {
	case 0:
2534 2535
		ath10k_pci_deinit_irq_legacy(ar);
		return 0;
M
Michal Kazior 已提交
2536 2537 2538
	case 1:
		/* fall-through */
	case MSI_NUM_REQUEST:
2539
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2540
		return 0;
2541 2542
	default:
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2543 2544
	}

2545
	ath10k_warn(ar, "unknown irq configuration upon deinit\n");
M
Michal Kazior 已提交
2546
	return -EINVAL;
2547 2548
}

2549
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2550 2551
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2552 2553
	unsigned long timeout;
	u32 val;
2554

2555
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2556

2557 2558 2559 2560 2561
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2562 2563
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2564

2565 2566 2567 2568
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2569 2570 2571 2572
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2573 2574 2575
		if (val & FW_IND_INITIALIZED)
			break;

2576 2577
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2578
			ath10k_pci_enable_legacy_irq(ar);
2579

2580
		mdelay(10);
2581
	} while (time_before(jiffies, timeout));
2582

2583
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2584
	ath10k_pci_irq_msi_fw_mask(ar);
2585

2586
	if (val == 0xffffffff) {
2587
		ath10k_err(ar, "failed to read device register, device is gone\n");
2588
		return -EIO;
2589 2590
	}

2591
	if (val & FW_IND_EVENT_PENDING) {
2592
		ath10k_warn(ar, "device has crashed during init\n");
2593
		return -ECOMM;
2594 2595
	}

2596
	if (!(val & FW_IND_INITIALIZED)) {
2597
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2598
			   val);
2599
		return -ETIMEDOUT;
2600 2601
	}

2602
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2603
	return 0;
2604 2605
}

2606
static int ath10k_pci_cold_reset(struct ath10k *ar)
2607
{
2608
	int i;
2609 2610
	u32 val;

2611
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2612

B
Ben Greear 已提交
2613 2614 2615 2616 2617 2618
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2619
	/* Put Target, including PCIe, into RESET. */
2620
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2621
	val |= 1;
2622
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2623 2624

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2625
		if (ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2626 2627 2628 2629 2630 2631 2632
					  RTC_STATE_COLD_RESET_MASK)
			break;
		msleep(1);
	}

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2633
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2634 2635

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2636
		if (!(ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2637 2638 2639 2640 2641
					    RTC_STATE_COLD_RESET_MASK))
			break;
		msleep(1);
	}

2642
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2643

2644
	return 0;
2645 2646
}

2647
static int ath10k_pci_claim(struct ath10k *ar)
2648
{
2649 2650 2651
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
2652 2653 2654 2655 2656

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2657
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2658
		return ret;
2659 2660 2661 2662
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2663
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2664
			   ret);
2665 2666 2667
		goto err_device;
	}

2668
	/* Target expects 32 bit DMA. Enforce it. */
2669 2670
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2671
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2672 2673 2674 2675 2676
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2677
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2678
			   ret);
2679 2680 2681 2682 2683 2684
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
2685 2686
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2687
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2688 2689 2690 2691
		ret = -EIO;
		goto err_master;
	}

2692
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

2735 2736 2737 2738 2739 2740
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
2741
	enum ath10k_hw_rev hw_rev;
2742 2743
	u32 chip_id;

M
Michal Kazior 已提交
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
		break;
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
		break;
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
2758
	if (!ar) {
2759
		dev_err(&pdev->dev, "failed to allocate core\n");
2760 2761 2762
		return -ENOMEM;
	}

2763 2764
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");

2765 2766 2767 2768
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
2769

2770 2771 2772 2773 2774 2775
	if (pdev->subsystem_vendor || pdev->subsystem_device)
		scnprintf(ar->spec_board_id, sizeof(ar->spec_board_id),
			  "%04x:%04x:%04x:%04x",
			  pdev->vendor, pdev->device,
			  pdev->subsystem_vendor, pdev->subsystem_device);

2776
	spin_lock_init(&ar_pci->ce_lock);
2777 2778
	spin_lock_init(&ar_pci->ps_lock);

2779 2780
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2781 2782
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
2783

2784
	ret = ath10k_pci_claim(ar);
2785
	if (ret) {
2786
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2787
		goto err_core_destroy;
2788 2789
	}

2790
	ret = ath10k_pci_alloc_pipes(ar);
2791
	if (ret) {
2792 2793
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2794
		goto err_sleep;
2795 2796
	}

2797
	ath10k_pci_ce_deinit(ar);
M
Michal Kazior 已提交
2798
	ath10k_pci_irq_disable(ar);
2799

2800
	ret = ath10k_pci_init_irq(ar);
2801
	if (ret) {
2802
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2803
		goto err_free_pipes;
2804 2805
	}

2806
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
2807 2808 2809
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

2810 2811
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
2812
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
2813 2814 2815
		goto err_deinit_irq;
	}

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
2831
		goto err_free_irq;
2832 2833
	}

2834
	ret = ath10k_core_register(ar, chip_id);
2835
	if (ret) {
2836
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
2837
		goto err_free_irq;
2838 2839 2840 2841
	}

	return 0;

2842 2843
err_free_irq:
	ath10k_pci_free_irq(ar);
2844
	ath10k_pci_kill_tasklet(ar);
2845

2846 2847 2848
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

2849 2850
err_free_pipes:
	ath10k_pci_free_pipes(ar);
2851

2852
err_sleep:
2853 2854
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
2855
err_core_destroy:
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

2866
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
2877
	ath10k_pci_free_irq(ar);
2878
	ath10k_pci_kill_tasklet(ar);
2879 2880
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
2881
	ath10k_pci_free_pipes(ar);
2882
	ath10k_pci_sleep_sync(ar);
2883
	ath10k_pci_release(ar);
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
2902 2903
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
2919 2920

/* QCA988x 2.0 firmware files */
2921 2922 2923
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
2924
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
2925
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
2926
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
2927 2928 2929 2930 2931 2932 2933 2934

/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);