pci.c 64.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60 61
#define QCA988X_2_0_DEVICE_ID	(0x003c)

62
static const struct pci_device_id ath10k_pci_id_table[] = {
63 64 65 66
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
	{0}
};

67 68 69 70 71 72 73 74
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
};

75
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
76 77
static int ath10k_pci_cold_reset(struct ath10k *ar);
static int ath10k_pci_warm_reset(struct ath10k *ar);
78
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
79 80 81 82
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
83 84 85
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
86 87

static const struct ce_attr host_ce_config_wlan[] = {
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 512,
		.dest_nentries = 512,
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 32,
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE5: unused */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
151 152 153 154
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
155 156
	/* CE0: host->target HTC control and raw streams */
	{
157 158 159 160 161 162
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
163 164 165 166
	},

	/* CE1: target->host HTT + HTC control */
	{
167 168 169 170 171 172
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(512),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
173 174 175 176
	},

	/* CE2: target->host WMI */
	{
177 178 179 180 181 182
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
183 184 185 186
	},

	/* CE3: host->target WMI */
	{
187 188 189 190 191 192
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
193 194 195 196
	},

	/* CE4: host->target HTT */
	{
197 198 199 200 201 202
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
203 204
	},

205
	/* NB: 50% of src nentries, since tx has 2 frags */
206 207 208

	/* CE5: unused */
	{
209 210 211 212 213 214
		.pipenum = __cpu_to_le32(5),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
215 216 217 218
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
219 220 221 222 223 224
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
225 226
	},

227 228 229
	/* CE7 used only by Host */
};

M
Michal Kazior 已提交
230 231 232 233 234 235 236
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
237 238 239
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
240 241
	},
	{
242 243 244
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
245 246
	},
	{
247 248 249
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
250 251
	},
	{
252 253 254
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
255 256
	},
	{
257 258 259
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
260 261
	},
	{
262 263 264
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
265 266
	},
	{
267 268 269
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
270 271
	},
	{
272 273 274
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
275 276
	},
	{
277 278 279
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
280 281
	},
	{
282 283 284
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
285 286
	},
	{
287 288 289
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
290 291
	},
	{
292 293 294
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
295
	},
296 297 298 299
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
300
	},
301 302 303 304
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
305 306
	},
	{
307 308 309
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
310 311
	},
	{
312 313 314
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
315 316 317 318
	},

	/* (Additions here) */

319 320 321 322
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
323 324 325
	},
};

326 327 328 329 330 331 332 333 334 335 336 337 338
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

339 340 341 342 343 344 345 346 347 348 349 350
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
351 352
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
353 354 355 356 357 358 359 360 361 362
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
363 364
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
365 366
}

367
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
368 369 370
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

371 372
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
373 374

	if (ar_pci->num_msi_intrs == 1)
375
		return "msi";
376 377

	return "legacy";
378 379
}

380
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
381
{
382
	struct ath10k *ar = pipe->hif_ce_state;
383
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
384 385 386
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
387 388
	int ret;

389 390 391 392 393 394 395 396 397 398 399 400
	lockdep_assert_held(&ar_pci->ce_lock);

	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
401
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
402 403 404 405
		dev_kfree_skb_any(skb);
		return -EIO;
	}

406
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
407 408

	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
409
	if (ret) {
410
		ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
411 412 413
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
414 415 416 417 418 419
		return ret;
	}

	return 0;
}

420
static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
421
{
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	lockdep_assert_held(&ar_pci->ce_lock);

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
439
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	spin_lock_bh(&ar_pci->ce_lock);
	__ath10k_pci_rx_post_pipe(pipe);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	spin_lock_bh(&ar_pci->ce_lock);
	for (i = 0; i < CE_COUNT; i++)
		__ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
473 474
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
489
	struct ath10k_ce_pipe *ce_diag;
490 491 492 493 494 495
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
496 497
	spin_lock_bh(&ar_pci->ce_lock);

498 499 500 501 502 503 504 505 506
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
507 508 509 510
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
511 512 513 514 515 516 517 518 519 520 521 522 523

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
524
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
		address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem,
						     address);

K
Kalle Valo 已提交
540 541
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
542 543 544 545
		if (ret)
			goto done;

		i = 0;
K
Kalle Valo 已提交
546 547 548
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
549 550 551 552 553 554 555 556 557 558 559 560
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

561
		if (buf != (u32)address) {
562 563 564 565 566
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
567 568 569
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
594 595 596
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
597
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
598
			    address, ret);
599 600

	if (data_buf)
601 602
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
603

K
Kalle Valo 已提交
604 605
	spin_unlock_bh(&ar_pci->ce_lock);

606 607 608
	return ret;
}

609 610
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
611 612 613 614 615 616 617
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
618 619 620 621 622 623 624 625 626 627 628 629
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
630
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
631 632 633 634 635 636
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
637
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
638 639 640 641 642 643 644 645
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
646
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
647

648 649 650 651 652 653 654 655 656
static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
657
	struct ath10k_ce_pipe *ce_diag;
658 659 660 661 662
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
663 664
	spin_lock_bh(&ar_pci->ce_lock);

665 666 667 668 669 670 671 672 673
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
674 675 676 677
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
678 679 680 681 682 683
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
684
	memcpy(data_buf, data, orig_nbytes);
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
	address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem, address);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
705
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
706 707 708 709 710 711 712
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
713 714
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
715 716 717 718
		if (ret != 0)
			goto done;

		i = 0;
K
Kalle Valo 已提交
719 720 721
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
741 742 743
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
769 770
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
771 772 773
	}

	if (ret != 0)
774
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
775
			    address, ret);
776

K
Kalle Valo 已提交
777 778
	spin_unlock_bh(&ar_pci->ce_lock);

779 780 781
	return ret;
}

782 783 784 785 786 787 788
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

789
static bool ath10k_pci_is_awake(struct ath10k *ar)
790
{
791 792 793
	u32 val = ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
794 795
}

796
static int ath10k_pci_wake_wait(struct ath10k *ar)
797 798 799 800
{
	int tot_delay = 0;
	int curr_delay = 5;

801 802
	while (tot_delay < PCIE_WAKE_TIMEOUT) {
		if (ath10k_pci_is_awake(ar))
803
			return 0;
804 805 806 807 808 809 810

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}
811 812

	return -ETIMEDOUT;
813 814
}

815
static int ath10k_pci_wake(struct ath10k *ar)
816
{
817 818 819 820
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_V_MASK);
	return ath10k_pci_wake_wait(ar);
}
821

822 823 824 825
static void ath10k_pci_sleep(struct ath10k *ar)
{
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_RESET);
826 827 828
}

/* Called by lower (CE) layer when a send to Target completes. */
829
static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
830 831 832
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
833
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
834 835
	struct sk_buff_head list;
	struct sk_buff *skb;
836 837 838
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
839

840 841 842
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
					     &nbytes, &transfer_id) == 0) {
843
		/* no need to call tx completion for NULL pointers */
844
		if (skb == NULL)
845 846
			continue;

847
		__skb_queue_tail(&list, skb);
848
	}
849 850 851

	while ((skb = __skb_dequeue(&list)))
		cb->tx_completion(ar, skb);
852 853 854
}

/* Called by lower (CE) layer when data is received from the Target. */
855
static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
856 857 858
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
859
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
860
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
861
	struct sk_buff *skb;
862
	struct sk_buff_head list;
863 864
	void *transfer_context;
	u32 ce_data;
865
	unsigned int nbytes, max_nbytes;
866 867
	unsigned int transfer_id;
	unsigned int flags;
868

869
	__skb_queue_head_init(&list);
870 871 872
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
873
		skb = transfer_context;
874
		max_nbytes = skb->len + skb_tailroom(skb);
875
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
876 877 878
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
879
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
880 881 882 883
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
884

885
		skb_put(skb, nbytes);
886 887
		__skb_queue_tail(&list, skb);
	}
888

889
	while ((skb = __skb_dequeue(&list))) {
890 891 892 893 894
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

895
		cb->rx_completion(ar, skb);
896
	}
897

898
	ath10k_pci_rx_post_pipe(pipe_info);
899 900
}

901 902
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
903 904
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
905 906 907
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
908 909 910
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
911
	int err, i = 0;
912

913
	spin_lock_bh(&ar_pci->ce_lock);
914

915 916 917 918
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

919 920 921
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
922
		goto err;
923
	}
924

925
	for (i = 0; i < n_items - 1; i++) {
926
		ath10k_dbg(ar, ATH10K_DBG_PCI,
927 928
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
929
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
930
				items[i].vaddr, items[i].len);
931

932 933 934 935 936 937 938
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
939
			goto err;
940 941 942 943
	}

	/* `i` is equal to `n_items -1` after for() */

944
	ath10k_dbg(ar, ATH10K_DBG_PCI,
945 946
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
947
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
948 949 950 951 952 953 954 955 956
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
957 958 959 960 961 962 963 964
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
965 966 967

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
968 969
}

K
Kalle Valo 已提交
970 971 972 973 974 975
static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
				    size_t buf_len)
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

976 977 978
static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
979

980
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
981

M
Michal Kazior 已提交
982
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
983 984
}

985 986
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
987
{
988 989
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
990

991
	lockdep_assert_held(&ar->data_lock);
992

993 994
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
995
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
996
	if (ret) {
997
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
998 999 1000 1001 1002
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1003
	ath10k_err(ar, "firmware register dump:\n");
1004
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1005
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1006
			   i,
1007 1008 1009 1010
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1011

M
Michal Kazior 已提交
1012 1013 1014
	if (!crash_data)
		return;

1015
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1016
		crash_data->registers[i] = reg_dump_values[i];
1017 1018
}

1019
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1020 1021 1022 1023 1024 1025
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1026 1027
	ar->stats.fw_crash_counter++;

1028 1029 1030 1031 1032 1033 1034
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1035
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1036
	ath10k_print_driver_info(ar);
1037 1038 1039
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1040

1041
	queue_work(ar->workqueue, &ar->restart_work);
1042 1043 1044 1045 1046
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
1047
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1048

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

M
Michal Kazior 已提交
1070 1071
static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
					 struct ath10k_hif_cb *callbacks)
1072 1073 1074
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

1075
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
1076 1077 1078 1079 1080

	memcpy(&ar_pci->msg_callbacks_current, callbacks,
	       sizeof(ar_pci->msg_callbacks_current));
}

1081
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
1082 1083 1084 1085 1086
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1087
	tasklet_kill(&ar_pci->msi_fw_err);
1088 1089 1090

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1091 1092

	del_timer_sync(&ar_pci->rx_post_retry);
1093 1094
}

1095 1096 1097 1098 1099
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
					      u8 *dl_pipe, int *ul_is_polled,
					      int *dl_is_polled)
{
1100 1101 1102
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1103

1104
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1105

1106 1107 1108
	/* polling for received messages not supported */
	*dl_is_polled = 0;

1109 1110
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1111

1112
		if (__le32_to_cpu(entry->service_id) != service_id)
1113
			continue;
1114

1115
		switch (__le32_to_cpu(entry->pipedir)) {
1116 1117 1118 1119
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1120
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1121 1122 1123 1124
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1125
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1126 1127 1128 1129 1130
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1131 1132
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1133 1134 1135 1136
			dl_set = true;
			ul_set = true;
			break;
		}
1137 1138
	}

1139 1140
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1141 1142 1143 1144

	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

1145
	return 0;
1146 1147 1148
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1149
					    u8 *ul_pipe, u8 *dl_pipe)
1150 1151 1152
{
	int ul_is_polled, dl_is_polled;

1153
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1154

1155 1156 1157 1158 1159 1160 1161 1162
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
						 &ul_is_polled,
						 &dl_is_polled);
}

M
Michal Kazior 已提交
1163
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1164
{
M
Michal Kazior 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val &= ~CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val |= CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}
1182

M
Michal Kazior 已提交
1183 1184
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1185
	ath10k_ce_disable_interrupts(ar);
1186
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1187 1188 1189 1190 1191 1192 1193
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1194

1195 1196
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1197 1198
}

1199
static void ath10k_pci_irq_enable(struct ath10k *ar)
1200
{
1201
	ath10k_ce_enable_interrupts(ar);
1202
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1203
	ath10k_pci_irq_msi_fw_unmask(ar);
1204 1205 1206 1207
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
1208
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1209

1210
	ath10k_pci_irq_enable(ar);
1211
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1212

1213 1214 1215
	return 0;
}

1216
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1217 1218
{
	struct ath10k *ar;
1219 1220 1221 1222
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1223

1224 1225 1226
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1227

1228
	if (!ce_ring)
1229 1230
		return;

1231 1232
	if (!pci_pipe->buf_sz)
		return;
1233

1234 1235 1236 1237 1238 1239 1240
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1241
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1242
				 skb->len + skb_tailroom(skb),
1243
				 DMA_FROM_DEVICE);
1244
		dev_kfree_skb_any(skb);
1245 1246 1247
	}
}

1248
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1249 1250 1251
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1252 1253 1254 1255
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct ce_desc *ce_desc;
	struct sk_buff *skb;
1256
	unsigned int id;
1257
	int i;
1258

1259 1260 1261 1262
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1263

1264
	if (!ce_ring)
1265 1266
		return;

1267 1268
	if (!pci_pipe->buf_sz)
		return;
1269

1270 1271 1272 1273 1274 1275 1276
	ce_desc = ce_ring->shadow_base;
	if (WARN_ON(!ce_desc))
		return;

	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1277 1278
			continue;

1279 1280 1281 1282
		ce_ring->per_transfer_context[i] = NULL;
		id = MS(__le16_to_cpu(ce_desc[i].flags),
			CE_DESC_FLAGS_META_DATA);

1283
		ar_pci->msg_callbacks_current.tx_completion(ar, skb);
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1300
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1301
		struct ath10k_pci_pipe *pipe_info;
1302 1303 1304 1305 1306 1307 1308 1309 1310

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1311
	int i;
1312

1313 1314
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1315 1316
}

1317
static void ath10k_pci_flush(struct ath10k *ar)
1318
{
1319
	ath10k_pci_kill_tasklet(ar);
1320 1321
	ath10k_pci_buffer_cleanup(ar);
}
1322 1323 1324

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1325
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1326

1327 1328 1329
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1330 1331 1332 1333 1334 1335 1336
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1337
	 */
1338
	ath10k_pci_warm_reset(ar);
1339 1340

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1341
	ath10k_pci_irq_sync(ar);
1342
	ath10k_pci_flush(ar);
1343 1344 1345 1346 1347 1348 1349
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1350 1351 1352 1353
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1354 1355 1356 1357 1358 1359
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1360 1361
	might_sleep();

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
	if (ret)
		goto err_dma;

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
		if (ret)
			goto err_req;

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1393
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1394 1395 1396 1397 1398 1399
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1400 1401
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1435
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1436
{
1437 1438 1439 1440 1441 1442 1443 1444
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1445

1446
	xfer->tx_done = true;
1447 1448
}

1449
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1450
{
1451
	struct ath10k *ar = ce_state->ar;
1452 1453 1454 1455 1456 1457 1458 1459 1460
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1461

M
Michal Kazior 已提交
1462 1463 1464
	if (WARN_ON_ONCE(!xfer))
		return;

1465
	if (!xfer->wait_for_resp) {
1466
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1467 1468 1469 1470
		return;
	}

	xfer->resp_len = nbytes;
1471
	xfer->rx_done = true;
1472 1473
}

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1484
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1485 1486 1487 1488
			return 0;

		schedule();
	}
1489

1490 1491
	return -ETIMEDOUT;
}
1492 1493 1494 1495 1496 1497 1498

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1499
	u32 addr, val;
1500

1501 1502 1503 1504
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1505

1506
	return 0;
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
}

static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1527 1528
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1529
	if (ret != 0) {
1530
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1531 1532 1533 1534 1535
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1536
		ath10k_err(ar, "Invalid pcie state addr\n");
1537 1538 1539
		return ret;
	}

1540
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1541
					  offsetof(struct pcie_state,
1542 1543
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1544
	if (ret != 0) {
1545
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1546 1547 1548 1549 1550
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1551
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1552 1553 1554 1555
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1556 1557
					target_ce_config_wlan,
					sizeof(target_ce_config_wlan));
1558 1559

	if (ret != 0) {
1560
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1561 1562 1563
		return ret;
	}

1564
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1565
					  offsetof(struct pcie_state,
1566 1567
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1568
	if (ret != 0) {
1569
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1570 1571 1572 1573 1574
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1575
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1576 1577 1578 1579
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1580 1581
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1582
	if (ret != 0) {
1583
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1584 1585 1586
		return ret;
	}

1587
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1588
					  offsetof(struct pcie_state,
1589 1590
						   config_flags)),
				     &pcie_config_flags);
1591
	if (ret != 0) {
1592
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1593 1594 1595 1596 1597
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

1598 1599 1600 1601
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
1602
	if (ret != 0) {
1603
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1604 1605 1606 1607 1608 1609
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

1610
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
1611
	if (ret != 0) {
1612
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1613 1614 1615 1616 1617 1618 1619 1620 1621
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
	ealloc_value |= ((1 << HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

1622
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
1623
	if (ret != 0) {
1624
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1625 1626 1627 1628 1629 1630
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

1631
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
1632
	if (ret != 0) {
1633
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
1634 1635 1636 1637 1638
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

1639
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
1640
	if (ret != 0) {
1641
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
1642 1643 1644 1645 1646 1647
		return ret;
	}

	return 0;
}

1648
static int ath10k_pci_alloc_pipes(struct ath10k *ar)
1649
{
1650 1651
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
1652 1653 1654
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
1655 1656 1657 1658 1659 1660 1661 1662
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i],
					   ath10k_pci_ce_send_done,
					   ath10k_pci_ce_recv_data);
1663
		if (ret) {
1664
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
1665 1666 1667
				   i, ret);
			return ret;
		}
1668 1669 1670 1671 1672 1673 1674 1675

		/* Last CE is Diagnostic Window */
		if (i == CE_COUNT - 1) {
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
1676 1677 1678 1679 1680
	}

	return 0;
}

1681
static void ath10k_pci_free_pipes(struct ath10k *ar)
1682 1683
{
	int i;
1684

1685 1686 1687
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
1688

1689
static int ath10k_pci_init_pipes(struct ath10k *ar)
1690
{
1691
	int i, ret;
1692

1693 1694
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
1695
		if (ret) {
1696
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
1697
				   i, ret);
1698
			return ret;
1699 1700 1701 1702 1703 1704
		}
	}

	return 0;
}

1705
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
1706
{
1707 1708 1709
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
1710

1711 1712 1713
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
1714

1715 1716 1717
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
1718 1719
}

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

1740
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
1741 1742 1743
{
	u32 val;

1744
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
1745 1746

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
1747 1748 1749 1750 1751 1752 1753 1754
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
1755 1756 1757

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
1758

1759 1760 1761 1762 1763
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
1764 1765 1766 1767 1768 1769
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

1770
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
1771 1772 1773 1774 1775
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
1776

1777 1778 1779 1780 1781
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
1782

1783 1784 1785
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
1786

1787
	ath10k_pci_irq_disable(ar);
1788

1789 1790 1791 1792 1793 1794 1795 1796 1797
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
1798

1799 1800 1801 1802
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
1803

1804 1805 1806 1807 1808
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
1809

1810
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
1811

1812
	return 0;
1813 1814
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	int i, ret;
	u32 val;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset\n");

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_hif_power_up(struct ath10k *ar)
1890 1891 1892
{
	int ret;

1893 1894
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

1895 1896 1897 1898 1899 1900
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_err(ar, "failed to wake up target: %d\n", ret);
		return ret;
	}

1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
1911
	ret = ath10k_pci_chip_reset(ar);
1912
	if (ret) {
M
Michal Kazior 已提交
1913 1914 1915 1916 1917 1918
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

1919
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
1920
		goto err_sleep;
1921
	}
1922

1923
	ret = ath10k_pci_init_pipes(ar);
1924
	if (ret) {
1925
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
1926
		goto err_sleep;
1927 1928
	}

M
Michal Kazior 已提交
1929 1930
	ret = ath10k_pci_init_config(ar);
	if (ret) {
1931
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
1932
		goto err_ce;
M
Michal Kazior 已提交
1933
	}
1934 1935 1936

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
1937
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
1938
		goto err_ce;
1939 1940 1941 1942 1943 1944
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
1945

1946 1947
err_sleep:
	ath10k_pci_sleep(ar);
1948 1949 1950
	return ret;
}

1951 1952
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
1953
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
1954

1955 1956 1957
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
1958 1959

	ath10k_pci_sleep(ar);
1960 1961
}

M
Michal Kazior 已提交
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
#ifdef CONFIG_PM

#define ATH10K_PCI_PM_CONTROL 0x44

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0x3) {
		pci_save_state(pdev);
		pci_disable_device(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       (val & 0xffffff00) | 0x03);
	}

	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0) {
		pci_restore_state(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       val & 0xffffff00);
		/*
		 * Suspend/Resume resets the PCI configuration space,
		 * so we have to re-disable the RETRY_TIMEOUT register (0x41)
		 * to keep PCI Tx retries from interfering with C3 CPU state
		 */
		pci_read_config_dword(pdev, 0x40, &val);

		if ((val & 0x0000ff00) != 0)
			pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
	}

	return 0;
}
#endif

2011
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2012
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2013
	.diag_read		= ath10k_pci_hif_diag_read,
2014
	.diag_write		= ath10k_pci_diag_write_mem,
2015 2016 2017 2018 2019 2020
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
M
Michal Kazior 已提交
2021
	.set_callbacks		= ath10k_pci_hif_set_callbacks,
2022
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2023 2024
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2025 2026
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2027 2028 2029 2030
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2031 2032 2033 2034
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2035
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2036 2037 2038 2039 2040 2041 2042 2043 2044
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2045
	if (!ath10k_pci_has_fw_crashed(ar)) {
2046
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2047 2048 2049 2050 2051
		return;
	}

	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2064
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2065 2066
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2102 2103 2104
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2105
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2106 2107 2108 2109 2110 2111 2112
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2113
static void ath10k_pci_tasklet(unsigned long data)
2114 2115
{
	struct ath10k *ar = (struct ath10k *)data;
2116
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2117

2118 2119
	if (ath10k_pci_has_fw_crashed(ar)) {
		ath10k_pci_fw_crashed_clear(ar);
2120
		ath10k_pci_fw_crashed_dump(ar);
2121 2122 2123
		return;
	}

2124 2125
	ath10k_ce_per_engine_service_any(ar);

2126 2127 2128
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2129 2130
}

M
Michal Kazior 已提交
2131
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2132 2133
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2134
	int ret, i;
2135 2136 2137 2138

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2139
	if (ret) {
2140
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2141
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2142
		return ret;
2143
	}
2144 2145 2146 2147 2148 2149

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2150
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2151 2152
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2153 2154
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2155

M
Michal Kazior 已提交
2156
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2157 2158 2159 2160 2161 2162 2163
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2164
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2165 2166 2167 2168 2169 2170 2171
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2172
	if (ret) {
2173
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2174
			    ar_pci->pdev->irq, ret);
2175 2176 2177 2178 2179 2180
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2181
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2182 2183 2184 2185 2186 2187 2188
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2189
	if (ret) {
2190
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2191
			    ar_pci->pdev->irq, ret);
2192
		return ret;
2193
	}
2194 2195 2196 2197

	return 0;
}

M
Michal Kazior 已提交
2198 2199 2200
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2201

M
Michal Kazior 已提交
2202 2203 2204 2205 2206 2207 2208 2209
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
	case MSI_NUM_REQUEST:
		return ath10k_pci_request_irq_msix(ar);
	}
2210

2211
	ath10k_warn(ar, "unknown irq configuration upon request\n");
M
Michal Kazior 已提交
2212
	return -EINVAL;
2213 2214
}

M
Michal Kazior 已提交
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2227 2228 2229 2230
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2231
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2232
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2233
		     (unsigned long)ar);
2234 2235 2236

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2237
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2238 2239
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2240 2241 2242 2243 2244 2245
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2246

M
Michal Kazior 已提交
2247
	ath10k_pci_init_irq_tasklets(ar);
2248

2249
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2250 2251
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2252

M
Michal Kazior 已提交
2253
	/* Try MSI-X */
M
Michal Kazior 已提交
2254
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2255
		ar_pci->num_msi_intrs = MSI_NUM_REQUEST;
2256
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2257
					   ar_pci->num_msi_intrs);
2258
		if (ret > 0)
2259
			return 0;
2260

2261
		/* fall-through */
2262 2263
	}

M
Michal Kazior 已提交
2264
	/* Try MSI */
2265 2266 2267
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2268
		if (ret == 0)
2269
			return 0;
2270

2271
		/* fall-through */
2272 2273
	}

M
Michal Kazior 已提交
2274 2275 2276 2277 2278 2279 2280 2281 2282
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2283

M
Michal Kazior 已提交
2284 2285 2286 2287
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2288 2289
}

2290
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2291
{
M
Michal Kazior 已提交
2292 2293
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2294 2295
}

M
Michal Kazior 已提交
2296
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2297 2298 2299
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2300 2301
	switch (ar_pci->num_msi_intrs) {
	case 0:
2302 2303
		ath10k_pci_deinit_irq_legacy(ar);
		return 0;
M
Michal Kazior 已提交
2304 2305 2306
	case 1:
		/* fall-through */
	case MSI_NUM_REQUEST:
2307
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2308
		return 0;
2309 2310
	default:
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2311 2312
	}

2313
	ath10k_warn(ar, "unknown irq configuration upon deinit\n");
M
Michal Kazior 已提交
2314
	return -EINVAL;
2315 2316
}

2317
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2318 2319
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2320 2321
	unsigned long timeout;
	u32 val;
2322

2323
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2324

2325 2326 2327 2328 2329
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2330 2331
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2332

2333 2334 2335 2336
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2337 2338 2339 2340
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2341 2342 2343
		if (val & FW_IND_INITIALIZED)
			break;

2344 2345
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2346
			ath10k_pci_enable_legacy_irq(ar);
2347

2348
		mdelay(10);
2349
	} while (time_before(jiffies, timeout));
2350

2351
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2352
	ath10k_pci_irq_msi_fw_mask(ar);
2353

2354
	if (val == 0xffffffff) {
2355
		ath10k_err(ar, "failed to read device register, device is gone\n");
2356
		return -EIO;
2357 2358
	}

2359
	if (val & FW_IND_EVENT_PENDING) {
2360
		ath10k_warn(ar, "device has crashed during init\n");
2361
		return -ECOMM;
2362 2363
	}

2364
	if (!(val & FW_IND_INITIALIZED)) {
2365
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2366
			   val);
2367
		return -ETIMEDOUT;
2368 2369
	}

2370
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2371
	return 0;
2372 2373
}

2374
static int ath10k_pci_cold_reset(struct ath10k *ar)
2375
{
2376
	int i;
2377 2378
	u32 val;

2379
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2380

B
Ben Greear 已提交
2381 2382 2383 2384 2385 2386
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2387
	/* Put Target, including PCIe, into RESET. */
2388
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2389
	val |= 1;
2390
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2391 2392

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2393
		if (ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2394 2395 2396 2397 2398 2399 2400
					  RTC_STATE_COLD_RESET_MASK)
			break;
		msleep(1);
	}

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2401
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2402 2403

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2404
		if (!(ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2405 2406 2407 2408 2409
					    RTC_STATE_COLD_RESET_MASK))
			break;
		msleep(1);
	}

2410
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2411

2412
	return 0;
2413 2414
}

2415
static int ath10k_pci_claim(struct ath10k *ar)
2416
{
2417 2418 2419 2420
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 lcr_val;
	int ret;
2421 2422 2423 2424 2425

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2426
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2427
		return ret;
2428 2429 2430 2431
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2432
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2433
			   ret);
2434 2435 2436
		goto err_device;
	}

2437
	/* Target expects 32 bit DMA. Enforce it. */
2438 2439
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2440
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2441 2442 2443 2444 2445
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2446
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2447
			   ret);
2448 2449 2450 2451 2452
		goto err_region;
	}

	pci_set_master(pdev);

2453
	/* Workaround: Disable ASPM */
2454 2455 2456 2457
	pci_read_config_dword(pdev, 0x80, &lcr_val);
	pci_write_config_dword(pdev, 0x80, (lcr_val & 0xffffff00));

	/* Arrange for access to Target SoC registers. */
2458 2459
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2460
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2461 2462 2463 2464
		ret = -EIO;
		goto err_master;
	}

2465
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

2508 2509 2510 2511 2512 2513 2514 2515 2516
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
	u32 chip_id;

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev,
K
Kalle Valo 已提交
2517
				ATH10K_BUS_PCI,
2518 2519
				&ath10k_pci_hif_ops);
	if (!ar) {
2520
		dev_err(&pdev->dev, "failed to allocate core\n");
2521 2522 2523
		return -ENOMEM;
	}

2524 2525
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");

2526 2527 2528 2529
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
2530 2531

	spin_lock_init(&ar_pci->ce_lock);
2532 2533
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2534

2535
	ret = ath10k_pci_claim(ar);
2536
	if (ret) {
2537
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2538
		goto err_core_destroy;
2539 2540
	}

2541
	ret = ath10k_pci_wake(ar);
2542
	if (ret) {
2543
		ath10k_err(ar, "failed to wake up: %d\n", ret);
2544
		goto err_release;
2545 2546
	}

2547
	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
2548
	if (chip_id == 0xffffffff) {
2549
		ath10k_err(ar, "failed to get chip id\n");
2550 2551
		goto err_sleep;
	}
2552

2553 2554 2555 2556 2557 2558
	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
		goto err_sleep;
	}

2559
	ret = ath10k_pci_alloc_pipes(ar);
2560
	if (ret) {
2561 2562
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2563
		goto err_sleep;
2564 2565
	}

2566
	ath10k_pci_ce_deinit(ar);
M
Michal Kazior 已提交
2567
	ath10k_pci_irq_disable(ar);
2568

2569
	ret = ath10k_pci_init_irq(ar);
2570
	if (ret) {
2571
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2572
		goto err_free_pipes;
2573 2574
	}

2575
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
2576 2577 2578
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

2579 2580
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
2581
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
2582 2583 2584
		goto err_deinit_irq;
	}

2585 2586
	ath10k_pci_sleep(ar);

2587
	ret = ath10k_core_register(ar, chip_id);
2588
	if (ret) {
2589
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
2590
		goto err_free_irq;
2591 2592 2593 2594
	}

	return 0;

2595 2596
err_free_irq:
	ath10k_pci_free_irq(ar);
2597
	ath10k_pci_kill_tasklet(ar);
2598

2599 2600 2601
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

2602 2603
err_free_pipes:
	ath10k_pci_free_pipes(ar);
2604

2605 2606
err_sleep:
	ath10k_pci_sleep(ar);
2607 2608 2609 2610

err_release:
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
2611
err_core_destroy:
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

2622
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
2633
	ath10k_pci_free_irq(ar);
2634
	ath10k_pci_kill_tasklet(ar);
2635 2636
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
2637
	ath10k_pci_free_pipes(ar);
2638
	ath10k_pci_release(ar);
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
2657 2658
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
2674 2675 2676
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
2677
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);