pci.c 75.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60
#define QCA988X_2_0_DEVICE_ID	(0x003c)
M
Michal Kazior 已提交
61
#define QCA6164_2_1_DEVICE_ID	(0x0041)
M
Michal Kazior 已提交
62
#define QCA6174_2_1_DEVICE_ID	(0x003e)
63
#define QCA99X0_2_0_DEVICE_ID	(0x0040)
64

65
static const struct pci_device_id ath10k_pci_id_table[] = {
66
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
67
	{ PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
M
Michal Kazior 已提交
68
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
69
	{ PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
70 71 72
	{0}
};

73 74 75 76 77 78
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
79 80 81 82 83 84 85

	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },

M
Michal Kazior 已提交
86 87 88 89 90
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
M
Michal Kazior 已提交
91

92
	{ QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
93 94
};

95
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
96
static int ath10k_pci_cold_reset(struct ath10k *ar);
97
static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
98
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
99 100 101 102
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
103 104 105
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
106
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
107 108

static const struct ce_attr host_ce_config_wlan[] = {
109 110 111 112 113 114 115 116 117 118 119 120
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
121
		.src_sz_max = 2048,
122 123 124 125 126 127 128 129
		.dest_nentries = 512,
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
130
		.dest_nentries = 128,
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE5: unused */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203

	/* CE8: target->host pktlog */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 128,
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE10: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE11: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},
204 205 206 207
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
208 209
	/* CE0: host->target HTC control and raw streams */
	{
210 211 212 213 214 215
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
216 217 218 219
	},

	/* CE1: target->host HTT + HTC control */
	{
220 221 222
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
223
		.nbytes_max = __cpu_to_le32(2048),
224 225
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
226 227 228 229
	},

	/* CE2: target->host WMI */
	{
230 231
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
232
		.nentries = __cpu_to_le32(64),
233 234 235
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
236 237 238 239
	},

	/* CE3: host->target WMI */
	{
240 241 242 243 244 245
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
246 247 248 249
	},

	/* CE4: host->target HTT */
	{
250 251 252 253 254 255
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
256 257
	},

258
	/* NB: 50% of src nentries, since tx has 2 frags */
259 260 261

	/* CE5: unused */
	{
262 263 264 265 266 267
		.pipenum = __cpu_to_le32(5),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
268 269 270 271
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
272 273 274 275 276 277
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
278 279
	},

280
	/* CE7 used only by Host */
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
	{
		.pipenum = __cpu_to_le32(7),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(0),
		.nbytes_max = __cpu_to_le32(0),
		.flags = __cpu_to_le32(0),
		.reserved = __cpu_to_le32(0),
	},

	/* CE8 target->host packtlog */
	{
		.pipenum = __cpu_to_le32(8),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(64),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.pipenum = __cpu_to_le32(9),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* It not necessary to send target wlan configuration for CE10 & CE11
	 * as these CEs are not actively used in target.
	 */
313 314
};

M
Michal Kazior 已提交
315 316 317 318 319 320 321
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
322 323 324
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
325 326
	},
	{
327 328 329
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
330 331
	},
	{
332 333 334
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
335 336
	},
	{
337 338 339
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
340 341
	},
	{
342 343 344
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
345 346
	},
	{
347 348 349
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
350 351
	},
	{
352 353 354
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
355 356
	},
	{
357 358 359
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
360 361
	},
	{
362 363 364
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
365 366
	},
	{
367 368 369
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
370 371
	},
	{
372 373 374
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
375 376
	},
	{
377 378 379
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
380
	},
381 382 383 384
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
385
	},
386 387 388 389
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
390 391
	},
	{
392 393 394
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
395 396
	},
	{
397 398 399
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
400 401 402 403
	},

	/* (Additions here) */

404 405 406 407
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
408 409 410
	},
};

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
455 456 457 458
		if (ath10k_pci_is_awake(ar)) {
			if (tot_delay > PCIE_WAKE_LATE_US)
				ath10k_warn(ar, "device wakeup took %d ms which is unusally long, otherwise it works normally.\n",
					    tot_delay / 1000);
459
			return 0;
460
		}
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

564 565 566 567 568 569
	if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(value), ar_pci->mem_len);
		return;
	}

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

587 588 589 590 591 592
	if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(val), ar_pci->mem_len);
		return 0;
	}

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

626 627 628 629 630 631 632 633 634 635 636 637 638
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

639 640 641 642 643 644 645 646 647 648 649 650
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
651 652
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
653 654 655 656 657 658 659 660 661 662
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
663 664
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
665 666
}

667
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
668 669 670
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

671 672
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
673 674

	if (ar_pci->num_msi_intrs == 1)
675
		return "msi";
676 677

	return "legacy";
678 679
}

680
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
681
{
682
	struct ath10k *ar = pipe->hif_ce_state;
683
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
684 685 686
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
687 688
	int ret;

689 690 691 692 693 694 695 696 697 698 699 700
	lockdep_assert_held(&ar_pci->ce_lock);

	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
701
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
702 703 704 705
		dev_kfree_skb_any(skb);
		return -EIO;
	}

706
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
707 708

	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
709
	if (ret) {
710
		ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
711 712 713
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
714 715 716 717 718 719
		return ret;
	}

	return 0;
}

720
static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
721
{
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	lockdep_assert_held(&ar_pci->ce_lock);

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
739
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	spin_lock_bh(&ar_pci->ce_lock);
	__ath10k_pci_rx_post_pipe(pipe);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	spin_lock_bh(&ar_pci->ce_lock);
	for (i = 0; i < CE_COUNT; i++)
		__ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
773 774
}

775 776 777 778 779 780 781 782 783
static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
{
	u32 val = 0;

	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
		val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					  CORE_CTRL_ADDRESS) &
784
		       0x7ff) << 21;
785 786 787 788 789 790 791 792 793 794
		break;
	case ATH10K_HW_QCA99X0:
		val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
		break;
	}

	val |= 0x100000 | (addr & 0xfffff);
	return val;
}

795 796 797 798 799 800 801 802 803 804 805 806 807 808
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
809
	struct ath10k_ce_pipe *ce_diag;
810 811 812 813 814 815
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
816 817
	spin_lock_bh(&ar_pci->ce_lock);

818 819 820 821 822 823 824 825 826
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
827 828 829 830
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
831 832 833 834 835 836 837 838 839 840 841 842 843

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
844
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
845 846 847 848 849 850 851 852 853 854 855 856
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
857
		address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
858

K
Kalle Valo 已提交
859 860
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
861 862 863 864
		if (ret)
			goto done;

		i = 0;
K
Kalle Valo 已提交
865 866 867
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
868 869 870 871 872 873 874 875 876 877 878 879
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

880
		if (buf != (u32)address) {
881 882 883 884 885
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
886 887 888
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
913 914 915
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
916
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
917
			    address, ret);
918 919

	if (data_buf)
920 921
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
922

K
Kalle Valo 已提交
923 924
	spin_unlock_bh(&ar_pci->ce_lock);

925 926 927
	return ret;
}

928 929
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
930 931 932 933 934 935 936
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
937 938 939 940 941 942 943 944 945 946 947 948
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
949
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
950 951 952 953 954 955
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
956
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
957 958 959 960 961 962 963 964
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
965
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
966

967 968 969 970 971 972 973 974 975
static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
976
	struct ath10k_ce_pipe *ce_diag;
977 978 979 980 981
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
982 983
	spin_lock_bh(&ar_pci->ce_lock);

984 985 986 987 988 989 990 991 992
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
993 994 995 996
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
997 998 999 1000 1001 1002
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
1003
	memcpy(data_buf, data, orig_nbytes);
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
1015
	address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1016 1017 1018 1019 1020 1021 1022 1023

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
1024
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
1025 1026 1027 1028 1029 1030 1031
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
1032 1033
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
1034 1035 1036 1037
		if (ret != 0)
			goto done;

		i = 0;
K
Kalle Valo 已提交
1038 1039 1040
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
1060 1061 1062
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
1088 1089
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
1090 1091 1092
	}

	if (ret != 0)
1093
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
1094
			    address, ret);
1095

K
Kalle Valo 已提交
1096 1097
	spin_unlock_bh(&ar_pci->ce_lock);

1098 1099 1100
	return ret;
}

1101 1102 1103 1104 1105 1106 1107
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

1108
/* Called by lower (CE) layer when a send to Target completes. */
1109
static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
1110 1111 1112
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1113
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
1114 1115
	struct sk_buff_head list;
	struct sk_buff *skb;
1116 1117 1118
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
1119

1120 1121 1122
	__skb_queue_head_init(&list);
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
					     &nbytes, &transfer_id) == 0) {
1123
		/* no need to call tx completion for NULL pointers */
1124
		if (skb == NULL)
1125 1126
			continue;

1127
		__skb_queue_tail(&list, skb);
1128
	}
1129 1130 1131

	while ((skb = __skb_dequeue(&list)))
		cb->tx_completion(ar, skb);
1132 1133 1134
}

/* Called by lower (CE) layer when data is received from the Target. */
1135
static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
1136 1137 1138
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1139
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1140
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
1141
	struct sk_buff *skb;
1142
	struct sk_buff_head list;
1143 1144
	void *transfer_context;
	u32 ce_data;
1145
	unsigned int nbytes, max_nbytes;
1146 1147
	unsigned int transfer_id;
	unsigned int flags;
1148

1149
	__skb_queue_head_init(&list);
1150 1151 1152
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
1153
		skb = transfer_context;
1154
		max_nbytes = skb->len + skb_tailroom(skb);
1155
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1156 1157 1158
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1159
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1160 1161 1162 1163
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1164

1165
		skb_put(skb, nbytes);
1166 1167
		__skb_queue_tail(&list, skb);
	}
1168

1169
	while ((skb = __skb_dequeue(&list))) {
1170 1171 1172 1173 1174
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1175
		cb->rx_completion(ar, skb);
1176
	}
1177

1178
	ath10k_pci_rx_post_pipe(pipe_info);
1179 1180
}

1181 1182
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
1183 1184
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1185 1186 1187
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1188 1189 1190
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1191
	int err, i = 0;
1192

1193
	spin_lock_bh(&ar_pci->ce_lock);
1194

1195 1196 1197 1198
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1199 1200 1201
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1202
		goto err;
1203
	}
1204

1205
	for (i = 0; i < n_items - 1; i++) {
1206
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1207 1208
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1209
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1210
				items[i].vaddr, items[i].len);
1211

1212 1213 1214 1215 1216 1217 1218
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1219
			goto err;
1220 1221 1222 1223
	}

	/* `i` is equal to `n_items -1` after for() */

1224
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1225 1226
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1227
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1228 1229 1230 1231 1232 1233 1234 1235 1236
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1237 1238 1239 1240 1241 1242 1243 1244
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1245 1246 1247

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1248 1249
}

K
Kalle Valo 已提交
1250 1251 1252 1253 1254 1255
static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
				    size_t buf_len)
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1256 1257 1258
static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1259

1260
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1261

M
Michal Kazior 已提交
1262
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1263 1264
}

1265 1266
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1267
{
1268 1269
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1270

1271
	lockdep_assert_held(&ar->data_lock);
1272

1273 1274
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1275
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1276
	if (ret) {
1277
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1278 1279 1280 1281 1282
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1283
	ath10k_err(ar, "firmware register dump:\n");
1284
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1285
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1286
			   i,
1287 1288 1289 1290
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1291

M
Michal Kazior 已提交
1292 1293 1294
	if (!crash_data)
		return;

1295
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1296
		crash_data->registers[i] = reg_dump_values[i];
1297 1298
}

1299
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1300 1301 1302 1303 1304 1305
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1306 1307
	ar->stats.fw_crash_counter++;

1308 1309 1310 1311 1312 1313 1314
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1315
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1316
	ath10k_print_driver_info(ar);
1317 1318 1319
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1320

1321
	queue_work(ar->workqueue, &ar->restart_work);
1322 1323 1324 1325 1326
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
1327
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1328

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

M
Michal Kazior 已提交
1350 1351
static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
					 struct ath10k_hif_cb *callbacks)
1352 1353 1354
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

1355
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
1356 1357 1358 1359 1360

	memcpy(&ar_pci->msg_callbacks_current, callbacks,
	       sizeof(ar_pci->msg_callbacks_current));
}

1361
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
1362 1363 1364 1365 1366
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1367
	tasklet_kill(&ar_pci->msi_fw_err);
1368 1369 1370

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1371 1372

	del_timer_sync(&ar_pci->rx_post_retry);
1373 1374
}

1375 1376 1377 1378 1379
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
					      u8 *dl_pipe, int *ul_is_polled,
					      int *dl_is_polled)
{
1380 1381 1382
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1383

1384
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1385

1386 1387 1388
	/* polling for received messages not supported */
	*dl_is_polled = 0;

1389 1390
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1391

1392
		if (__le32_to_cpu(entry->service_id) != service_id)
1393
			continue;
1394

1395
		switch (__le32_to_cpu(entry->pipedir)) {
1396 1397 1398 1399
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1400
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1401 1402 1403 1404
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1405
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1406 1407 1408 1409 1410
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1411 1412
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1413 1414 1415 1416
			dl_set = true;
			ul_set = true;
			break;
		}
1417 1418
	}

1419 1420
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1421 1422 1423 1424

	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

1425
	return 0;
1426 1427 1428
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1429
					    u8 *ul_pipe, u8 *dl_pipe)
1430 1431 1432
{
	int ul_is_polled, dl_is_polled;

1433
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1434

1435 1436 1437 1438 1439 1440 1441 1442
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
						 &ul_is_polled,
						 &dl_is_polled);
}

M
Michal Kazior 已提交
1443
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1444
{
M
Michal Kazior 已提交
1445 1446
	u32 val;

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val &= ~CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to mask irq/MSI.
		 */
		 break;
	}
M
Michal Kazior 已提交
1462 1463 1464 1465 1466 1467
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val |= CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to unmask irq/MSI.
		 */
		break;
	}
M
Michal Kazior 已提交
1483
}
1484

M
Michal Kazior 已提交
1485 1486
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1487
	ath10k_ce_disable_interrupts(ar);
1488
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1489 1490 1491 1492 1493 1494 1495
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1496

1497 1498
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1499 1500
}

1501
static void ath10k_pci_irq_enable(struct ath10k *ar)
1502
{
1503
	ath10k_ce_enable_interrupts(ar);
1504
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1505
	ath10k_pci_irq_msi_fw_unmask(ar);
1506 1507 1508 1509
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1510
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1511

1512
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1513

1514
	ath10k_pci_irq_enable(ar);
1515
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1516

J
Janusz Dziedzic 已提交
1517 1518 1519
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1520 1521 1522
	return 0;
}

1523
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1524 1525
{
	struct ath10k *ar;
1526 1527 1528 1529
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1530

1531 1532 1533
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1534

1535
	if (!ce_ring)
1536 1537
		return;

1538 1539
	if (!pci_pipe->buf_sz)
		return;
1540

1541 1542 1543 1544 1545 1546 1547
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1548
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1549
				 skb->len + skb_tailroom(skb),
1550
				 DMA_FROM_DEVICE);
1551
		dev_kfree_skb_any(skb);
1552 1553 1554
	}
}

1555
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1556 1557 1558
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1559 1560 1561 1562 1563
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct ce_desc *ce_desc;
	struct sk_buff *skb;
	int i;
1564

1565 1566 1567 1568
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1569

1570
	if (!ce_ring)
1571 1572
		return;

1573 1574
	if (!pci_pipe->buf_sz)
		return;
1575

1576 1577 1578 1579 1580 1581 1582
	ce_desc = ce_ring->shadow_base;
	if (WARN_ON(!ce_desc))
		return;

	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1583 1584
			continue;

1585 1586
		ce_ring->per_transfer_context[i] = NULL;

1587
		ar_pci->msg_callbacks_current.tx_completion(ar, skb);
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1604
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1605
		struct ath10k_pci_pipe *pipe_info;
1606 1607 1608 1609 1610 1611 1612 1613 1614

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1615
	int i;
1616

1617 1618
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1619 1620
}

1621
static void ath10k_pci_flush(struct ath10k *ar)
1622
{
1623
	ath10k_pci_kill_tasklet(ar);
1624 1625
	ath10k_pci_buffer_cleanup(ar);
}
1626 1627 1628

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1629 1630 1631
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1632
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1633

1634 1635 1636
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1637 1638 1639 1640 1641 1642 1643
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1644
	 */
1645
	ath10k_pci_safe_chip_reset(ar);
1646 1647

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1648
	ath10k_pci_irq_sync(ar);
1649
	ath10k_pci_flush(ar);
1650 1651 1652 1653

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1654 1655 1656 1657 1658 1659 1660
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1661 1662 1663 1664
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1665 1666 1667 1668 1669 1670
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1671 1672
	might_sleep();

1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
1685 1686
	if (ret) {
		ret = -EIO;
1687
		goto err_dma;
1688
	}
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
1700 1701
		if (ret) {
			ret = EIO;
1702
			goto err_req;
1703
		}
1704 1705 1706 1707

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1708
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1709 1710 1711 1712 1713 1714
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1715 1716
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1750
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1751
{
1752 1753 1754 1755 1756 1757 1758 1759
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1760

1761
	xfer->tx_done = true;
1762 1763
}

1764
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1765
{
1766
	struct ath10k *ar = ce_state->ar;
1767 1768 1769 1770 1771 1772 1773 1774 1775
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1776

M
Michal Kazior 已提交
1777 1778 1779
	if (WARN_ON_ONCE(!xfer))
		return;

1780
	if (!xfer->wait_for_resp) {
1781
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1782 1783 1784 1785
		return;
	}

	xfer->resp_len = nbytes;
1786
	xfer->rx_done = true;
1787 1788
}

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1799
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1800 1801 1802 1803
			return 0;

		schedule();
	}
1804

1805 1806
	return -ETIMEDOUT;
}
1807 1808 1809 1810 1811 1812 1813

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1814
	u32 addr, val;
1815

1816 1817 1818 1819
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1820

1821
	return 0;
1822 1823
}

M
Michal Kazior 已提交
1824 1825 1826 1827 1828 1829
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
1830
	case QCA99X0_2_0_DEVICE_ID:
M
Michal Kazior 已提交
1831
		return 1;
M
Michal Kazior 已提交
1832
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
1833 1834 1835 1836
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1837 1838
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1872 1873
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1874
	if (ret != 0) {
1875
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1876 1877 1878 1879 1880
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1881
		ath10k_err(ar, "Invalid pcie state addr\n");
1882 1883 1884
		return ret;
	}

1885
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1886
					  offsetof(struct pcie_state,
1887 1888
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1889
	if (ret != 0) {
1890
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1891 1892 1893 1894 1895
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1896
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1897 1898 1899 1900
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1901
					target_ce_config_wlan,
1902 1903
					sizeof(struct ce_pipe_config) *
					NUM_TARGET_CE_CONFIG_WLAN);
1904 1905

	if (ret != 0) {
1906
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1907 1908 1909
		return ret;
	}

1910
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1911
					  offsetof(struct pcie_state,
1912 1913
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1914
	if (ret != 0) {
1915
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1916 1917 1918 1919 1920
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1921
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1922 1923 1924 1925
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1926 1927
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1928
	if (ret != 0) {
1929
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1930 1931 1932
		return ret;
	}

1933
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1934
					  offsetof(struct pcie_state,
1935 1936
						   config_flags)),
				     &pcie_config_flags);
1937
	if (ret != 0) {
1938
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1939 1940 1941 1942 1943
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

1944 1945 1946 1947
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
1948
	if (ret != 0) {
1949
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1950 1951 1952 1953 1954 1955
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

1956
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
1957
	if (ret != 0) {
1958
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1959 1960 1961 1962 1963 1964
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
M
Michal Kazior 已提交
1965 1966
	ealloc_value |= ((ath10k_pci_get_num_banks(ar) <<
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
1967 1968
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

1969
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
1970
	if (ret != 0) {
1971
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1972 1973 1974 1975 1976 1977
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

1978
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
1979
	if (ret != 0) {
1980
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
1981 1982 1983 1984 1985
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

1986
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
1987
	if (ret != 0) {
1988
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
1989 1990 1991 1992 1993 1994
		return ret;
	}

	return 0;
}

1995
static int ath10k_pci_alloc_pipes(struct ath10k *ar)
1996
{
1997 1998
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
1999 2000 2001
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
2002 2003 2004 2005 2006 2007 2008 2009
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i],
					   ath10k_pci_ce_send_done,
					   ath10k_pci_ce_recv_data);
2010
		if (ret) {
2011
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2012 2013 2014
				   i, ret);
			return ret;
		}
2015 2016

		/* Last CE is Diagnostic Window */
2017
		if (i == CE_DIAG_PIPE) {
2018 2019 2020 2021 2022
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
2023 2024 2025 2026 2027
	}

	return 0;
}

2028
static void ath10k_pci_free_pipes(struct ath10k *ar)
2029 2030
{
	int i;
2031

2032 2033 2034
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
2035

2036
static int ath10k_pci_init_pipes(struct ath10k *ar)
2037
{
2038
	int i, ret;
2039

2040 2041
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
2042
		if (ret) {
2043
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2044
				   i, ret);
2045
			return ret;
2046 2047 2048 2049 2050 2051
		}
	}

	return 0;
}

2052
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2053
{
2054 2055 2056
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
2057

2058 2059 2060
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
2061

2062 2063 2064
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2065 2066
}

2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

2087
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2088 2089 2090
{
	u32 val;

2091
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2092 2093

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2094 2095 2096 2097 2098 2099 2100 2101
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
2102 2103 2104

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
2105

2106 2107 2108 2109 2110
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2111 2112 2113 2114 2115 2116
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

2117
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2118 2119 2120 2121 2122
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
2123

2124 2125 2126 2127 2128
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2129

2130 2131 2132
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
2133

2134
	ath10k_pci_irq_disable(ar);
2135

2136 2137 2138 2139 2140 2141 2142 2143 2144
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2145

2146 2147 2148 2149
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2150

2151 2152 2153 2154 2155
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2156

2157
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2158

2159
	return 0;
2160 2161
}

2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar) || QCA_REV_6174(ar)) {
		return ath10k_pci_warm_reset(ar);
	} else if (QCA_REV_99X0(ar)) {
		ath10k_pci_irq_disable(ar);
		return ath10k_pci_qca99x0_chip_reset(ar);
	} else {
		return -ENOTSUPP;
	}
}

M
Michal Kazior 已提交
2174
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2175 2176 2177 2178
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2179
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
K
Kalle Valo 已提交
2265
			    ret);
M
Michal Kazior 已提交
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2276 2277 2278 2279

	return 0;
}

2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");

	return 0;
}

M
Michal Kazior 已提交
2304 2305 2306 2307 2308 2309
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar))
		return ath10k_pci_qca988x_chip_reset(ar);
	else if (QCA_REV_6174(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
2310 2311
	else if (QCA_REV_99X0(ar))
		return ath10k_pci_qca99x0_chip_reset(ar);
M
Michal Kazior 已提交
2312 2313 2314 2315
	else
		return -ENOTSUPP;
}

2316
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2317
{
J
Janusz Dziedzic 已提交
2318
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2319 2320
	int ret;

2321 2322
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2323 2324 2325 2326 2327
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2338
	ret = ath10k_pci_chip_reset(ar);
2339
	if (ret) {
M
Michal Kazior 已提交
2340 2341 2342 2343 2344 2345
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2346
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2347
		goto err_sleep;
2348
	}
2349

2350
	ret = ath10k_pci_init_pipes(ar);
2351
	if (ret) {
2352
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2353
		goto err_sleep;
2354 2355
	}

M
Michal Kazior 已提交
2356 2357
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2358
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2359
		goto err_ce;
M
Michal Kazior 已提交
2360
	}
2361 2362 2363

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2364
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2365
		goto err_ce;
2366 2367 2368 2369 2370 2371
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2372

2373
err_sleep:
2374 2375 2376
	return ret;
}

2377 2378
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
2379
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2380

2381 2382 2383
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2384 2385
}

M
Michal Kazior 已提交
2386 2387 2388 2389
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2390 2391 2392 2393 2394 2395
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2396

M
Michal Kazior 已提交
2397 2398 2399 2400 2401 2402 2403 2404 2405
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

2406 2407 2408 2409 2410 2411 2412 2413
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2414

2415
	return 0;
M
Michal Kazior 已提交
2416 2417 2418
}
#endif

2419
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2420
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2421
	.diag_read		= ath10k_pci_hif_diag_read,
2422
	.diag_write		= ath10k_pci_diag_write_mem,
2423 2424 2425 2426 2427 2428
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
M
Michal Kazior 已提交
2429
	.set_callbacks		= ath10k_pci_hif_set_callbacks,
2430
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2431 2432
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2433 2434
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2435 2436 2437 2438
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2439 2440 2441 2442
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2443
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2444 2445 2446 2447 2448 2449 2450 2451 2452
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2453
	if (!ath10k_pci_has_fw_crashed(ar)) {
2454
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2455 2456 2457
		return;
	}

2458
	ath10k_pci_irq_disable(ar);
2459 2460
	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2473
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2474 2475
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2511 2512 2513
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2514
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2515 2516 2517 2518 2519 2520 2521
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2522
static void ath10k_pci_tasklet(unsigned long data)
2523 2524
{
	struct ath10k *ar = (struct ath10k *)data;
2525
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2526

2527
	if (ath10k_pci_has_fw_crashed(ar)) {
2528
		ath10k_pci_irq_disable(ar);
2529
		ath10k_pci_fw_crashed_clear(ar);
2530
		ath10k_pci_fw_crashed_dump(ar);
2531 2532 2533
		return;
	}

2534 2535
	ath10k_ce_per_engine_service_any(ar);

2536 2537 2538
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2539 2540
}

M
Michal Kazior 已提交
2541
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2542 2543
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2544
	int ret, i;
2545 2546 2547 2548

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2549
	if (ret) {
2550
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2551
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2552
		return ret;
2553
	}
2554 2555 2556 2557 2558 2559

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2560
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2561 2562
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2563 2564
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2565

M
Michal Kazior 已提交
2566
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2567 2568 2569 2570 2571 2572 2573
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2574
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2575 2576 2577 2578 2579 2580 2581
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2582
	if (ret) {
2583
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2584
			    ar_pci->pdev->irq, ret);
2585 2586 2587 2588 2589 2590
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2591
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2592 2593 2594 2595 2596 2597 2598
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2599
	if (ret) {
2600
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2601
			    ar_pci->pdev->irq, ret);
2602
		return ret;
2603
	}
2604 2605 2606 2607

	return 0;
}

M
Michal Kazior 已提交
2608 2609 2610
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2611

M
Michal Kazior 已提交
2612 2613 2614 2615 2616
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
2617
	default:
M
Michal Kazior 已提交
2618 2619
		return ath10k_pci_request_irq_msix(ar);
	}
2620 2621
}

M
Michal Kazior 已提交
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2634 2635 2636 2637
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2638
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2639
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2640
		     (unsigned long)ar);
2641 2642 2643

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2644
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2645 2646
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2647 2648 2649 2650 2651 2652
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2653

M
Michal Kazior 已提交
2654
	ath10k_pci_init_irq_tasklets(ar);
2655

2656
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2657 2658
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2659

M
Michal Kazior 已提交
2660
	/* Try MSI-X */
M
Michal Kazior 已提交
2661
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2662
		ar_pci->num_msi_intrs = MSI_ASSIGN_CE_MAX + 1;
2663
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2664
					   ar_pci->num_msi_intrs);
2665
		if (ret > 0)
2666
			return 0;
2667

2668
		/* fall-through */
2669 2670
	}

M
Michal Kazior 已提交
2671
	/* Try MSI */
2672 2673 2674
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2675
		if (ret == 0)
2676
			return 0;
2677

2678
		/* fall-through */
2679 2680
	}

M
Michal Kazior 已提交
2681 2682 2683 2684 2685 2686 2687 2688 2689
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2690

M
Michal Kazior 已提交
2691 2692 2693 2694
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2695 2696
}

2697
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2698
{
M
Michal Kazior 已提交
2699 2700
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2701 2702
}

M
Michal Kazior 已提交
2703
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2704 2705 2706
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2707 2708
	switch (ar_pci->num_msi_intrs) {
	case 0:
2709
		ath10k_pci_deinit_irq_legacy(ar);
2710
		break;
2711 2712
	default:
		pci_disable_msi(ar_pci->pdev);
2713
		break;
M
Michal Kazior 已提交
2714 2715
	}

2716
	return 0;
2717 2718
}

2719
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2720 2721
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2722 2723
	unsigned long timeout;
	u32 val;
2724

2725
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2726

2727 2728 2729 2730 2731
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2732 2733
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2734

2735 2736 2737 2738
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2739 2740 2741 2742
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2743 2744 2745
		if (val & FW_IND_INITIALIZED)
			break;

2746 2747
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2748
			ath10k_pci_enable_legacy_irq(ar);
2749

2750
		mdelay(10);
2751
	} while (time_before(jiffies, timeout));
2752

2753
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2754
	ath10k_pci_irq_msi_fw_mask(ar);
2755

2756
	if (val == 0xffffffff) {
2757
		ath10k_err(ar, "failed to read device register, device is gone\n");
2758
		return -EIO;
2759 2760
	}

2761
	if (val & FW_IND_EVENT_PENDING) {
2762
		ath10k_warn(ar, "device has crashed during init\n");
2763
		return -ECOMM;
2764 2765
	}

2766
	if (!(val & FW_IND_INITIALIZED)) {
2767
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2768
			   val);
2769
		return -ETIMEDOUT;
2770 2771
	}

2772
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2773
	return 0;
2774 2775
}

2776
static int ath10k_pci_cold_reset(struct ath10k *ar)
2777 2778 2779
{
	u32 val;

2780
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2781

B
Ben Greear 已提交
2782 2783 2784 2785 2786 2787
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2788
	/* Put Target, including PCIe, into RESET. */
2789
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2790
	val |= 1;
2791
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2792

2793 2794 2795 2796 2797 2798
	/* After writing into SOC_GLOBAL_RESET to put device into
	 * reset and pulling out of reset pcie may not be stable
	 * for any immediate pcie register access and cause bus error,
	 * add delay before any pcie access request to fix this issue.
	 */
	msleep(20);
2799 2800 2801

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2802
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2803

2804
	msleep(20);
2805

2806
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2807

2808
	return 0;
2809 2810
}

2811
static int ath10k_pci_claim(struct ath10k *ar)
2812
{
2813 2814 2815
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
2816 2817 2818 2819 2820

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2821
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2822
		return ret;
2823 2824 2825 2826
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2827
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2828
			   ret);
2829 2830 2831
		goto err_device;
	}

2832
	/* Target expects 32 bit DMA. Enforce it. */
2833 2834
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2835
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2836 2837 2838 2839 2840
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2841
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2842
			   ret);
2843 2844 2845 2846 2847 2848
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
2849
	ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
2850 2851
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2852
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2853 2854 2855 2856
		ret = -EIO;
		goto err_master;
	}

2857
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

2900 2901 2902 2903 2904 2905
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
2906
	enum ath10k_hw_rev hw_rev;
2907 2908
	u32 chip_id;

M
Michal Kazior 已提交
2909 2910 2911 2912
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
		break;
M
Michal Kazior 已提交
2913
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
2914 2915 2916
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
		break;
2917 2918 2919
	case QCA99X0_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA99X0;
		break;
M
Michal Kazior 已提交
2920 2921 2922 2923 2924 2925 2926
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
2927
	if (!ar) {
2928
		dev_err(&pdev->dev, "failed to allocate core\n");
2929 2930 2931
		return -ENOMEM;
	}

2932 2933
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");

2934 2935 2936 2937
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
M
Michal Kazior 已提交
2938
	ar->dev_id = pci_dev->device;
2939

2940 2941 2942 2943 2944 2945
	if (pdev->subsystem_vendor || pdev->subsystem_device)
		scnprintf(ar->spec_board_id, sizeof(ar->spec_board_id),
			  "%04x:%04x:%04x:%04x",
			  pdev->vendor, pdev->device,
			  pdev->subsystem_vendor, pdev->subsystem_device);

2946
	spin_lock_init(&ar_pci->ce_lock);
2947 2948
	spin_lock_init(&ar_pci->ps_lock);

2949 2950
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2951 2952
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
2953

2954
	ret = ath10k_pci_claim(ar);
2955
	if (ret) {
2956
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2957
		goto err_core_destroy;
2958 2959
	}

2960
	ret = ath10k_pci_alloc_pipes(ar);
2961
	if (ret) {
2962 2963
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2964
		goto err_sleep;
2965 2966
	}

2967
	ath10k_pci_ce_deinit(ar);
M
Michal Kazior 已提交
2968
	ath10k_pci_irq_disable(ar);
2969

2970
	ret = ath10k_pci_init_irq(ar);
2971
	if (ret) {
2972
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2973
		goto err_free_pipes;
2974 2975
	}

2976
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
2977 2978 2979
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

2980 2981
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
2982
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
2983 2984 2985
		goto err_deinit_irq;
	}

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
3001
		goto err_free_irq;
3002 3003
	}

3004
	ret = ath10k_core_register(ar, chip_id);
3005
	if (ret) {
3006
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
3007
		goto err_free_irq;
3008 3009 3010 3011
	}

	return 0;

3012 3013
err_free_irq:
	ath10k_pci_free_irq(ar);
3014
	ath10k_pci_kill_tasklet(ar);
3015

3016 3017 3018
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

3019 3020
err_free_pipes:
	ath10k_pci_free_pipes(ar);
3021

3022
err_sleep:
3023
	ath10k_pci_sleep_sync(ar);
3024 3025
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
3026
err_core_destroy:
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

3037
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
3048
	ath10k_pci_free_irq(ar);
3049
	ath10k_pci_kill_tasklet(ar);
3050 3051
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
3052
	ath10k_pci_free_pipes(ar);
3053
	ath10k_pci_sleep_sync(ar);
3054
	ath10k_pci_release(ar);
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
3073 3074
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
3090 3091

/* QCA988x 2.0 firmware files */
3092 3093 3094
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3095
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
3096
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3097
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3098 3099 3100

/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3101
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3102 3103 3104 3105
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3106
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3107
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);