perf_counter.c 40.5 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
22
#include <linux/highmem.h>
I
Ingo Molnar 已提交
23 24

#include <asm/apic.h>
25
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
26
#include <asm/nmi.h>
I
Ingo Molnar 已提交
27

28
static u64 perf_counter_mask __read_mostly;
29

I
Ingo Molnar 已提交
30
struct cpu_hw_counters {
31
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
32 33
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
34
	unsigned long		interrupts;
35
	int			enabled;
I
Ingo Molnar 已提交
36 37 38
};

/*
39
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
40
 */
41
struct x86_pmu {
42 43
	const char	*name;
	int		version;
44
	int		(*handle_irq)(struct pt_regs *);
45 46
	void		(*disable_all)(void);
	void		(*enable_all)(void);
47
	void		(*enable)(struct hw_perf_counter *, int);
48
	void		(*disable)(struct hw_perf_counter *, int);
49 50
	unsigned	eventsel;
	unsigned	perfctr;
51 52
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
53
	int		max_events;
54 55 56 57
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
58
	u64		max_period;
59
	u64		intel_ctrl;
60 61
};

62
static struct x86_pmu x86_pmu __read_mostly;
63

64 65 66
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
67

68 69 70
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
71
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
72
{
73 74 75 76 77 78 79
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
80 81
};

82
static u64 intel_pmu_event_map(int event)
83 84 85
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
86

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
/*
 * Generalized hw caching related event table, filled
 * in on a per model basis. A value of 0 means
 * 'not supported', -1 means 'event makes no sense on
 * this CPU', any other value means the raw event
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

static const u64 nehalem_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
123
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
124 125 126 127 128 129 130 131 132 133 134
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
135
 [ C(LL  ) ] = {
136 137 138 139 140 141 142 143 144
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
145 146
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
166
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

static const u64 core2_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
226
 [ C(LL  ) ] = {
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
282 283 284 285 286 287 288
};

static const u64 atom_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
289 290 291 292 293 294
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
295
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
296 297 298 299 300 301 302 303 304
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
305 306
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
307 308 309 310 311 312 313 314 315 316
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
317
 [ C(LL  ) ] = {
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
333
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
334 335 336
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
337
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
373 374
};

375
static u64 intel_pmu_raw_event(u64 event)
376
{
377 378
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
379 380
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
381
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
382

383
#define CORE_EVNTSEL_MASK		\
384 385
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
386 387
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
388 389 390 391 392
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

393
static const u64 amd_hw_cache_event_ids
394 395 396 397 398 399
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
400 401
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
402 403
	},
	[ C(OP_WRITE) ] = {
404
		[ C(RESULT_ACCESS) ] = 0x0042, /* Data Cache Refills from L2 */
405 406 407
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
408 409
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
410 411 412 413 414 415 416 417 418 419 420 421
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
422
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
423 424 425
		[ C(RESULT_MISS)   ] = 0,
	},
 },
426
 [ C(LL  ) ] = {
427
	[ C(OP_READ) ] = {
428 429
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
430 431
	},
	[ C(OP_WRITE) ] = {
432
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
433 434 435 436 437 438 439 440 441
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
442 443
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

484 485 486
/*
 * AMD Performance Monitor K7 and later.
 */
487
static const u64 amd_perfmon_event_map[] =
488
{
489 490 491 492 493 494
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
495 496
};

497
static u64 amd_pmu_event_map(int event)
498 499 500 501
{
	return amd_perfmon_event_map[event];
}

502
static u64 amd_pmu_raw_event(u64 event)
503
{
504 505
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
506 507
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
508
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
509 510 511 512

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
513 514
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
515 516 517 518 519
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

520 521 522 523 524
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
525
static u64
526 527 528
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
529 530 531
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
554
	 * of the count.
555
	 */
556 557
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
558 559 560

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
561 562

	return new_raw_count;
563 564
}

565
static atomic_t active_counters;
P
Peter Zijlstra 已提交
566 567 568 569 570 571 572 573 574
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

575
	for (i = 0; i < x86_pmu.num_counters; i++) {
576
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
577 578 579
			goto perfctr_fail;
	}

580
	for (i = 0; i < x86_pmu.num_counters; i++) {
581
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
582 583 584 585 586 587 588
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
589
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
590

591
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
592 593 594

perfctr_fail:
	for (i--; i >= 0; i--)
595
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
596 597 598 599 600 601 602 603 604 605 606

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

607
	for (i = 0; i < x86_pmu.num_counters; i++) {
608 609
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
610 611 612 613 614 615 616 617
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
618
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
619 620 621 622 623
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

624 625 626 627 628
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static inline int
set_ext_hw_attr(struct hw_perf_counter *hwc, struct perf_counter_attr *attr)
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
662
/*
663
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
664
 */
I
Ingo Molnar 已提交
665
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
666
{
667
	struct perf_counter_attr *attr = &counter->attr;
I
Ingo Molnar 已提交
668
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
669
	int err;
I
Ingo Molnar 已提交
670

671 672
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
673

P
Peter Zijlstra 已提交
674
	err = 0;
675
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
676
		mutex_lock(&pmc_reserve_mutex);
677
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
678 679
			err = -EBUSY;
		else
680
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
681 682 683 684 685
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
686
	/*
687
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
688 689
	 * (keep 'enabled' bit clear for now)
	 */
690
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
691 692

	/*
693
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
694
	 */
695
	if (!attr->exclude_user)
696
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
697
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
698
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
699

700
	if (!hwc->sample_period) {
701
		hwc->sample_period = x86_pmu.max_period;
702
		hwc->last_period = hwc->sample_period;
703 704
		atomic64_set(&hwc->period_left, hwc->sample_period);
	}
705

706
	counter->destroy = hw_perf_counter_destroy;
I
Ingo Molnar 已提交
707 708

	/*
709
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
710
	 */
711 712
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
713
		return 0;
I
Ingo Molnar 已提交
714 715
	}

716 717 718 719 720 721 722 723 724
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
	/*
	 * The generic map:
	 */
	hwc->config |= x86_pmu.event_map(attr->config);
P
Peter Zijlstra 已提交
725

I
Ingo Molnar 已提交
726 727 728
	return 0;
}

729
static void intel_pmu_disable_all(void)
730
{
731
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
732
}
733

734
static void amd_pmu_disable_all(void)
735
{
736
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
737 738 739 740
	int idx;

	if (!cpuc->enabled)
		return;
741 742

	cpuc->enabled = 0;
743 744
	/*
	 * ensure we write the disable before we start disabling the
745 746
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
747
	 */
748
	barrier();
749

750
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
751 752
		u64 val;

753
		if (!test_bit(idx, cpuc->active_mask))
754
			continue;
755
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
756 757 758 759
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
760 761 762
	}
}

763
void hw_perf_disable(void)
764
{
765
	if (!x86_pmu_initialized())
766 767
		return;
	return x86_pmu.disable_all();
768
}
I
Ingo Molnar 已提交
769

770
static void intel_pmu_enable_all(void)
771
{
772
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
773 774
}

775
static void amd_pmu_enable_all(void)
776
{
777
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
778 779
	int idx;

780
	if (cpuc->enabled)
781 782
		return;

783 784 785
	cpuc->enabled = 1;
	barrier();

786
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
787
		u64 val;
788

789
		if (!test_bit(idx, cpuc->active_mask))
790 791 792 793 794 795
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
796 797 798
	}
}

799
void hw_perf_enable(void)
800
{
801
	if (!x86_pmu_initialized())
802
		return;
803
	x86_pmu.enable_all();
804 805
}

806
static inline u64 intel_pmu_get_status(void)
807 808 809
{
	u64 status;

810
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
811

812
	return status;
813 814
}

815
static inline void intel_pmu_ack_status(u64 ack)
816 817 818 819
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

820
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
821
{
822 823 824
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
825 826
}

827
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
828
{
829 830 831
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
832 833
}

834
static inline void
835
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
836 837 838 839 840 841 842 843 844 845 846 847
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

848
static inline void
849
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
850
{
851 852 853 854 855 856 857 858 859 860 861 862
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
863 864
}

865
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
866

867 868 869 870
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
871
static int
872
x86_perf_counter_set_period(struct perf_counter *counter,
873
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
874
{
875
	s64 left = atomic64_read(&hwc->period_left);
876 877
	s64 period = hwc->sample_period;
	int err, ret = 0;
878 879 880 881 882 883 884

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
885
		hwc->last_period = period;
886
		ret = 1;
887 888 889 890 891
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
892
		hwc->last_period = period;
893
		ret = 1;
894
	}
895 896 897 898 899
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
900

901 902 903
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

904 905 906 907 908 909
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
910
	atomic64_set(&hwc->prev_count, (u64)-left);
911

912
	err = checking_wrmsrl(hwc->counter_base + idx,
913
			     (u64)(-left) & x86_pmu.counter_mask);
914 915

	return ret;
916 917 918
}

static inline void
919
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
920 921 922 923 924 925
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
926 927 928
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
929
	 */
930 931 932
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
933 934 935 936 937 938 939 940 941
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
942 943
}

944
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
945
{
946 947 948 949 950 951 952 953 954 955 956 957 958 959
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
960
	else
961
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
962 963
}

964 965
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
966
{
967 968
	unsigned int event;

969
	if (!x86_pmu.num_counters_fixed)
970 971
		return -1;

972 973 974 975 976 977 978
	/*
	 * Quirk, IA32_FIXED_CTRs do not work on current Atom processors:
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
					boot_cpu_data.x86_model == 28)
		return -1;

979 980
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

981
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_INSTRUCTIONS)))
982
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
983
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_CPU_CYCLES)))
984
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
985
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_BUS_CYCLES)))
986 987
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

988 989 990
	return -1;
}

991 992 993
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
994
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
995 996 997
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
998
	int idx;
I
Ingo Molnar 已提交
999

1000 1001 1002 1003 1004 1005
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
1006
		if (test_and_set_bit(idx, cpuc->used_mask))
1007
			goto try_generic;
1008

1009 1010 1011 1012 1013 1014 1015
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1016
		hwc->idx = idx;
1017 1018 1019
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
1020
		if (test_and_set_bit(idx, cpuc->used_mask)) {
1021
try_generic:
1022
			idx = find_first_zero_bit(cpuc->used_mask,
1023 1024
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
1025 1026
				return -EAGAIN;

1027
			set_bit(idx, cpuc->used_mask);
1028 1029
			hwc->idx = idx;
		}
1030 1031
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
1032 1033
	}

1034
	perf_counters_lapic_init();
1035

1036
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1037

1038
	cpuc->counters[idx] = counter;
1039
	set_bit(idx, cpuc->active_mask);
1040

1041
	x86_perf_counter_set_period(counter, hwc, idx);
1042
	x86_pmu.enable(hwc, idx);
1043 1044

	return 0;
I
Ingo Molnar 已提交
1045 1046
}

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
1059 1060
void perf_counter_print_debug(void)
{
1061
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1062
	struct cpu_hw_counters *cpuc;
1063
	unsigned long flags;
1064 1065
	int cpu, idx;

1066
	if (!x86_pmu.num_counters)
1067
		return;
I
Ingo Molnar 已提交
1068

1069
	local_irq_save(flags);
I
Ingo Molnar 已提交
1070 1071

	cpu = smp_processor_id();
1072
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1073

1074
	if (x86_pmu.version >= 2) {
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1085
	}
1086
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
1087

1088
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1089 1090
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1091

1092
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
1093

1094
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1095
			cpu, idx, pmc_ctrl);
1096
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1097
			cpu, idx, pmc_count);
1098
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1099
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1100
	}
1101
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1102 1103
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1104
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1105 1106
			cpu, idx, pmc_count);
	}
1107
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1108 1109
}

1110
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1111 1112 1113
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1114
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1115

1116 1117 1118 1119
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1120
	clear_bit(idx, cpuc->active_mask);
1121
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1122

1123 1124 1125 1126
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
1127
	barrier();
I
Ingo Molnar 已提交
1128

1129 1130 1131 1132 1133
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
1134
	cpuc->counters[idx] = NULL;
1135
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
1136 1137
}

1138
/*
1139 1140
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
1141
 */
1142
static int intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
1143 1144 1145
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;
1146
	int ret;
I
Ingo Molnar 已提交
1147

1148
	x86_perf_counter_update(counter, hwc, idx);
1149
	ret = x86_perf_counter_set_period(counter, hwc, idx);
1150

1151
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
1152
		intel_pmu_enable_counter(hwc, idx);
1153 1154

	return ret;
I
Ingo Molnar 已提交
1155 1156
}

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
static void intel_pmu_reset(void)
{
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}

	local_irq_restore(flags);
}


I
Ingo Molnar 已提交
1181 1182 1183 1184
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1185
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1186
{
1187
	struct perf_sample_data data;
1188 1189
	struct cpu_hw_counters *cpuc;
	int bit, cpu, loops;
1190
	u64 ack, status;
1191

1192 1193 1194
	data.regs = regs;
	data.addr = 0;

1195 1196
	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1197

1198
	perf_disable();
1199
	status = intel_pmu_get_status();
1200 1201 1202 1203
	if (!status) {
		perf_enable();
		return 0;
	}
1204

1205
	loops = 0;
I
Ingo Molnar 已提交
1206
again:
1207 1208
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
1209
		perf_counter_print_debug();
1210 1211
		intel_pmu_reset();
		perf_enable();
1212 1213 1214
		return 1;
	}

1215
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
1216
	ack = status;
1217
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
1218
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
1219 1220

		clear_bit(bit, (unsigned long *) &status);
1221
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
1222 1223
			continue;

1224 1225 1226
		if (!intel_pmu_save_and_restart(counter))
			continue;

1227 1228
		data.period = counter->hw.last_period;

1229
		if (perf_counter_overflow(counter, 1, &data))
1230
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
1231 1232
	}

1233
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
1234 1235 1236 1237

	/*
	 * Repeat if there is more work to be done:
	 */
1238
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
1239 1240
	if (status)
		goto again;
1241

1242
	perf_enable();
1243 1244

	return 1;
1245 1246
}

1247
static int amd_pmu_handle_irq(struct pt_regs *regs)
1248
{
1249
	struct perf_sample_data data;
1250
	struct cpu_hw_counters *cpuc;
1251 1252
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
1253
	int cpu, idx, handled = 0;
1254 1255
	u64 val;

1256 1257 1258
	data.regs = regs;
	data.addr = 0;

1259 1260
	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
1261

1262
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1263
		if (!test_bit(idx, cpuc->active_mask))
1264
			continue;
1265

1266 1267
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
1268

1269
		val = x86_perf_counter_update(counter, hwc, idx);
1270
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
1271
			continue;
1272

1273 1274 1275 1276 1277 1278
		/*
		 * counter overflow
		 */
		handled		= 1;
		data.period	= counter->hw.last_period;

1279 1280 1281
		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

1282
		if (perf_counter_overflow(counter, 1, &data))
1283 1284
			amd_pmu_disable_counter(hwc, idx);
	}
1285

1286 1287 1288
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1289 1290
	return handled;
}
1291

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

1306
void perf_counters_lapic_init(void)
I
Ingo Molnar 已提交
1307
{
1308
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
1309
		return;
1310

I
Ingo Molnar 已提交
1311
	/*
1312
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1313
	 */
1314
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1315 1316 1317 1318 1319 1320 1321 1322
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1323

1324
	if (!atomic_read(&active_counters))
1325 1326
		return NOTIFY_DONE;

1327 1328 1329 1330
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1331

1332
	default:
I
Ingo Molnar 已提交
1333
		return NOTIFY_DONE;
1334
	}
I
Ingo Molnar 已提交
1335 1336 1337 1338

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1339 1340 1341 1342 1343 1344 1345
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1346
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1347

1348
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1349 1350 1351
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
1352 1353 1354
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
1355 1356
};

1357
static struct x86_pmu intel_pmu = {
1358
	.name			= "Intel",
1359
	.handle_irq		= intel_pmu_handle_irq,
1360 1361
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
1362 1363
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
1364 1365
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
1366 1367
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
1368
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
1369 1370 1371 1372 1373 1374
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
1375 1376
};

1377
static struct x86_pmu amd_pmu = {
1378
	.name			= "AMD",
1379
	.handle_irq		= amd_pmu_handle_irq,
1380 1381
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
1382 1383
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
1384 1385
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
1386 1387
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
1388
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
1389 1390 1391
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
1392 1393
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
1394 1395
};

1396
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
1397
{
1398
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
1399
	union cpuid10_eax eax;
1400
	unsigned int unused;
1401
	unsigned int ebx;
1402
	int version;
I
Ingo Molnar 已提交
1403

1404
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
1405
		return -ENODEV;
1406

I
Ingo Molnar 已提交
1407 1408 1409 1410
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
1411
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
1412
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
1413
		return -ENODEV;
I
Ingo Molnar 已提交
1414

1415 1416
	version = eax.split.version_id;
	if (version < 2)
1417
		return -ENODEV;
1418

1419 1420 1421 1422 1423
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
	x86_pmu.num_counters		= eax.split.num_counters;
	x86_pmu.counter_bits		= eax.split.bit_width;
	x86_pmu.counter_mask		= (1ULL << eax.split.bit_width) - 1;
1424 1425 1426 1427 1428

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
1429
	x86_pmu.num_counters_fixed	= max((int)edx.split.num_counters_fixed, 3);
1430

1431 1432
	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);

1433
	/*
1434
	 * Install the hw-cache-events table:
1435 1436
	 */
	switch (boot_cpu_data.x86_model) {
1437 1438 1439 1440
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
1441
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
1442
		       sizeof(hw_cache_event_ids));
1443

1444
		pr_cont("Core2 events, ");
1445 1446 1447 1448
		break;
	default:
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
1449
		       sizeof(hw_cache_event_ids));
1450

1451
		pr_cont("Nehalem/Corei7 events, ");
1452 1453 1454
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
1455
		       sizeof(hw_cache_event_ids));
1456

1457
		pr_cont("Atom events, ");
1458 1459
		break;
	}
1460
	return 0;
1461 1462
}

1463
static int amd_pmu_init(void)
1464
{
1465 1466 1467 1468
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

1469
	x86_pmu = amd_pmu;
1470

1471 1472 1473
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
1474

1475
	return 0;
1476 1477
}

1478 1479
void __init init_hw_perf_counters(void)
{
1480 1481
	int err;

1482 1483
	pr_info("Performance Counters: ");

1484 1485
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1486
		err = intel_pmu_init();
1487
		break;
1488
	case X86_VENDOR_AMD:
1489
		err = amd_pmu_init();
1490
		break;
1491 1492
	default:
		return;
1493
	}
1494 1495
	if (err != 0) {
		pr_cont("no PMU driver, software counters only.\n");
1496
		return;
1497
	}
1498

1499
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1500

1501 1502
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1503
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1504
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1505
	}
1506 1507
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1508

1509 1510
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1511
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1512
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1513
	}
1514

1515 1516
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1517

1518
	perf_counters_lapic_init();
I
Ingo Molnar 已提交
1519
	register_die_notifier(&perf_counter_nmi_notifier);
1520 1521 1522 1523 1524 1525 1526 1527

	pr_info("... version:                 %d\n",     x86_pmu.version);
	pr_info("... bit width:               %d\n",     x86_pmu.counter_bits);
	pr_info("... generic counters:        %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:              %016Lx\n", x86_pmu.counter_mask);
	pr_info("... max period:              %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose counters:  %d\n",     x86_pmu.num_counters_fixed);
	pr_info("... counter mask:            %016Lx\n", perf_counter_mask);
I
Ingo Molnar 已提交
1528
}
I
Ingo Molnar 已提交
1529

1530
static inline void x86_pmu_read(struct perf_counter *counter)
1531 1532 1533 1534
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1535 1536 1537 1538
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
1539
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1540 1541
};

1542
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1543 1544 1545 1546 1547
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1548
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1549

1550
	return &pmu;
I
Ingo Molnar 已提交
1551
}
1552 1553 1554 1555 1556 1557

/*
 * callchain support
 */

static inline
1558
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1559
{
1560
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1581 1582
	/* Process all stacks: */
	return 0;
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

1600 1601
#include "../dumpstack.h"

1602 1603 1604
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1605
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1606
	callchain_store(entry, regs->ip);
1607

1608
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1609 1610
}

1611 1612 1613 1614 1615
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
1616
{
1617 1618 1619 1620 1621
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
1622 1623
	int ret;

1624 1625 1626 1627
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
1628

1629 1630
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
1631

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
1653 1654 1655 1656 1657 1658 1659 1660
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1661 1662 1663
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1664
	fp = (void __user *)regs->bp;
1665

1666
	callchain_store(entry, PERF_CONTEXT_USER);
1667 1668
	callchain_store(entry, regs->ip);

1669
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1670
		frame.next_frame	     = NULL;
1671 1672 1673 1674 1675
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

1676
		if ((unsigned long)fp < regs->sp)
1677 1678 1679
			break;

		callchain_store(entry, frame.return_address);
1680
		fp = frame.next_frame;
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}