ixgbe.h 28.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

32
#include <linux/bitops.h>
33 34 35
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
36
#include <linux/cpumask.h>
37
#include <linux/aer.h>
38
#include <linux/if_vlan.h>
39
#include <linux/jiffies.h>
40

41
#include <linux/timecounter.h>
42 43 44
#include <linux/net_tstamp.h>
#include <linux/ptp_clock_kernel.h>

45 46
#include "ixgbe_type.h"
#include "ixgbe_common.h"
47
#include "ixgbe_dcb.h"
48 49 50 51
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52
#ifdef CONFIG_IXGBE_DCA
53 54
#include <linux/dca.h>
#endif
55

56
#include <net/busy_poll.h>
57

58
#ifdef CONFIG_NET_RX_BUSY_POLL
59
#define BP_EXTENDED_STATS
60
#endif
61 62 63
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
64 65

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
66
#define IXGBE_DEFAULT_TXD		    512
67
#define IXGBE_DEFAULT_TX_WORK		    256
68 69 70
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

71
#if (PAGE_SIZE < 8192)
J
Jesse Brandeburg 已提交
72
#define IXGBE_DEFAULT_RXD		    512
73 74 75
#else
#define IXGBE_DEFAULT_RXD		    128
#endif
76 77 78
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

79 80
#define IXGBE_ETH_P_LLDP		 0x88CC

81
/* flow control */
82
#define IXGBE_MIN_FCRTL			   0x40
83
#define IXGBE_MAX_FCRTL			0x7FF80
84
#define IXGBE_MIN_FCRTH			  0x600
85
#define IXGBE_MAX_FCRTH			0x7FFF0
86
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
87 88 89 90
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
91
#define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
92 93 94
#define IXGBE_RXBUFFER_2K    2048
#define IXGBE_RXBUFFER_3K    3072
#define IXGBE_RXBUFFER_4K    4096
95
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
96

97
/*
98 99 100 101 102 103
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
 * this adds up to 448 bytes of extra data.
 *
 * Since netdev_alloc_skb now allocates a page fragment we can use a value
 * of 256 and the resultant skb will have a truesize of 960 or less.
104
 */
105
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
106 107 108 109

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
enum ixgbe_tx_flags {
	/* cmd_type flags */
	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
	IXGBE_TX_FLAGS_TSO	= 0x02,
	IXGBE_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IXGBE_TX_FLAGS_CC	= 0x08,
	IXGBE_TX_FLAGS_IPV4	= 0x10,
	IXGBE_TX_FLAGS_CSUM	= 0x20,

	/* software defined flags */
	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
	IXGBE_TX_FLAGS_FCOE	= 0x80,
};

/* VLAN info */
127
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
128 129
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
130 131
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

132 133 134 135
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
136
#define IXGBE_MAX_PF_MACVLANS           15
137
#define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
138 139
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
140 141 142 143 144 145 146 147

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
148 149 150
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
151
	u16 tx_rate;
152 153
	u16 vlan_count;
	u8 spoofchk_enabled;
154
	bool rss_query_enabled;
155
	unsigned int vf_api;
156 157
};

G
Greg Rose 已提交
158 159 160 161 162 163 164 165
struct vf_macvlans {
	struct list_head l;
	int vf;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

166 167 168 169 170
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
171
#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
172

173 174 175
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
176
	union ixgbe_adv_tx_desc *next_to_watch;
177
	unsigned long time_stamp;
178 179 180
	struct sk_buff *skb;
	unsigned int bytecount;
	unsigned short gso_segs;
181
	__be16 protocol;
182 183
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
184
	u32 tx_flags;
185 186 187 188 189 190
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
191
	unsigned int page_offset;
192 193 194 195 196
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
197
#ifdef BP_EXTENDED_STATS
198 199 200
	u64 yields;
	u64 misses;
	u64 cleaned;
201
#endif  /* BP_EXTENDED_STATS */
202 203
};

204 205 206
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
207
	u64 tx_done_old;
208 209 210 211 212 213 214 215
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
216
	u64 csum_err;
217 218
};

219
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
220
	__IXGBE_TX_FDIR_INIT_DONE,
221
	__IXGBE_TX_XPS_INIT_DONE,
A
Alexander Duyck 已提交
222
	__IXGBE_TX_DETECT_HANG,
223
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
224
	__IXGBE_RX_RSC_ENABLED,
225
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
226
	__IXGBE_RX_FCOE,
A
Alexander Duyck 已提交
227 228
};

229 230 231 232 233 234 235 236 237
struct ixgbe_fwd_adapter {
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	struct net_device *netdev;
	struct ixgbe_adapter *real_adapter;
	unsigned int tx_base_queue;
	unsigned int rx_base_queue;
	int pool;
};

A
Alexander Duyck 已提交
238 239 240 241 242 243 244 245 246 247 248 249
#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
250
struct ixgbe_ring {
251
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
252 253 254
	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
	struct net_device *netdev;	/* netdev ring belongs to */
	struct device *dev;		/* device for DMA mapping */
255
	struct ixgbe_fwd_adapter *l2_accel_priv;
256 257 258 259 260
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
261
	unsigned long state;
262
	u8 __iomem *tail;
263 264
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
265

266 267 268
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
269 270 271 272 273
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
274 275 276
	u16 next_to_use;
	u16 next_to_clean;

277
	union {
278
		u16 next_to_alloc;
279 280 281 282 283
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
	};
284

285
	u8 dcb_tc;
286
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
287
	struct u64_stats_sync syncp;
288 289 290 291
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
J
Jesse Brandeburg 已提交
292
} ____cacheline_internodealigned_in_smp;
293

294 295
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
296
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
297
	RING_F_RSS,
298
	RING_F_FDIR,
299 300 301
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
302 303 304 305

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

306 307 308 309 310 311 312 313 314 315 316
#define IXGBE_MAX_RSS_INDICES		16
#define IXGBE_MAX_RSS_INDICES_X550	64
#define IXGBE_MAX_VMDQ_INDICES		64
#define IXGBE_MAX_FDIR_INDICES		63	/* based on q_vector limit */
#define IXGBE_MAX_FCOE_INDICES		8
#define MAX_RX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
#define MAX_TX_QUEUES			(IXGBE_MAX_FDIR_INDICES + 1)
#define IXGBE_MAX_L2A_QUEUES		4
#define IXGBE_BAD_L2A_QUEUE		3
#define IXGBE_MAX_MACVLANS		31
#define IXGBE_MAX_DCBMACVLANS		8
317

318
struct ixgbe_ring_feature {
319 320
	u16 limit;	/* upper limit on feature indices */
	u16 indices;	/* current value of indices */
321 322
	u16 mask;	/* Mask used for feature to ring mapping */
	u16 offset;	/* offset to start of feature */
J
Jesse Brandeburg 已提交
323
} ____cacheline_internodealigned_in_smp;
324

325 326 327 328
#define IXGBE_82599_VMDQ_8Q_MASK 0x78
#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
#define IXGBE_82599_VMDQ_2Q_MASK 0x7E

329 330 331 332 333
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
334
static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
335
{
336 337 338 339 340 341
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
					    IXGBE_RXBUFFER_3K;
#endif
	return IXGBE_RXBUFFER_2K;
342
}
343 344 345 346 347 348

static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? 1 : 0;
349
#endif
350 351
	return 0;
}
352 353
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))

354
struct ixgbe_ring_container {
355
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
356 357 358
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
359 360 361
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
362

363 364 365 366
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

367
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
368
			      ? 8 : 1)
369 370
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

371
/* MAX_Q_VECTORS of these are allocated,
372 373 374 375
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
376 377 378
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
379 380 381 382
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
383
	struct ixgbe_ring_container rx, tx;
384 385

	struct napi_struct napi;
386 387 388
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
389
	char name[IFNAMSIZ + 9];
390

391
#ifdef CONFIG_NET_RX_BUSY_POLL
392
	atomic_t state;
393
#endif  /* CONFIG_NET_RX_BUSY_POLL */
394

395 396
	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
397
};
398

399
#ifdef CONFIG_NET_RX_BUSY_POLL
400 401 402 403 404 405 406
enum ixgbe_qv_state_t {
	IXGBE_QV_STATE_IDLE = 0,
	IXGBE_QV_STATE_NAPI,
	IXGBE_QV_STATE_POLL,
	IXGBE_QV_STATE_DISABLE
};

407 408
static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
{
409 410
	/* reset state to idle */
	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
411 412 413 414 415
}

/* called from the device poll routine to get ownership of a q_vector */
static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
{
416 417
	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
				IXGBE_QV_STATE_NAPI);
418
#ifdef BP_EXTENDED_STATS
419
	if (rc != IXGBE_QV_STATE_IDLE)
420 421
		q_vector->tx.ring->stats.yields++;
#endif
422 423

	return rc == IXGBE_QV_STATE_IDLE;
424 425 426
}

/* returns true is someone tried to get the qv while napi had it */
427
static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
428
{
429 430 431 432 433 434 435 436
	WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);

	/* flush any outstanding Rx frames */
	if (q_vector->napi.gro_list)
		napi_gro_flush(&q_vector->napi, false);

	/* reset state to idle */
	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
437 438 439 440 441
}

/* called from ixgbe_low_latency_poll() */
static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
{
442 443
	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
				IXGBE_QV_STATE_POLL);
444
#ifdef BP_EXTENDED_STATS
445 446
	if (rc != IXGBE_QV_STATE_IDLE)
		q_vector->tx.ring->stats.yields++;
447
#endif
448
	return rc == IXGBE_QV_STATE_IDLE;
449 450 451
}

/* returns true if someone tried to get the qv while it was locked */
452
static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
453
{
454 455 456 457
	WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);

	/* reset state to idle */
	atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
458 459 460
}

/* true if a socket is polling, even if it did not get the lock */
461
static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
462
{
463
	return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
464
}
465 466 467 468

/* false if QV is currently owned */
static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
{
469 470 471 472
	int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
				IXGBE_QV_STATE_DISABLE);

	return rc == IXGBE_QV_STATE_IDLE;
473 474
}

475
#else /* CONFIG_NET_RX_BUSY_POLL */
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
{
}

static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
{
	return true;
}

static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
{
	return false;
}

static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
{
	return false;
}

static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
{
	return false;
}

500
static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
501 502 503
{
	return false;
}
504 505 506 507 508 509

static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
{
	return true;
}

510
#endif /* CONFIG_NET_RX_BUSY_POLL */
511

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
#ifdef CONFIG_IXGBE_HWMON

#define IXGBE_HWMON_TYPE_LOC		0
#define IXGBE_HWMON_TYPE_TEMP		1
#define IXGBE_HWMON_TYPE_CAUTION	2
#define IXGBE_HWMON_TYPE_MAX		3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct ixgbe_hw *hw;
	struct ixgbe_thermal_diode_data *sensor;
	char name[12];
};

struct hwmon_buff {
527 528 529 530
	struct attribute_group group;
	const struct attribute_group *groups[2];
	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
531 532 533
	unsigned int n_hwmon;
};
#endif /* CONFIG_IXGBE_HWMON */
534

535 536 537
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
538
 */
539 540 541 542 543
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
544

545 546 547 548 549 550 551
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

552 553 554 555 556 557 558
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
559

560
#define IXGBE_RX_DESC(R, i)	    \
561
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
562
#define IXGBE_TX_DESC(R, i)	    \
563
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
564
#define IXGBE_TX_CTXTDESC(R, i)	    \
565
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
566

567
#define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
568 569 570 571
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
572

573 574 575
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

576
#define MAX_MSIX_VECTORS_82599 64
577
#define MAX_Q_VECTORS_82599 64
578
#define MAX_MSIX_VECTORS_82598 18
579
#define MAX_Q_VECTORS_82598 16
580

581 582 583 584 585 586 587 588 589
struct ixgbe_mac_addr {
	u8 addr[ETH_ALEN];
	u16 queue;
	u16 state; /* bitmask */
};
#define IXGBE_MAC_STATE_DEFAULT		0x1
#define IXGBE_MAC_STATE_MODIFIED	0x2
#define IXGBE_MAC_STATE_IN_USE		0x4

590
#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
591
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
592

593
#define MIN_MSIX_Q_VECTORS 1
594 595
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

596 597 598
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

599 600
/* board specific private data structure */
struct ixgbe_adapter {
601 602 603 604 605
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

606 607 608 609 610 611
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
633 634

	u32 flags2;
635
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
636 637
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
638
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
639 640
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
641
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
642
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
643 644
#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
645
#define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 10)
646
#define IXGBE_FLAG2_PHY_INTERRUPT		(u32)(1 << 11)
647

648 649 650
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
651 652
	u16 tx_work_limit;

653 654 655 656
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

657
	/* TX */
658
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
659

J
Jesse Brandeburg 已提交
660 661
	u64 restart_queue;
	u64 lsc_int;
662
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
663

664
	/* RX */
665
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
666 667
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
668
	u64 hw_csum_rx_error;
669
	u64 hw_rx_no_dma_resources;
670 671
	u64 rsc_total_count;
	u64 rsc_total_flush;
672 673 674 675
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

676
	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
677

678 679 680 681 682 683 684 685 686
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

687 688
	int num_q_vectors;	/* current number of q_vectors for device */
	int max_q_vectors;	/* true count of q_vectors for device */
689 690
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
691

692 693 694 695
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

696 697 698 699
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
700

701
	u64 tx_busy;
702 703
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
704 705 706 707 708

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

709
	struct timer_list service_timer;
710 711 712 713 714 715
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
716 717 718
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
719

720 721 722
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
723
	u8 __iomem *io_addr; /* Mainly for iounmap use */
724
	u32 wol;
725

726 727
	u16 bridge_mode;

728 729
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
730
	u16 eeprom_cap;
731

732
	u32 interrupt_event;
733
	u32 led_reg;
734

735 736
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_caps;
737 738
	struct work_struct ptp_tx_work;
	struct sk_buff *ptp_tx_skb;
739
	struct hwtstamp_config tstamp_config;
740
	unsigned long ptp_tx_start;
741
	unsigned long last_overflow_check;
742
	unsigned long last_rx_ptp_check;
743
	unsigned long last_rx_timestamp;
744 745 746 747 748
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
	u32 base_incval;

749 750 751 752
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
753
	int vf_rate_link_speed;
G
Greg Rose 已提交
754 755
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
756

757 758
	u32 timer_event_accumulator;
	u32 vferr_refcount;
759
	struct ixgbe_mac_addr *mac_table;
760
	u16 vxlan_port;
761 762
	struct kobject *info_kobj;
#ifdef CONFIG_IXGBE_HWMON
763
	struct hwmon_buff *ixgbe_hwmon_buff;
764
#endif /* CONFIG_IXGBE_HWMON */
C
Catherine Sullivan 已提交
765 766 767
#ifdef CONFIG_DEBUG_FS
	struct dentry *ixgbe_dbg_adapter;
#endif /*CONFIG_DEBUG_FS*/
768 769

	u8 default_up;
770
	unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
771 772 773 774 775 776 777 778 779

/* maximum number of RETA entries among all devices supported by ixgbe
 * driver: currently it's x550 device in non-SRIOV mode
 */
#define IXGBE_MAX_RETA_ENTRIES 512
	u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];

#define IXGBE_RSS_KEY_SIZE     40  /* size of RSS Hash Key in bytes */
	u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
780 781
};

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
{
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		return IXGBE_MAX_RSS_INDICES;
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		return IXGBE_MAX_RSS_INDICES_X550;
	default:
		return 0;
	}
}

797 798 799 800 801
struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
802 803
};

804
enum ixgbe_state_t {
805 806
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
807
	__IXGBE_DOWN,
808
	__IXGBE_DISABLED,
809
	__IXGBE_REMOVING,
810
	__IXGBE_SERVICE_SCHED,
811
	__IXGBE_SERVICE_INITED,
812
	__IXGBE_IN_SFP_INIT,
813
	__IXGBE_PTP_RUNNING,
814
	__IXGBE_PTP_TX_IN_PROGRESS,
815 816
};

A
Alexander Duyck 已提交
817 818 819 820 821
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
822
	dma_addr_t dma;
A
Alexander Duyck 已提交
823
	u16 append_cnt;
824
	bool page_released;
825
};
A
Alexander Duyck 已提交
826
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
827

828
enum ixgbe_boards {
829
	board_82598,
830
	board_82599,
831
	board_X540,
832 833
	board_X550,
	board_X550EM_x,
834 835
};

836
extern struct ixgbe_info ixgbe_82598_info;
837
extern struct ixgbe_info ixgbe_82599_info;
838
extern struct ixgbe_info ixgbe_X540_info;
839 840
extern struct ixgbe_info ixgbe_X550_info;
extern struct ixgbe_info ixgbe_X550EM_x_info;
J
Jeff Kirsher 已提交
841
#ifdef CONFIG_IXGBE_DCB
842
extern const struct dcbnl_rtnl_ops dcbnl_ops;
843
#endif
844 845

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
846
extern const char ixgbe_driver_version[];
847
#ifdef IXGBE_FCOE
848
extern char ixgbe_default_device_descr[];
849
#endif /* IXGBE_FCOE */
850

851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
void ixgbe_up(struct ixgbe_adapter *adapter);
void ixgbe_down(struct ixgbe_adapter *adapter);
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
void ixgbe_reset(struct ixgbe_adapter *adapter);
void ixgbe_set_ethtool_ops(struct net_device *netdev);
int ixgbe_setup_rx_resources(struct ixgbe_ring *);
int ixgbe_setup_tx_resources(struct ixgbe_ring *);
void ixgbe_free_rx_resources(struct ixgbe_ring *);
void ixgbe_free_tx_resources(struct ixgbe_ring *);
void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
void ixgbe_update_stats(struct ixgbe_adapter *adapter);
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
866
			       u16 subdevice_id);
867 868 869 870 871 872 873
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
#endif
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 u8 *addr, u16 queue);
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 u8 *addr, u16 queue);
874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
				  struct ixgbe_ring *);
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
				      struct ixgbe_tx_buffer *);
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
void ixgbe_write_eitr(struct ixgbe_q_vector *);
int ixgbe_poll(struct napi_struct *napi, int budget);
int ethtool_ioctl(struct ifreq *ifr);
s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
					  union ixgbe_atr_hash_dword input,
					  union ixgbe_atr_hash_dword common,
					  u8 queue);
s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
				    union ixgbe_atr_input *input_mask);
s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
					  union ixgbe_atr_input *input,
					  u16 soft_id, u8 queue);
s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
					  union ixgbe_atr_input *input,
					  u16 soft_id);
void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
					  union ixgbe_atr_input *mask);
void ixgbe_set_rx_mode(struct net_device *netdev);
901
#ifdef CONFIG_IXGBE_DCB
902
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
903
#endif
904 905 906
int ixgbe_setup_tc(struct net_device *dev, u8 tc);
void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
void ixgbe_do_reset(struct net_device *netdev);
907
#ifdef CONFIG_IXGBE_HWMON
908 909
void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
910
#endif /* CONFIG_IXGBE_HWMON */
911
#ifdef IXGBE_FCOE
912 913 914 915 916 917 918 919 920 921 922 923 924 925
void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
	      u8 *hdr_len);
int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
		       struct scatterlist *sgl, unsigned int sgc);
int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
			  struct scatterlist *sgl, unsigned int sgc);
int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
int ixgbe_fcoe_enable(struct net_device *netdev);
int ixgbe_fcoe_disable(struct net_device *netdev);
926
#ifdef CONFIG_IXGBE_DCB
927 928
u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
929
#endif /* CONFIG_IXGBE_DCB */
930 931 932 933
int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
			   struct netdev_fcoe_hbainfo *info);
u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
934
#endif /* IXGBE_FCOE */
C
Catherine Sullivan 已提交
935
#ifdef CONFIG_DEBUG_FS
936 937 938 939
void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
void ixgbe_dbg_init(void);
void ixgbe_dbg_exit(void);
940 941 942 943 944
#else
static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
static inline void ixgbe_dbg_init(void) {}
static inline void ixgbe_dbg_exit(void) {}
C
Catherine Sullivan 已提交
945
#endif /* CONFIG_DEBUG_FS */
946 947 948 949 950
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

951
void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
952
void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
953 954 955
void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
956
void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
957 958
int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
959 960 961
void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
962 963 964
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
#endif
965

966 967 968
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
				  struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *tx_ring);
969
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
970
#endif /* _IXGBE_H_ */