ixgbe.h 21.0 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38 39 40

#include "ixgbe_type.h"
#include "ixgbe_common.h"
41
#include "ixgbe_dcb.h"
42 43 44 45
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
46
#ifdef CONFIG_IXGBE_DCA
47 48
#include <linux/dca.h>
#endif
49

50 51 52
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
53 54

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
55
#define IXGBE_DEFAULT_TXD		    512
56
#define IXGBE_DEFAULT_TX_WORK		    256
57 58 59
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
60
#define IXGBE_DEFAULT_RXD		    512
61 62 63 64
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
65
#define IXGBE_MIN_FCRTL			   0x40
66
#define IXGBE_MAX_FCRTL			0x7FF80
67
#define IXGBE_MIN_FCRTH			  0x600
68
#define IXGBE_MAX_FCRTH			0x7FFF0
69
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
70 71 72 73
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
74
#define IXGBE_RXBUFFER_512   512    /* Used for packet split */
75
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
76

77 78 79 80 81 82 83 84
/*
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
 * this adds up to 512 bytes of extra data meaning the smallest allocation
 * we could have is 1K.
 * i.e. RXBUFFER_512 --> size-1024 slab
 */
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
85 86 87 88 89 90 91

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
92 93 94 95 96 97
#define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
98 99
#define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
#define IXGBE_TX_FLAGS_MAPPED_AS_PAGE	(u32)(1 << 8)
100
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
101 102
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
103 104
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

105 106
#define IXGBE_MAX_RSC_INT_RATE          162760

107 108 109 110
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
111
#define IXGBE_MAX_PF_MACVLANS           15
112
#define VMDQ_P(p)   ((p) + adapter->num_vfs)
113 114
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
115 116 117 118 119 120 121 122

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
123 124 125
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
126
	u16 tx_rate;
127 128
	u16 vlan_count;
	u8 spoofchk_enabled;
G
Greg Rose 已提交
129
	struct pci_dev *vfdev;
130 131
};

G
Greg Rose 已提交
132 133 134 135 136 137 138 139 140
struct vf_macvlans {
	struct list_head l;
	int vf;
	int rar_entry;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

141 142 143 144 145 146 147
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)

148 149 150
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
151
	union ixgbe_adv_tx_desc *next_to_watch;
152
	unsigned long time_stamp;
153 154 155 156 157
	dma_addr_t dma;
	u32 length;
	u32 tx_flags;
	struct sk_buff *skb;
	u32 bytecount;
158
	u16 gso_segs;
159 160 161 162 163 164
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
165
	unsigned int page_offset;
166 167 168 169 170 171 172
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

173 174 175
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
176
	u64 tx_done_old;
177 178 179 180 181 182 183 184
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
185
	u64 csum_err;
186 187
};

188
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
189 190
	__IXGBE_TX_FDIR_INIT_DONE,
	__IXGBE_TX_DETECT_HANG,
191
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
192
	__IXGBE_RX_RSC_ENABLED,
193
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
194
	__IXGBE_RX_FCOE_BUFSZ,
A
Alexander Duyck 已提交
195 196 197 198 199 200 201 202 203 204 205 206 207 208
};

#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
209
struct ixgbe_ring {
210
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
211
	void *desc;			/* descriptor ring memory */
212
	struct device *dev;             /* device for DMA mapping */
213
	struct net_device *netdev;      /* netdev ring belongs to */
214 215 216 217
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
218
	unsigned long state;
219 220
	u8 __iomem *tail;

221 222 223
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
224 225 226 227 228
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
229 230 231 232 233 234 235
	union {
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
		u16 next_to_alloc;
	};
236

237 238
	u16 next_to_use;
	u16 next_to_clean;
239

240
	u8 dcb_tc;
241
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
242
	struct u64_stats_sync syncp;
243 244 245 246
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
247 248
	unsigned int size;		/* length in bytes */
	dma_addr_t dma;			/* phys. address of descriptor ring */
249
	struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
J
Jesse Brandeburg 已提交
250
} ____cacheline_internodealigned_in_smp;
251

252 253
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
254
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
255
	RING_F_RSS,
256
	RING_F_FDIR,
257 258 259
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
260 261 262 263

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

264
#define IXGBE_MAX_RSS_INDICES  16
265
#define IXGBE_MAX_VMDQ_INDICES 64
266
#define IXGBE_MAX_FDIR_INDICES 64
267 268
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
269 270 271 272 273
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
274
#endif /* IXGBE_FCOE */
275 276 277
struct ixgbe_ring_feature {
	int indices;
	int mask;
J
Jesse Brandeburg 已提交
278
} ____cacheline_internodealigned_in_smp;
279

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
#if defined(IXGBE_FCOE) && (PAGE_SIZE < 8192)
static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
	return test_bit(__IXGBE_RX_FCOE_BUFSZ, &ring->state) ? 1 : 0;
}
#else
#define ixgbe_rx_pg_order(_ring) 0
#endif
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
#define ixgbe_rx_bufsz(_ring) ((PAGE_SIZE / 2) << ixgbe_rx_pg_order(_ring))

296
struct ixgbe_ring_container {
297
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
298 299 300
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
301 302 303
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
304

305 306 307 308
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

309 310 311 312
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

313 314 315 316 317
/* MAX_MSIX_Q_VECTORS of these are allocated,
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
318 319 320
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
321 322 323 324
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
325
	struct ixgbe_ring_container rx, tx;
326 327

	struct napi_struct napi;
328 329 330
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
331
	char name[IFNAMSIZ + 9];
332 333 334

	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
335 336
};

337 338 339
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
340
 */
341 342 343 344 345
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
346

347 348 349 350 351 352 353
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

354 355 356 357 358 359 360
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
361

362
#define IXGBE_RX_DESC(R, i)	    \
363
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
364
#define IXGBE_TX_DESC(R, i)	    \
365
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
366
#define IXGBE_TX_CTXTDESC(R, i)	    \
367
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
368 369

#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
370 371 372 373
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
374

375 376 377
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

378 379
#define MAX_MSIX_VECTORS_82599 64
#define MAX_MSIX_Q_VECTORS_82599 64
380 381 382
#define MAX_MSIX_VECTORS_82598 18
#define MAX_MSIX_Q_VECTORS_82598 16

383 384
#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
385

386
#define MIN_MSIX_Q_VECTORS 1
387 388
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

389 390 391
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

392 393
/* board specific private data structure */
struct ixgbe_adapter {
394 395 396 397 398
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
424 425 426 427 428 429 430
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 23)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 24)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 25)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 26)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 27)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 28)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 29)
431 432 433 434 435

	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
436
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
437 438
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
439
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
440
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
441

442

443 444 445
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
446 447
	u16 tx_work_limit;

448 449 450 451
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

452
	/* TX */
453
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
454

J
Jesse Brandeburg 已提交
455 456
	u64 restart_queue;
	u64 lsc_int;
457
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
458

459
	/* RX */
460
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
461 462
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
463
	u64 hw_csum_rx_error;
464
	u64 hw_rx_no_dma_resources;
465 466
	u64 rsc_total_count;
	u64 rsc_total_flush;
467 468 469 470
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

471
	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
472

473 474 475 476 477 478 479 480 481 482 483 484 485
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

	int num_msix_vectors;
	int max_msix_q_vectors;         /* true count of q_vectors for device */
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
486

487 488 489 490
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

491 492 493 494
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
495

496
	u64 tx_busy;
497 498
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
499 500 501 502 503

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

504
	struct timer_list service_timer;
505 506 507 508 509 510
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
511 512 513
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
514

515 516 517
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
518
	u32 wol;
519 520 521

	u16 bd_number;

522 523
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
524
	u16 eeprom_cap;
525

526
	u32 interrupt_event;
527
	u32 led_reg;
528

529 530 531 532
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
533
	int vf_rate_link_speed;
G
Greg Rose 已提交
534 535
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
536

537 538
	u32 timer_event_accumulator;
	u32 vferr_refcount;
539 540 541 542 543 544 545
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
546 547 548 549 550
};

enum ixbge_state_t {
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
551
	__IXGBE_DOWN,
552 553
	__IXGBE_SERVICE_SCHED,
	__IXGBE_IN_SFP_INIT,
554 555
};

A
Alexander Duyck 已提交
556 557 558 559 560
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
561
	dma_addr_t dma;
A
Alexander Duyck 已提交
562
	u16 append_cnt;
563
	bool page_released;
564
};
A
Alexander Duyck 已提交
565
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
566

567
enum ixgbe_boards {
568
	board_82598,
569
	board_82599,
570
	board_X540,
571 572
};

573
extern struct ixgbe_info ixgbe_82598_info;
574
extern struct ixgbe_info ixgbe_82599_info;
575
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
576
#ifdef CONFIG_IXGBE_DCB
577
extern const struct dcbnl_rtnl_ops dcbnl_ops;
578 579 580 581
extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
                              struct ixgbe_dcb_config *dst_dcb_cfg,
                              int tc_max);
#endif
582 583

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
584
extern const char ixgbe_driver_version[];
585
extern char ixgbe_default_device_descr[];
586

587
extern void ixgbe_up(struct ixgbe_adapter *adapter);
588
extern void ixgbe_down(struct ixgbe_adapter *adapter);
589
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
590 591
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
592 593 594 595
extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
596 597
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
598 599
extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *);
600
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
601
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
602
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
603 604 605
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
606
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
607
                                             struct ixgbe_tx_buffer *);
608
extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
609 610
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
extern int ethtool_ioctl(struct ifreq *ifr);
611
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
612 613
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
614
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
615 616
						 union ixgbe_atr_hash_dword input,
						 union ixgbe_atr_hash_dword common,
617
                                                 u8 queue);
618 619 620 621 622 623 624 625 626 627
extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
					   union ixgbe_atr_input *input_mask);
extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id, u8 queue);
extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id);
extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
						 union ixgbe_atr_input *mask);
628
extern void ixgbe_set_rx_mode(struct net_device *netdev);
629
extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
630
extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
631
extern void ixgbe_do_reset(struct net_device *netdev);
632 633
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
634
extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
635
                     u32 tx_flags, u8 *hdr_len);
636 637
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
638
			  union ixgbe_adv_rx_desc *rx_desc,
639
			  struct sk_buff *skb);
640 641
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
642 643
extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
				 struct scatterlist *sgl, unsigned int sgc);
644
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
645 646
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
647 648 649 650
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
651
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
652 653
extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
				  struct netdev_fcoe_hbainfo *info);
654
#endif /* IXGBE_FCOE */
655

656 657 658 659 660
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

661
#endif /* _IXGBE_H_ */