ixgbe.h 24.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38
#include <linux/jiffies.h>
39

40 41 42 43
#include <linux/clocksource.h>
#include <linux/net_tstamp.h>
#include <linux/ptp_clock_kernel.h>

44 45
#include "ixgbe_type.h"
#include "ixgbe_common.h"
46
#include "ixgbe_dcb.h"
47 48 49 50
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
51
#ifdef CONFIG_IXGBE_DCA
52 53
#include <linux/dca.h>
#endif
54

55 56 57
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
58 59

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
60
#define IXGBE_DEFAULT_TXD		    512
61
#define IXGBE_DEFAULT_TX_WORK		    256
62 63 64
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
65
#define IXGBE_DEFAULT_RXD		    512
66 67 68 69
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
70
#define IXGBE_MIN_FCRTL			   0x40
71
#define IXGBE_MAX_FCRTL			0x7FF80
72
#define IXGBE_MIN_FCRTH			  0x600
73
#define IXGBE_MAX_FCRTH			0x7FFF0
74
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
75 76 77 78
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
79
#define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
80 81 82
#define IXGBE_RXBUFFER_2K    2048
#define IXGBE_RXBUFFER_3K    3072
#define IXGBE_RXBUFFER_4K    4096
83
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
84

85
/*
86 87 88 89 90 91
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
 * this adds up to 448 bytes of extra data.
 *
 * Since netdev_alloc_skb now allocates a page fragment we can use a value
 * of 256 and the resultant skb will have a truesize of 960 or less.
92
 */
93
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
94 95 96 97 98 99

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
enum ixgbe_tx_flags {
	/* cmd_type flags */
	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
	IXGBE_TX_FLAGS_TSO	= 0x02,
	IXGBE_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IXGBE_TX_FLAGS_CC	= 0x08,
	IXGBE_TX_FLAGS_IPV4	= 0x10,
	IXGBE_TX_FLAGS_CSUM	= 0x20,

	/* software defined flags */
	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
	IXGBE_TX_FLAGS_FCOE	= 0x80,
};

/* VLAN info */
117
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
118 119
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
120 121
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

122 123 124 125
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
126
#define IXGBE_MAX_PF_MACVLANS           15
127
#define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
128 129
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
130 131 132 133 134 135 136 137

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
138 139 140
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
141
	u16 tx_rate;
142 143
	u16 vlan_count;
	u8 spoofchk_enabled;
144
	unsigned int vf_api;
145 146
};

G
Greg Rose 已提交
147 148 149 150 151 152 153 154 155
struct vf_macvlans {
	struct list_head l;
	int vf;
	int rar_entry;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

156 157 158 159 160 161 162
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)

163 164 165
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
166
	union ixgbe_adv_tx_desc *next_to_watch;
167
	unsigned long time_stamp;
168 169 170
	struct sk_buff *skb;
	unsigned int bytecount;
	unsigned short gso_segs;
171
	__be16 protocol;
172 173
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
174
	u32 tx_flags;
175 176 177 178 179 180
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
181
	unsigned int page_offset;
182 183 184 185 186 187 188
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

189 190 191
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
192
	u64 tx_done_old;
193 194 195 196 197 198 199 200
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
201
	u64 csum_err;
202 203
};

204
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
205 206
	__IXGBE_TX_FDIR_INIT_DONE,
	__IXGBE_TX_DETECT_HANG,
207
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
208
	__IXGBE_RX_RSC_ENABLED,
209
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
210
	__IXGBE_RX_FCOE,
A
Alexander Duyck 已提交
211 212 213 214 215 216 217 218 219 220 221 222 223 224
};

#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
225
struct ixgbe_ring {
226
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
227 228 229
	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
	struct net_device *netdev;	/* netdev ring belongs to */
	struct device *dev;		/* device for DMA mapping */
230 231 232 233 234
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
235
	unsigned long last_rx_timestamp;
A
Alexander Duyck 已提交
236
	unsigned long state;
237
	u8 __iomem *tail;
238 239
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
240

241 242 243
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
244 245 246 247 248
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
249 250 251
	u16 next_to_use;
	u16 next_to_clean;

252
	union {
253
		u16 next_to_alloc;
254 255 256 257 258
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
	};
259

260
	u8 dcb_tc;
261
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
262
	struct u64_stats_sync syncp;
263 264 265 266
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
J
Jesse Brandeburg 已提交
267
} ____cacheline_internodealigned_in_smp;
268

269 270
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
271
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
272
	RING_F_RSS,
273
	RING_F_FDIR,
274 275 276
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
277 278 279 280

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

281
#define IXGBE_MAX_RSS_INDICES  16
282
#define IXGBE_MAX_VMDQ_INDICES 64
283
#define IXGBE_MAX_FDIR_INDICES 64
284 285
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
286 287 288 289 290
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
291
#endif /* IXGBE_FCOE */
292
struct ixgbe_ring_feature {
293 294
	u16 limit;	/* upper limit on feature indices */
	u16 indices;	/* current value of indices */
295 296
	u16 mask;	/* Mask used for feature to ring mapping */
	u16 offset;	/* offset to start of feature */
J
Jesse Brandeburg 已提交
297
} ____cacheline_internodealigned_in_smp;
298

299 300 301 302
#define IXGBE_82599_VMDQ_8Q_MASK 0x78
#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
#define IXGBE_82599_VMDQ_2Q_MASK 0x7E

303 304 305 306 307
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
308
static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
309
{
310 311 312 313 314 315
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
					    IXGBE_RXBUFFER_3K;
#endif
	return IXGBE_RXBUFFER_2K;
316
}
317 318 319 320 321 322

static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? 1 : 0;
323
#endif
324 325
	return 0;
}
326 327
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))

328
struct ixgbe_ring_container {
329
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
330 331 332
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
333 334 335
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
336

337 338 339 340
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

341 342 343 344
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

345
/* MAX_Q_VECTORS of these are allocated,
346 347 348 349
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
350 351 352
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
353 354 355 356
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
357
	struct ixgbe_ring_container rx, tx;
358 359

	struct napi_struct napi;
360 361 362
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
363
	char name[IFNAMSIZ + 9];
364 365 366

	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
367
};
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
#ifdef CONFIG_IXGBE_HWMON

#define IXGBE_HWMON_TYPE_LOC		0
#define IXGBE_HWMON_TYPE_TEMP		1
#define IXGBE_HWMON_TYPE_CAUTION	2
#define IXGBE_HWMON_TYPE_MAX		3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct ixgbe_hw *hw;
	struct ixgbe_thermal_diode_data *sensor;
	char name[12];
};

struct hwmon_buff {
	struct device *device;
	struct hwmon_attr *hwmon_list;
	unsigned int n_hwmon;
};
#endif /* CONFIG_IXGBE_HWMON */
388

389 390 391
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
392
 */
393 394 395 396 397
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
398

399 400 401 402 403 404 405
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

406 407 408 409 410 411 412
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
413

414
#define IXGBE_RX_DESC(R, i)	    \
415
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
416
#define IXGBE_TX_DESC(R, i)	    \
417
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
418
#define IXGBE_TX_CTXTDESC(R, i)	    \
419
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
420

421
#define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
422 423 424 425
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
426

427 428 429
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

430
#define MAX_MSIX_VECTORS_82599 64
431
#define MAX_Q_VECTORS_82599 64
432
#define MAX_MSIX_VECTORS_82598 18
433
#define MAX_Q_VECTORS_82598 16
434

435
#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
436
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
437

438
#define MIN_MSIX_Q_VECTORS 1
439 440
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

441 442 443
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

444 445
/* board specific private data structure */
struct ixgbe_adapter {
446 447 448 449 450
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

451 452 453 454 455 456
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
481 482

	u32 flags2;
483
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
484 485
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
486
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
487 488
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
489
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
490
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
491 492
#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
493
#define IXGBE_FLAG2_PTP_ENABLED			(u32)(1 << 10)
494
#define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 11)
495
#define IXGBE_FLAG2_BRIDGE_MODE_VEB		(u32)(1 << 12)
496

497 498 499
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
500 501
	u16 tx_work_limit;

502 503 504 505
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

506
	/* TX */
507
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
508

J
Jesse Brandeburg 已提交
509 510
	u64 restart_queue;
	u64 lsc_int;
511
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
512

513
	/* RX */
514
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
515 516
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
517
	u64 hw_csum_rx_error;
518
	u64 hw_rx_no_dma_resources;
519 520
	u64 rsc_total_count;
	u64 rsc_total_flush;
521 522 523 524
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

525
	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
526

527 528 529 530 531 532 533 534 535
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

536 537
	int num_q_vectors;	/* current number of q_vectors for device */
	int max_q_vectors;	/* true count of q_vectors for device */
538 539
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
540

541 542 543 544
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

545 546 547 548
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
549

550
	u64 tx_busy;
551 552
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
553 554 555 556 557

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

558
	struct timer_list service_timer;
559 560 561 562 563 564
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
565 566 567
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
568

569 570 571
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
572
	u32 wol;
573 574 575

	u16 bd_number;

576 577
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
578
	u16 eeprom_cap;
579

580
	u32 interrupt_event;
581
	u32 led_reg;
582

583 584 585
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_caps;
	unsigned long last_overflow_check;
586
	unsigned long last_rx_ptp_check;
587 588 589 590 591
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
	u32 base_incval;

592 593 594 595
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
596
	int vf_rate_link_speed;
G
Greg Rose 已提交
597 598
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
599

600 601
	u32 timer_event_accumulator;
	u32 vferr_refcount;
602 603 604 605
	struct kobject *info_kobj;
#ifdef CONFIG_IXGBE_HWMON
	struct hwmon_buff ixgbe_hwmon_buff;
#endif /* CONFIG_IXGBE_HWMON */
C
Catherine Sullivan 已提交
606 607 608
#ifdef CONFIG_DEBUG_FS
	struct dentry *ixgbe_dbg_adapter;
#endif /*CONFIG_DEBUG_FS*/
609 610

	u8 default_up;
611 612 613 614 615 616 617
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
618 619
};

620
enum ixgbe_state_t {
621 622
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
623
	__IXGBE_DOWN,
624 625
	__IXGBE_SERVICE_SCHED,
	__IXGBE_IN_SFP_INIT,
626 627
};

A
Alexander Duyck 已提交
628 629 630 631 632
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
633
	dma_addr_t dma;
A
Alexander Duyck 已提交
634
	u16 append_cnt;
635
	bool page_released;
636
};
A
Alexander Duyck 已提交
637
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
638

639
enum ixgbe_boards {
640
	board_82598,
641
	board_82599,
642
	board_X540,
643 644
};

645
extern struct ixgbe_info ixgbe_82598_info;
646
extern struct ixgbe_info ixgbe_82599_info;
647
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
648
#ifdef CONFIG_IXGBE_DCB
649
extern const struct dcbnl_rtnl_ops dcbnl_ops;
650
#endif
651 652

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
653
extern const char ixgbe_driver_version[];
654
#ifdef IXGBE_FCOE
655
extern char ixgbe_default_device_descr[];
656
#endif /* IXGBE_FCOE */
657

658
extern void ixgbe_up(struct ixgbe_adapter *adapter);
659
extern void ixgbe_down(struct ixgbe_adapter *adapter);
660
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
661 662
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
663 664 665 666
extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
667 668
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
669 670
extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *);
671
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
672
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
673 674
extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			       u16 subdevice_id);
675
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
676 677 678
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
679
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
680
                                             struct ixgbe_tx_buffer *);
681
extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
682
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
683
extern int ixgbe_poll(struct napi_struct *napi, int budget);
684
extern int ethtool_ioctl(struct ifreq *ifr);
685
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
686 687
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
688
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
689 690
						 union ixgbe_atr_hash_dword input,
						 union ixgbe_atr_hash_dword common,
691
                                                 u8 queue);
692 693 694 695 696 697 698 699 700 701
extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
					   union ixgbe_atr_input *input_mask);
extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id, u8 queue);
extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id);
extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
						 union ixgbe_atr_input *mask);
702
extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
703
extern void ixgbe_set_rx_mode(struct net_device *netdev);
704
#ifdef CONFIG_IXGBE_DCB
705
extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
706
extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
707
#endif
708
extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
709
extern void ixgbe_do_reset(struct net_device *netdev);
710
#ifdef CONFIG_IXGBE_HWMON
711 712
extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
713
#endif /* CONFIG_IXGBE_HWMON */
714 715
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
716 717
extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
718
		     u8 *hdr_len);
719
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
720
			  union ixgbe_adv_rx_desc *rx_desc,
721
			  struct sk_buff *skb);
722 723
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
724 725
extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
				 struct scatterlist *sgl, unsigned int sgc);
726
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
727 728
extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
729 730
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
731 732 733 734
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
735
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
736 737
extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
				  struct netdev_fcoe_hbainfo *info);
738
extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
739
#endif /* IXGBE_FCOE */
C
Catherine Sullivan 已提交
740 741 742 743 744 745
#ifdef CONFIG_DEBUG_FS
extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
extern void ixgbe_dbg_init(void);
extern void ixgbe_dbg_exit(void);
#endif /* CONFIG_DEBUG_FS */
746 747 748 749 750
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

751 752 753
extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
754
extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
755 756
extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
				  struct sk_buff *skb);
757
extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
758
				  union ixgbe_adv_rx_desc *rx_desc,
759 760 761 762
				  struct sk_buff *skb);
extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
				    struct ifreq *ifr, int cmd);
extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
763
extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
764
extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
765

766
#endif /* _IXGBE_H_ */