ixgbe.h 24.1 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38

39 40 41 42
#include <linux/clocksource.h>
#include <linux/net_tstamp.h>
#include <linux/ptp_clock_kernel.h>

43 44
#include "ixgbe_type.h"
#include "ixgbe_common.h"
45
#include "ixgbe_dcb.h"
46 47 48 49
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
50
#ifdef CONFIG_IXGBE_DCA
51 52
#include <linux/dca.h>
#endif
53

54 55 56
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
57 58

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
59
#define IXGBE_DEFAULT_TXD		    512
60
#define IXGBE_DEFAULT_TX_WORK		    256
61 62 63
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
64
#define IXGBE_DEFAULT_RXD		    512
65 66 67 68
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
69
#define IXGBE_MIN_FCRTL			   0x40
70
#define IXGBE_MAX_FCRTL			0x7FF80
71
#define IXGBE_MIN_FCRTH			  0x600
72
#define IXGBE_MAX_FCRTH			0x7FFF0
73
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
74 75 76 77
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
78
#define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
79 80 81
#define IXGBE_RXBUFFER_2K    2048
#define IXGBE_RXBUFFER_3K    3072
#define IXGBE_RXBUFFER_4K    4096
82
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
83

84
/*
85 86 87 88 89 90
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
 * this adds up to 448 bytes of extra data.
 *
 * Since netdev_alloc_skb now allocates a page fragment we can use a value
 * of 256 and the resultant skb will have a truesize of 960 or less.
91
 */
92
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
93 94 95 96 97 98

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
enum ixgbe_tx_flags {
	/* cmd_type flags */
	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
	IXGBE_TX_FLAGS_TSO	= 0x02,
	IXGBE_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IXGBE_TX_FLAGS_CC	= 0x08,
	IXGBE_TX_FLAGS_IPV4	= 0x10,
	IXGBE_TX_FLAGS_CSUM	= 0x20,

	/* software defined flags */
	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
	IXGBE_TX_FLAGS_FCOE	= 0x80,
};

/* VLAN info */
116
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
117 118
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
119 120
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

121 122 123 124
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
125
#define IXGBE_MAX_PF_MACVLANS           15
126
#define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
127 128
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
129 130 131 132 133 134 135 136

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
137 138 139
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
140
	u16 tx_rate;
141 142
	u16 vlan_count;
	u8 spoofchk_enabled;
143
	unsigned int vf_api;
144 145
};

G
Greg Rose 已提交
146 147 148 149 150 151 152 153 154
struct vf_macvlans {
	struct list_head l;
	int vf;
	int rar_entry;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

155 156 157 158 159 160 161
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)

162 163 164
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
165
	union ixgbe_adv_tx_desc *next_to_watch;
166
	unsigned long time_stamp;
167 168 169
	struct sk_buff *skb;
	unsigned int bytecount;
	unsigned short gso_segs;
170
	__be16 protocol;
171 172
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
173
	u32 tx_flags;
174 175 176 177 178 179
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
180
	unsigned int page_offset;
181 182 183 184 185 186 187
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

188 189 190
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
191
	u64 tx_done_old;
192 193 194 195 196 197 198 199
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
200
	u64 csum_err;
201 202
};

203
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
204 205
	__IXGBE_TX_FDIR_INIT_DONE,
	__IXGBE_TX_DETECT_HANG,
206
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
207
	__IXGBE_RX_RSC_ENABLED,
208
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
209
	__IXGBE_RX_FCOE,
A
Alexander Duyck 已提交
210 211 212 213 214 215 216 217 218 219 220 221 222 223
};

#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
224
struct ixgbe_ring {
225
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
226 227 228
	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
	struct net_device *netdev;	/* netdev ring belongs to */
	struct device *dev;		/* device for DMA mapping */
229 230 231 232 233
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
234
	unsigned long state;
235
	u8 __iomem *tail;
236 237
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
238

239 240 241
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
242 243 244 245 246
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
247 248 249
	u16 next_to_use;
	u16 next_to_clean;

250
	union {
251
		u16 next_to_alloc;
252 253 254 255 256
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
	};
257

258
	u8 dcb_tc;
259
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
260
	struct u64_stats_sync syncp;
261 262 263 264
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
J
Jesse Brandeburg 已提交
265
} ____cacheline_internodealigned_in_smp;
266

267 268
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
269
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
270
	RING_F_RSS,
271
	RING_F_FDIR,
272 273 274
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
275 276 277 278

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

279
#define IXGBE_MAX_RSS_INDICES  16
280
#define IXGBE_MAX_VMDQ_INDICES 64
281
#define IXGBE_MAX_FDIR_INDICES 64
282 283
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
284 285 286 287 288
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
289
#endif /* IXGBE_FCOE */
290
struct ixgbe_ring_feature {
291 292
	u16 limit;	/* upper limit on feature indices */
	u16 indices;	/* current value of indices */
293 294
	u16 mask;	/* Mask used for feature to ring mapping */
	u16 offset;	/* offset to start of feature */
J
Jesse Brandeburg 已提交
295
} ____cacheline_internodealigned_in_smp;
296

297 298 299 300
#define IXGBE_82599_VMDQ_8Q_MASK 0x78
#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
#define IXGBE_82599_VMDQ_2Q_MASK 0x7E

301 302 303 304 305
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
306
static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
307
{
308 309 310 311 312 313
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
					    IXGBE_RXBUFFER_3K;
#endif
	return IXGBE_RXBUFFER_2K;
314
}
315 316 317 318 319 320

static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? 1 : 0;
321
#endif
322 323
	return 0;
}
324 325
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))

326
struct ixgbe_ring_container {
327
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
328 329 330
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
331 332 333
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
334

335 336 337 338
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

339 340 341 342
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

343
/* MAX_Q_VECTORS of these are allocated,
344 345 346 347
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
348 349 350
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
351 352 353 354
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
355
	struct ixgbe_ring_container rx, tx;
356 357

	struct napi_struct napi;
358 359 360
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
361
	char name[IFNAMSIZ + 9];
362 363 364

	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
365
};
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
#ifdef CONFIG_IXGBE_HWMON

#define IXGBE_HWMON_TYPE_LOC		0
#define IXGBE_HWMON_TYPE_TEMP		1
#define IXGBE_HWMON_TYPE_CAUTION	2
#define IXGBE_HWMON_TYPE_MAX		3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct ixgbe_hw *hw;
	struct ixgbe_thermal_diode_data *sensor;
	char name[12];
};

struct hwmon_buff {
	struct device *device;
	struct hwmon_attr *hwmon_list;
	unsigned int n_hwmon;
};
#endif /* CONFIG_IXGBE_HWMON */
386

387 388 389
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
390
 */
391 392 393 394 395
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
396

397 398 399 400 401 402 403
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

404 405 406 407 408 409 410
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
411

412
#define IXGBE_RX_DESC(R, i)	    \
413
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
414
#define IXGBE_TX_DESC(R, i)	    \
415
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
416
#define IXGBE_TX_CTXTDESC(R, i)	    \
417
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
418

419
#define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
420 421 422 423
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
424

425 426 427
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

428
#define MAX_MSIX_VECTORS_82599 64
429
#define MAX_Q_VECTORS_82599 64
430
#define MAX_MSIX_VECTORS_82598 18
431
#define MAX_Q_VECTORS_82598 16
432

433
#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
434
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
435

436
#define MIN_MSIX_Q_VECTORS 1
437 438
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

439 440 441
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

442 443
/* board specific private data structure */
struct ixgbe_adapter {
444 445 446 447 448
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

449 450 451 452 453 454
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
479 480

	u32 flags2;
481
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
482 483
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
484
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
485 486
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
487
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
488
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
489 490
#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
491
#define IXGBE_FLAG2_PTP_ENABLED			(u32)(1 << 10)
492
#define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 11)
493
#define IXGBE_FLAG2_BRIDGE_MODE_VEB		(u32)(1 << 12)
494

495 496 497
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
498 499
	u16 tx_work_limit;

500 501 502 503
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

504
	/* TX */
505
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
506

J
Jesse Brandeburg 已提交
507 508
	u64 restart_queue;
	u64 lsc_int;
509
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
510

511
	/* RX */
512
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
513 514
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
515
	u64 hw_csum_rx_error;
516
	u64 hw_rx_no_dma_resources;
517 518
	u64 rsc_total_count;
	u64 rsc_total_flush;
519 520 521 522
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

523
	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
524

525 526 527 528 529 530 531 532 533
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

534 535
	int num_q_vectors;	/* current number of q_vectors for device */
	int max_q_vectors;	/* true count of q_vectors for device */
536 537
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
538

539 540 541 542
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

543 544 545 546
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
547

548
	u64 tx_busy;
549 550
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
551 552 553 554 555

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

556
	struct timer_list service_timer;
557 558 559 560 561 562
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
563 564 565
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
566

567 568 569
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
570
	u32 wol;
571 572 573

	u16 bd_number;

574 575
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
576
	u16 eeprom_cap;
577

578
	u32 interrupt_event;
579
	u32 led_reg;
580

581 582 583 584 585 586
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_caps;
	unsigned long last_overflow_check;
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
587
	int rx_hwtstamp_filter;
588 589
	u32 base_incval;

590 591 592 593
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
594
	int vf_rate_link_speed;
G
Greg Rose 已提交
595 596
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
597

598 599
	u32 timer_event_accumulator;
	u32 vferr_refcount;
600 601 602 603
	struct kobject *info_kobj;
#ifdef CONFIG_IXGBE_HWMON
	struct hwmon_buff ixgbe_hwmon_buff;
#endif /* CONFIG_IXGBE_HWMON */
C
Catherine Sullivan 已提交
604 605 606
#ifdef CONFIG_DEBUG_FS
	struct dentry *ixgbe_dbg_adapter;
#endif /*CONFIG_DEBUG_FS*/
607 608

	u8 default_up;
609 610 611 612 613 614 615
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
616 617
};

618
enum ixgbe_state_t {
619 620
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
621
	__IXGBE_DOWN,
622 623
	__IXGBE_SERVICE_SCHED,
	__IXGBE_IN_SFP_INIT,
624 625
};

A
Alexander Duyck 已提交
626 627 628 629 630
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
631
	dma_addr_t dma;
A
Alexander Duyck 已提交
632
	u16 append_cnt;
633
	bool page_released;
634
};
A
Alexander Duyck 已提交
635
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
636

637
enum ixgbe_boards {
638
	board_82598,
639
	board_82599,
640
	board_X540,
641 642
};

643
extern struct ixgbe_info ixgbe_82598_info;
644
extern struct ixgbe_info ixgbe_82599_info;
645
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
646
#ifdef CONFIG_IXGBE_DCB
647
extern const struct dcbnl_rtnl_ops dcbnl_ops;
648
#endif
649 650

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
651
extern const char ixgbe_driver_version[];
652
#ifdef IXGBE_FCOE
653
extern char ixgbe_default_device_descr[];
654
#endif /* IXGBE_FCOE */
655

656
extern void ixgbe_up(struct ixgbe_adapter *adapter);
657
extern void ixgbe_down(struct ixgbe_adapter *adapter);
658
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
659 660
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
661 662 663 664
extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
665 666
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
667 668
extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *);
669
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
670
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
671 672
extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			       u16 subdevice_id);
673
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
674 675 676
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
677
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
678
                                             struct ixgbe_tx_buffer *);
679
extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
680
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
681
extern int ixgbe_poll(struct napi_struct *napi, int budget);
682
extern int ethtool_ioctl(struct ifreq *ifr);
683
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
684 685
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
686
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
687 688
						 union ixgbe_atr_hash_dword input,
						 union ixgbe_atr_hash_dword common,
689
                                                 u8 queue);
690 691 692 693 694 695 696 697 698 699
extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
					   union ixgbe_atr_input *input_mask);
extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id, u8 queue);
extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id);
extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
						 union ixgbe_atr_input *mask);
700
extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
701
extern void ixgbe_set_rx_mode(struct net_device *netdev);
702
#ifdef CONFIG_IXGBE_DCB
703
extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
704
extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
705
#endif
706
extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
707
extern void ixgbe_do_reset(struct net_device *netdev);
708
#ifdef CONFIG_IXGBE_HWMON
709 710
extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
711
#endif /* CONFIG_IXGBE_HWMON */
712 713
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
714 715
extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
716
		     u8 *hdr_len);
717
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
718
			  union ixgbe_adv_rx_desc *rx_desc,
719
			  struct sk_buff *skb);
720 721
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
722 723
extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
				 struct scatterlist *sgl, unsigned int sgc);
724
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
725 726
extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
727 728
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
729 730 731 732
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
733
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
734 735
extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
				  struct netdev_fcoe_hbainfo *info);
736
extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
737
#endif /* IXGBE_FCOE */
C
Catherine Sullivan 已提交
738 739 740 741 742 743
#ifdef CONFIG_DEBUG_FS
extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
extern void ixgbe_dbg_init(void);
extern void ixgbe_dbg_exit(void);
#endif /* CONFIG_DEBUG_FS */
744 745 746 747 748
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

749 750 751 752 753 754
extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
				  struct sk_buff *skb);
extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
755
				  union ixgbe_adv_rx_desc *rx_desc,
756 757 758 759
				  struct sk_buff *skb);
extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
				    struct ifreq *ifr, int cmd);
extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
760
extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
761
extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
762

763
#endif /* _IXGBE_H_ */