ixgbe.h 29.5 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

32
#include <linux/bitops.h>
33 34 35
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
36
#include <linux/cpumask.h>
37
#include <linux/aer.h>
38
#include <linux/if_vlan.h>
39
#include <linux/jiffies.h>
40

41 42 43 44
#include <linux/clocksource.h>
#include <linux/net_tstamp.h>
#include <linux/ptp_clock_kernel.h>

45 46
#include "ixgbe_type.h"
#include "ixgbe_common.h"
47
#include "ixgbe_dcb.h"
48 49 50 51
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52
#ifdef CONFIG_IXGBE_DCA
53 54
#include <linux/dca.h>
#endif
55

56
#include <net/busy_poll.h>
57

58
#ifdef CONFIG_NET_RX_BUSY_POLL
59
#define BP_EXTENDED_STATS
60
#endif
61 62 63
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
64 65

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
66
#define IXGBE_DEFAULT_TXD		    512
67
#define IXGBE_DEFAULT_TX_WORK		    256
68 69 70
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

71
#if (PAGE_SIZE < 8192)
J
Jesse Brandeburg 已提交
72
#define IXGBE_DEFAULT_RXD		    512
73 74 75
#else
#define IXGBE_DEFAULT_RXD		    128
#endif
76 77 78 79
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
80
#define IXGBE_MIN_FCRTL			   0x40
81
#define IXGBE_MAX_FCRTL			0x7FF80
82
#define IXGBE_MIN_FCRTH			  0x600
83
#define IXGBE_MAX_FCRTH			0x7FFF0
84
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
85 86 87 88
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
89
#define IXGBE_RXBUFFER_256    256  /* Used for skb receive header */
90 91 92
#define IXGBE_RXBUFFER_2K    2048
#define IXGBE_RXBUFFER_3K    3072
#define IXGBE_RXBUFFER_4K    4096
93
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
94

95
/*
96 97 98 99 100 101
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
 * this adds up to 448 bytes of extra data.
 *
 * Since netdev_alloc_skb now allocates a page fragment we can use a value
 * of 256 and the resultant skb will have a truesize of 960 or less.
102
 */
103
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
104 105 106 107

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
enum ixgbe_tx_flags {
	/* cmd_type flags */
	IXGBE_TX_FLAGS_HW_VLAN	= 0x01,
	IXGBE_TX_FLAGS_TSO	= 0x02,
	IXGBE_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IXGBE_TX_FLAGS_CC	= 0x08,
	IXGBE_TX_FLAGS_IPV4	= 0x10,
	IXGBE_TX_FLAGS_CSUM	= 0x20,

	/* software defined flags */
	IXGBE_TX_FLAGS_SW_VLAN	= 0x40,
	IXGBE_TX_FLAGS_FCOE	= 0x80,
};

/* VLAN info */
125
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
126 127
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
128 129
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

130 131 132 133
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
134
#define IXGBE_MAX_PF_MACVLANS           15
135
#define VMDQ_P(p)   ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
136 137
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
138 139 140 141 142 143 144 145

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
146 147 148
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
149
	u16 tx_rate;
150 151
	u16 vlan_count;
	u8 spoofchk_enabled;
152
	unsigned int vf_api;
153 154
};

G
Greg Rose 已提交
155 156 157 158 159 160 161 162
struct vf_macvlans {
	struct list_head l;
	int vf;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

163 164 165 166 167
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
168
#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
169

170 171 172
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
173
	union ixgbe_adv_tx_desc *next_to_watch;
174
	unsigned long time_stamp;
175 176 177
	struct sk_buff *skb;
	unsigned int bytecount;
	unsigned short gso_segs;
178
	__be16 protocol;
179 180
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
181
	u32 tx_flags;
182 183 184 185 186 187
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
188
	unsigned int page_offset;
189 190 191 192 193
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
194
#ifdef BP_EXTENDED_STATS
195 196 197
	u64 yields;
	u64 misses;
	u64 cleaned;
198
#endif  /* BP_EXTENDED_STATS */
199 200
};

201 202 203
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
204
	u64 tx_done_old;
205 206 207 208 209 210 211 212
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
213
	u64 csum_err;
214 215
};

216
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
217
	__IXGBE_TX_FDIR_INIT_DONE,
218
	__IXGBE_TX_XPS_INIT_DONE,
A
Alexander Duyck 已提交
219
	__IXGBE_TX_DETECT_HANG,
220
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
221
	__IXGBE_RX_RSC_ENABLED,
222
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
223
	__IXGBE_RX_FCOE,
A
Alexander Duyck 已提交
224 225
};

226 227 228 229 230 231 232 233 234
struct ixgbe_fwd_adapter {
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	struct net_device *netdev;
	struct ixgbe_adapter *real_adapter;
	unsigned int tx_base_queue;
	unsigned int rx_base_queue;
	int pool;
};

A
Alexander Duyck 已提交
235 236 237 238 239 240 241 242 243 244 245 246
#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
247
struct ixgbe_ring {
248
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
249 250 251
	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
	struct net_device *netdev;	/* netdev ring belongs to */
	struct device *dev;		/* device for DMA mapping */
252
	struct ixgbe_fwd_adapter *l2_accel_priv;
253 254 255 256 257
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
258
	unsigned long state;
259
	u8 __iomem *tail;
260 261
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
262

263 264 265
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
266 267 268 269 270
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
271 272 273
	u16 next_to_use;
	u16 next_to_clean;

274
	union {
275
		u16 next_to_alloc;
276 277 278 279 280
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
	};
281

282
	u8 dcb_tc;
283
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
284
	struct u64_stats_sync syncp;
285 286 287 288
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
J
Jesse Brandeburg 已提交
289
} ____cacheline_internodealigned_in_smp;
290

291 292
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
293
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
294
	RING_F_RSS,
295
	RING_F_FDIR,
296 297 298
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
299 300 301 302

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

303
#define IXGBE_MAX_RSS_INDICES  16
304
#define IXGBE_MAX_VMDQ_INDICES 64
305
#define IXGBE_MAX_FDIR_INDICES 63	/* based on q_vector limit */
306
#define IXGBE_MAX_FCOE_INDICES  8
307 308
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
309 310 311 312 313 314
#define IXGBE_MAX_L2A_QUEUES 4
#define IXGBE_MAX_L2A_QUEUES 4
#define IXGBE_BAD_L2A_QUEUE 3
#define IXGBE_MAX_MACVLANS	31
#define IXGBE_MAX_DCBMACVLANS	8

315
struct ixgbe_ring_feature {
316 317
	u16 limit;	/* upper limit on feature indices */
	u16 indices;	/* current value of indices */
318 319
	u16 mask;	/* Mask used for feature to ring mapping */
	u16 offset;	/* offset to start of feature */
J
Jesse Brandeburg 已提交
320
} ____cacheline_internodealigned_in_smp;
321

322 323 324 325
#define IXGBE_82599_VMDQ_8Q_MASK 0x78
#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
#define IXGBE_82599_VMDQ_2Q_MASK 0x7E

326 327 328 329 330
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
331
static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
332
{
333 334 335 336 337 338
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
					    IXGBE_RXBUFFER_3K;
#endif
	return IXGBE_RXBUFFER_2K;
339
}
340 341 342 343 344 345

static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
#ifdef IXGBE_FCOE
	if (test_bit(__IXGBE_RX_FCOE, &ring->state))
		return (PAGE_SIZE < 8192) ? 1 : 0;
346
#endif
347 348
	return 0;
}
349 350
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))

351
struct ixgbe_ring_container {
352
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
353 354 355
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
356 357 358
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
359

360 361 362 363
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

364 365 366 367
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

368
/* MAX_Q_VECTORS of these are allocated,
369 370 371 372
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
373 374 375
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
376 377 378 379
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
380
	struct ixgbe_ring_container rx, tx;
381 382

	struct napi_struct napi;
383 384 385
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
386
	char name[IFNAMSIZ + 9];
387

388
#ifdef CONFIG_NET_RX_BUSY_POLL
389 390
	unsigned int state;
#define IXGBE_QV_STATE_IDLE        0
391 392 393 394 395 396 397
#define IXGBE_QV_STATE_NAPI	   1     /* NAPI owns this QV */
#define IXGBE_QV_STATE_POLL	   2     /* poll owns this QV */
#define IXGBE_QV_STATE_DISABLED	   4     /* QV is disabled */
#define IXGBE_QV_OWNED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
#define IXGBE_QV_LOCKED (IXGBE_QV_OWNED | IXGBE_QV_STATE_DISABLED)
#define IXGBE_QV_STATE_NAPI_YIELD  8     /* NAPI yielded this QV */
#define IXGBE_QV_STATE_POLL_YIELD  16    /* poll yielded this QV */
398 399 400
#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
	spinlock_t lock;
401
#endif  /* CONFIG_NET_RX_BUSY_POLL */
402

403 404
	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
405
};
406
#ifdef CONFIG_NET_RX_BUSY_POLL
407 408 409 410 411 412 413 414 415 416 417
static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
{

	spin_lock_init(&q_vector->lock);
	q_vector->state = IXGBE_QV_STATE_IDLE;
}

/* called from the device poll routine to get ownership of a q_vector */
static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
{
	int rc = true;
418
	spin_lock_bh(&q_vector->lock);
419 420 421 422
	if (q_vector->state & IXGBE_QV_LOCKED) {
		WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
		q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
		rc = false;
423
#ifdef BP_EXTENDED_STATS
424 425
		q_vector->tx.ring->stats.yields++;
#endif
426
	} else {
427 428
		/* we don't care if someone yielded */
		q_vector->state = IXGBE_QV_STATE_NAPI;
429
	}
430
	spin_unlock_bh(&q_vector->lock);
431 432 433 434 435 436 437
	return rc;
}

/* returns true is someone tried to get the qv while napi had it */
static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
{
	int rc = false;
438
	spin_lock_bh(&q_vector->lock);
439 440 441 442 443
	WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
			       IXGBE_QV_STATE_NAPI_YIELD));

	if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
		rc = true;
444 445 446
	/* will reset state to idle, unless QV is disabled */
	q_vector->state &= IXGBE_QV_STATE_DISABLED;
	spin_unlock_bh(&q_vector->lock);
447 448 449 450 451 452 453 454 455 456 457
	return rc;
}

/* called from ixgbe_low_latency_poll() */
static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
{
	int rc = true;
	spin_lock_bh(&q_vector->lock);
	if ((q_vector->state & IXGBE_QV_LOCKED)) {
		q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
		rc = false;
458
#ifdef BP_EXTENDED_STATS
459 460
		q_vector->rx.ring->stats.yields++;
#endif
461
	} else {
462 463
		/* preserve yield marks */
		q_vector->state |= IXGBE_QV_STATE_POLL;
464
	}
465 466 467 468 469 470 471 472 473 474 475 476 477
	spin_unlock_bh(&q_vector->lock);
	return rc;
}

/* returns true if someone tried to get the qv while it was locked */
static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
{
	int rc = false;
	spin_lock_bh(&q_vector->lock);
	WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));

	if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
		rc = true;
478 479
	/* will reset state to idle, unless QV is disabled */
	q_vector->state &= IXGBE_QV_STATE_DISABLED;
480 481 482 483 484
	spin_unlock_bh(&q_vector->lock);
	return rc;
}

/* true if a socket is polling, even if it did not get the lock */
485
static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
486
{
487
	WARN_ON(!(q_vector->state & IXGBE_QV_OWNED));
488 489
	return q_vector->state & IXGBE_QV_USER_PEND;
}
490 491 492 493 494 495 496 497 498 499 500 501 502 503

/* false if QV is currently owned */
static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
{
	int rc = true;
	spin_lock_bh(&q_vector->lock);
	if (q_vector->state & IXGBE_QV_OWNED)
		rc = false;
	q_vector->state |= IXGBE_QV_STATE_DISABLED;
	spin_unlock_bh(&q_vector->lock);

	return rc;
}

504
#else /* CONFIG_NET_RX_BUSY_POLL */
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
{
}

static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
{
	return true;
}

static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
{
	return false;
}

static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
{
	return false;
}

static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
{
	return false;
}

529
static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
530 531 532
{
	return false;
}
533 534 535 536 537 538

static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
{
	return true;
}

539
#endif /* CONFIG_NET_RX_BUSY_POLL */
540

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
#ifdef CONFIG_IXGBE_HWMON

#define IXGBE_HWMON_TYPE_LOC		0
#define IXGBE_HWMON_TYPE_TEMP		1
#define IXGBE_HWMON_TYPE_CAUTION	2
#define IXGBE_HWMON_TYPE_MAX		3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct ixgbe_hw *hw;
	struct ixgbe_thermal_diode_data *sensor;
	char name[12];
};

struct hwmon_buff {
556 557 558 559
	struct attribute_group group;
	const struct attribute_group *groups[2];
	struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
	struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
560 561 562
	unsigned int n_hwmon;
};
#endif /* CONFIG_IXGBE_HWMON */
563

564 565 566
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
567
 */
568 569 570 571 572
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
573

574 575 576 577 578 579 580
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

581 582 583 584 585 586 587
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
588

589 590 591 592 593
static inline void ixgbe_write_tail(struct ixgbe_ring *ring, u32 value)
{
	writel(value, ring->tail);
}

594
#define IXGBE_RX_DESC(R, i)	    \
595
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
596
#define IXGBE_TX_DESC(R, i)	    \
597
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
598
#define IXGBE_TX_CTXTDESC(R, i)	    \
599
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
600

601
#define IXGBE_MAX_JUMBO_FRAME_SIZE	9728 /* Maximum Supported Size 9.5KB */
602 603 604 605
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
606

607 608 609
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

610
#define MAX_MSIX_VECTORS_82599 64
611
#define MAX_Q_VECTORS_82599 64
612
#define MAX_MSIX_VECTORS_82598 18
613
#define MAX_Q_VECTORS_82598 16
614

615 616 617 618 619 620 621 622 623
struct ixgbe_mac_addr {
	u8 addr[ETH_ALEN];
	u16 queue;
	u16 state; /* bitmask */
};
#define IXGBE_MAC_STATE_DEFAULT		0x1
#define IXGBE_MAC_STATE_MODIFIED	0x2
#define IXGBE_MAC_STATE_IN_USE		0x4

624
#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
625
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
626

627
#define MIN_MSIX_Q_VECTORS 1
628 629
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

630 631 632
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

633 634
/* board specific private data structure */
struct ixgbe_adapter {
635 636 637 638 639
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

640 641 642 643 644 645
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 0)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 1)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 3)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 4)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 5)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 6)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 7)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 8)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 9)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 10)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 11)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 12)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 13)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 14)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 15)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 16)
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 17)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 18)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 19)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 20)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 21)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 22)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 23)
670 671

	u32 flags2;
672
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1 << 0)
673 674
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
675
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
676 677
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
678
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
679
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
680 681
#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
682 683
#define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 10)
#define IXGBE_FLAG2_BRIDGE_MODE_VEB		(u32)(1 << 11)
684

685 686 687
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
688 689
	u16 tx_work_limit;

690 691 692 693
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

694
	/* TX */
695
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
696

J
Jesse Brandeburg 已提交
697 698
	u64 restart_queue;
	u64 lsc_int;
699
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
700

701
	/* RX */
702
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
703 704
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
705
	u64 hw_csum_rx_error;
706
	u64 hw_rx_no_dma_resources;
707 708
	u64 rsc_total_count;
	u64 rsc_total_flush;
709 710 711 712
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

713
	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
714

715 716 717 718 719 720 721 722 723
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

724 725
	int num_q_vectors;	/* current number of q_vectors for device */
	int max_q_vectors;	/* true count of q_vectors for device */
726 727
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
728

729 730 731 732
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

733 734 735 736
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
737

738
	u64 tx_busy;
739 740
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
741 742 743 744 745

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

746
	struct timer_list service_timer;
747 748 749 750 751 752
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
753 754 755
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
756

757 758 759
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
760
	u8 __iomem *io_addr; /* Mainly for iounmap use */
761
	u32 wol;
762 763 764

	u16 bd_number;

765 766
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
767
	u16 eeprom_cap;
768

769
	u32 interrupt_event;
770
	u32 led_reg;
771

772 773
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_caps;
774 775
	struct work_struct ptp_tx_work;
	struct sk_buff *ptp_tx_skb;
776
	struct hwtstamp_config tstamp_config;
777
	unsigned long ptp_tx_start;
778
	unsigned long last_overflow_check;
779
	unsigned long last_rx_ptp_check;
780
	unsigned long last_rx_timestamp;
781 782 783 784 785
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
	u32 base_incval;

786 787 788 789
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
790
	int vf_rate_link_speed;
G
Greg Rose 已提交
791 792
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
793

794 795
	u32 timer_event_accumulator;
	u32 vferr_refcount;
796
	struct ixgbe_mac_addr *mac_table;
797 798
	struct kobject *info_kobj;
#ifdef CONFIG_IXGBE_HWMON
799
	struct hwmon_buff *ixgbe_hwmon_buff;
800
#endif /* CONFIG_IXGBE_HWMON */
C
Catherine Sullivan 已提交
801 802 803
#ifdef CONFIG_DEBUG_FS
	struct dentry *ixgbe_dbg_adapter;
#endif /*CONFIG_DEBUG_FS*/
804 805

	u8 default_up;
806
	unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
807 808 809 810 811 812 813
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
814 815
};

816
enum ixgbe_state_t {
817 818
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
819
	__IXGBE_DOWN,
820
	__IXGBE_DISABLED,
821
	__IXGBE_REMOVING,
822
	__IXGBE_SERVICE_SCHED,
823
	__IXGBE_SERVICE_INITED,
824
	__IXGBE_IN_SFP_INIT,
825
	__IXGBE_PTP_RUNNING,
826
	__IXGBE_PTP_TX_IN_PROGRESS,
827 828
};

A
Alexander Duyck 已提交
829 830 831 832 833
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
834
	dma_addr_t dma;
A
Alexander Duyck 已提交
835
	u16 append_cnt;
836
	bool page_released;
837
};
A
Alexander Duyck 已提交
838
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
839

840
enum ixgbe_boards {
841
	board_82598,
842
	board_82599,
843
	board_X540,
844 845
};

846
extern struct ixgbe_info ixgbe_82598_info;
847
extern struct ixgbe_info ixgbe_82599_info;
848
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
849
#ifdef CONFIG_IXGBE_DCB
850
extern const struct dcbnl_rtnl_ops dcbnl_ops;
851
#endif
852 853

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
854
extern const char ixgbe_driver_version[];
855
#ifdef IXGBE_FCOE
856
extern char ixgbe_default_device_descr[];
857
#endif /* IXGBE_FCOE */
858

859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
void ixgbe_up(struct ixgbe_adapter *adapter);
void ixgbe_down(struct ixgbe_adapter *adapter);
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
void ixgbe_reset(struct ixgbe_adapter *adapter);
void ixgbe_set_ethtool_ops(struct net_device *netdev);
int ixgbe_setup_rx_resources(struct ixgbe_ring *);
int ixgbe_setup_tx_resources(struct ixgbe_ring *);
void ixgbe_free_rx_resources(struct ixgbe_ring *);
void ixgbe_free_tx_resources(struct ixgbe_ring *);
void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
void ixgbe_update_stats(struct ixgbe_adapter *adapter);
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
874
			       u16 subdevice_id);
875 876 877 878 879 880 881
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
#endif
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 u8 *addr, u16 queue);
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 u8 *addr, u16 queue);
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
				  struct ixgbe_ring *);
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
				      struct ixgbe_tx_buffer *);
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
void ixgbe_write_eitr(struct ixgbe_q_vector *);
int ixgbe_poll(struct napi_struct *napi, int budget);
int ethtool_ioctl(struct ifreq *ifr);
s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
					  union ixgbe_atr_hash_dword input,
					  union ixgbe_atr_hash_dword common,
					  u8 queue);
s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
				    union ixgbe_atr_input *input_mask);
s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
					  union ixgbe_atr_input *input,
					  u16 soft_id, u8 queue);
s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
					  union ixgbe_atr_input *input,
					  u16 soft_id);
void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
					  union ixgbe_atr_input *mask);
void ixgbe_set_rx_mode(struct net_device *netdev);
909
#ifdef CONFIG_IXGBE_DCB
910
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
911
#endif
912 913 914
int ixgbe_setup_tc(struct net_device *dev, u8 tc);
void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
void ixgbe_do_reset(struct net_device *netdev);
915
#ifdef CONFIG_IXGBE_HWMON
916 917
void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
918
#endif /* CONFIG_IXGBE_HWMON */
919
#ifdef IXGBE_FCOE
920 921 922 923 924 925 926 927 928 929 930 931 932 933
void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
	      u8 *hdr_len);
int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
		   union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
		       struct scatterlist *sgl, unsigned int sgc);
int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
			  struct scatterlist *sgl, unsigned int sgc);
int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
int ixgbe_fcoe_enable(struct net_device *netdev);
int ixgbe_fcoe_disable(struct net_device *netdev);
934
#ifdef CONFIG_IXGBE_DCB
935 936
u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
937
#endif /* CONFIG_IXGBE_DCB */
938 939 940 941
int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
			   struct netdev_fcoe_hbainfo *info);
u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
942
#endif /* IXGBE_FCOE */
C
Catherine Sullivan 已提交
943
#ifdef CONFIG_DEBUG_FS
944 945 946 947
void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
void ixgbe_dbg_init(void);
void ixgbe_dbg_exit(void);
948 949 950 951 952
#else
static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
static inline void ixgbe_dbg_init(void) {}
static inline void ixgbe_dbg_exit(void) {}
C
Catherine Sullivan 已提交
953
#endif /* CONFIG_DEBUG_FS */
954 955 956 957 958
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

959 960 961 962
void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
963
void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
964 965
int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
966 967 968
void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
969 970 971
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
#endif
972

973 974 975
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
				  struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *tx_ring);
976
#endif /* _IXGBE_H_ */