ixgbe.h 23.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38

39 40 41 42 43 44
#ifdef CONFIG_IXGBE_PTP
#include <linux/clocksource.h>
#include <linux/net_tstamp.h>
#include <linux/ptp_clock_kernel.h>
#endif /* CONFIG_IXGBE_PTP */

45 46
#include "ixgbe_type.h"
#include "ixgbe_common.h"
47
#include "ixgbe_dcb.h"
48 49 50 51
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52
#ifdef CONFIG_IXGBE_DCA
53 54
#include <linux/dca.h>
#endif
55

56 57 58
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
59 60

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
61
#define IXGBE_DEFAULT_TXD		    512
62
#define IXGBE_DEFAULT_TX_WORK		    256
63 64 65
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
66
#define IXGBE_DEFAULT_RXD		    512
67 68 69 70
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
71
#define IXGBE_MIN_FCRTL			   0x40
72
#define IXGBE_MAX_FCRTL			0x7FF80
73
#define IXGBE_MIN_FCRTH			  0x600
74
#define IXGBE_MAX_FCRTH			0x7FFF0
75
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
76 77 78 79
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
80
#define IXGBE_RXBUFFER_512   512    /* Used for packet split */
81
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
82

83 84 85 86 87 88 89 90
/*
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
 * this adds up to 512 bytes of extra data meaning the smallest allocation
 * we could have is 1K.
 * i.e. RXBUFFER_512 --> size-1024 slab
 */
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
91 92 93 94 95 96 97

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
98 99 100 101 102 103
#define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
104
#define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
105
#define IXGBE_TX_FLAGS_TSTAMP		(u32)(1 << 8)
106
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
107 108
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
109 110
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

111 112 113 114
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
115
#define IXGBE_MAX_PF_MACVLANS           15
116
#define VMDQ_P(p)   ((p) + adapter->num_vfs)
117 118
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
119 120 121 122 123 124 125 126

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
127 128 129
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
130
	u16 tx_rate;
131 132
	u16 vlan_count;
	u8 spoofchk_enabled;
G
Greg Rose 已提交
133
	struct pci_dev *vfdev;
134 135
};

G
Greg Rose 已提交
136 137 138 139 140 141 142 143 144
struct vf_macvlans {
	struct list_head l;
	int vf;
	int rar_entry;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

145 146 147 148 149 150 151
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)

152 153 154
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
155
	union ixgbe_adv_tx_desc *next_to_watch;
156
	unsigned long time_stamp;
157 158 159
	struct sk_buff *skb;
	unsigned int bytecount;
	unsigned short gso_segs;
160
	__be16 protocol;
161 162
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
163
	u32 tx_flags;
164 165 166 167 168 169
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
170
	unsigned int page_offset;
171 172 173 174 175 176 177
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

178 179 180
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
181
	u64 tx_done_old;
182 183 184 185 186 187 188 189
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
190
	u64 csum_err;
191 192
};

193
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
194 195
	__IXGBE_TX_FDIR_INIT_DONE,
	__IXGBE_TX_DETECT_HANG,
196
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
197
	__IXGBE_RX_RSC_ENABLED,
198
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
199
	__IXGBE_RX_FCOE,
A
Alexander Duyck 已提交
200 201 202 203 204 205 206 207 208 209 210 211 212 213
};

#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
214
struct ixgbe_ring {
215
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
216 217 218
	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
	struct net_device *netdev;	/* netdev ring belongs to */
	struct device *dev;		/* device for DMA mapping */
219 220 221 222 223
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
224
	unsigned long state;
225
	u8 __iomem *tail;
226 227
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
228

229 230 231
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
232 233 234 235 236
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
237 238 239
	u16 next_to_use;
	u16 next_to_clean;

240
	union {
241
		u16 next_to_alloc;
242 243 244 245 246
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
	};
247

248
	u8 dcb_tc;
249
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
250
	struct u64_stats_sync syncp;
251 252 253 254
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
J
Jesse Brandeburg 已提交
255
} ____cacheline_internodealigned_in_smp;
256

257 258
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
259
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
260
	RING_F_RSS,
261
	RING_F_FDIR,
262 263 264
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
265 266 267 268

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

269
#define IXGBE_MAX_RSS_INDICES  16
270
#define IXGBE_MAX_VMDQ_INDICES 64
271
#define IXGBE_MAX_FDIR_INDICES 64
272 273
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
274 275 276 277 278
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
279
#endif /* IXGBE_FCOE */
280
struct ixgbe_ring_feature {
281 282
	u16 limit;	/* upper limit on feature indices */
	u16 indices;	/* current value of indices */
283
	int mask;
J
Jesse Brandeburg 已提交
284
} ____cacheline_internodealigned_in_smp;
285

286 287 288 289 290 291 292 293
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
#if defined(IXGBE_FCOE) && (PAGE_SIZE < 8192)
static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
294
	return test_bit(__IXGBE_RX_FCOE, &ring->state) ? 1 : 0;
295 296 297 298 299 300 301
}
#else
#define ixgbe_rx_pg_order(_ring) 0
#endif
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
#define ixgbe_rx_bufsz(_ring) ((PAGE_SIZE / 2) << ixgbe_rx_pg_order(_ring))

302
struct ixgbe_ring_container {
303
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
304 305 306
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
307 308 309
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
310

311 312 313 314
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

315 316 317 318
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

319
/* MAX_Q_VECTORS of these are allocated,
320 321 322 323
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
324 325 326
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
327 328 329 330
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
331
	struct ixgbe_ring_container rx, tx;
332 333

	struct napi_struct napi;
334 335 336
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
337
	char name[IFNAMSIZ + 9];
338 339 340

	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
341
};
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
#ifdef CONFIG_IXGBE_HWMON

#define IXGBE_HWMON_TYPE_LOC		0
#define IXGBE_HWMON_TYPE_TEMP		1
#define IXGBE_HWMON_TYPE_CAUTION	2
#define IXGBE_HWMON_TYPE_MAX		3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct ixgbe_hw *hw;
	struct ixgbe_thermal_diode_data *sensor;
	char name[12];
};

struct hwmon_buff {
	struct device *device;
	struct hwmon_attr *hwmon_list;
	unsigned int n_hwmon;
};
#endif /* CONFIG_IXGBE_HWMON */
362

363 364 365
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
366
 */
367 368 369 370 371
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
372

373 374 375 376 377 378 379
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

380 381 382 383 384 385 386
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
387

388
#define IXGBE_RX_DESC(R, i)	    \
389
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
390
#define IXGBE_TX_DESC(R, i)	    \
391
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
392
#define IXGBE_TX_CTXTDESC(R, i)	    \
393
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
394 395

#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
396 397 398 399
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
400

401 402 403
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

404
#define MAX_MSIX_VECTORS_82599 64
405
#define MAX_Q_VECTORS_82599 64
406
#define MAX_MSIX_VECTORS_82598 18
407
#define MAX_Q_VECTORS_82598 16
408

409
#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
410
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
411

412
#define MIN_MSIX_Q_VECTORS 1
413 414
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

415 416 417
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

418 419
/* board specific private data structure */
struct ixgbe_adapter {
420 421 422 423 424
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
450 451 452 453 454 455 456
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 23)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 24)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 25)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 26)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 27)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 28)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 29)
457 458 459 460 461

	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
462
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
463 464
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
465
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
466
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
467 468
#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
469
#define IXGBE_FLAG2_OVERFLOW_CHECK_ENABLED	(u32)(1 << 10)
470
#define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 11)
471

472 473 474
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
475 476
	u16 tx_work_limit;

477 478 479 480
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

481
	/* TX */
482
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
483

J
Jesse Brandeburg 已提交
484 485
	u64 restart_queue;
	u64 lsc_int;
486
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
487

488
	/* RX */
489
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
490 491
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
492
	u64 hw_csum_rx_error;
493
	u64 hw_rx_no_dma_resources;
494 495
	u64 rsc_total_count;
	u64 rsc_total_flush;
496 497 498 499
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

500
	struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
501

502 503 504 505 506 507 508 509 510
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

511 512
	int num_q_vectors;	/* current number of q_vectors for device */
	int max_q_vectors;	/* true count of q_vectors for device */
513 514
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
515

516 517 518 519
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

520 521 522 523
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
524

525
	u64 tx_busy;
526 527
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
528 529 530 531 532

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

533
	struct timer_list service_timer;
534 535 536 537 538 539
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
540 541 542
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
543

544 545 546
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
547
	u32 wol;
548 549 550

	u16 bd_number;

551 552
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
553
	u16 eeprom_cap;
554

555
	u32 interrupt_event;
556
	u32 led_reg;
557

558 559 560 561 562 563 564
#ifdef CONFIG_IXGBE_PTP
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_caps;
	unsigned long last_overflow_check;
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
565
	int rx_hwtstamp_filter;
566 567 568 569
	u32 base_incval;
	u32 cycle_speed;
#endif /* CONFIG_IXGBE_PTP */

570 571 572 573
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
574
	int vf_rate_link_speed;
G
Greg Rose 已提交
575 576
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
577

578 579
	u32 timer_event_accumulator;
	u32 vferr_refcount;
580 581 582 583
	struct kobject *info_kobj;
#ifdef CONFIG_IXGBE_HWMON
	struct hwmon_buff ixgbe_hwmon_buff;
#endif /* CONFIG_IXGBE_HWMON */
584 585 586 587 588 589 590
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
591 592
};

593
enum ixgbe_state_t {
594 595
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
596
	__IXGBE_DOWN,
597 598
	__IXGBE_SERVICE_SCHED,
	__IXGBE_IN_SFP_INIT,
599 600
};

A
Alexander Duyck 已提交
601 602 603 604 605
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
606
	dma_addr_t dma;
A
Alexander Duyck 已提交
607
	u16 append_cnt;
608
	bool page_released;
609
};
A
Alexander Duyck 已提交
610
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
611

612
enum ixgbe_boards {
613
	board_82598,
614
	board_82599,
615
	board_X540,
616 617
};

618
extern struct ixgbe_info ixgbe_82598_info;
619
extern struct ixgbe_info ixgbe_82599_info;
620
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
621
#ifdef CONFIG_IXGBE_DCB
622
extern const struct dcbnl_rtnl_ops dcbnl_ops;
623
#endif
624 625

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
626
extern const char ixgbe_driver_version[];
627
#ifdef IXGBE_FCOE
628
extern char ixgbe_default_device_descr[];
629
#endif /* IXGBE_FCOE */
630

631
extern void ixgbe_up(struct ixgbe_adapter *adapter);
632
extern void ixgbe_down(struct ixgbe_adapter *adapter);
633
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
634 635
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
636 637 638 639
extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
640 641
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
642 643
extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *);
644
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
645
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
646 647
extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			       u16 subdevice_id);
648
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
649 650 651
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
652
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
653
                                             struct ixgbe_tx_buffer *);
654
extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
655
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
656
extern int ixgbe_poll(struct napi_struct *napi, int budget);
657
extern int ethtool_ioctl(struct ifreq *ifr);
658
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
659 660
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
661
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
662 663
						 union ixgbe_atr_hash_dword input,
						 union ixgbe_atr_hash_dword common,
664
                                                 u8 queue);
665 666 667 668 669 670 671 672 673 674
extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
					   union ixgbe_atr_input *input_mask);
extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id, u8 queue);
extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id);
extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
						 union ixgbe_atr_input *mask);
675
extern void ixgbe_set_rx_mode(struct net_device *netdev);
676
#ifdef CONFIG_IXGBE_DCB
677
extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
678
extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
679
#endif
680
extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
681
extern void ixgbe_do_reset(struct net_device *netdev);
682
#ifdef CONFIG_IXGBE_HWMON
683 684
extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
685
#endif /* CONFIG_IXGBE_HWMON */
686 687
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
688 689
extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
690
		     u8 *hdr_len);
691 692
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
693
			  union ixgbe_adv_rx_desc *rx_desc,
694
			  struct sk_buff *skb);
695 696
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
697 698
extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
				 struct scatterlist *sgl, unsigned int sgc);
699
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
700 701
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
702 703 704 705
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
706
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
707 708
extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
				  struct netdev_fcoe_hbainfo *info);
709
#endif /* IXGBE_FCOE */
710

711 712 713 714 715
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

716 717 718 719 720 721 722
#ifdef CONFIG_IXGBE_PTP
extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
				  struct sk_buff *skb);
extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
723
				  union ixgbe_adv_rx_desc *rx_desc,
724 725 726 727
				  struct sk_buff *skb);
extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
				    struct ifreq *ifr, int cmd);
extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
728
extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
729 730
#endif /* CONFIG_IXGBE_PTP */

731
#endif /* _IXGBE_H_ */