ixgbe.h 20.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38 39 40

#include "ixgbe_type.h"
#include "ixgbe_common.h"
41
#include "ixgbe_dcb.h"
42 43 44 45
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
46
#ifdef CONFIG_IXGBE_DCA
47 48
#include <linux/dca.h>
#endif
49

50 51 52
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
53 54

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
55
#define IXGBE_DEFAULT_TXD		    512
56
#define IXGBE_DEFAULT_TX_WORK		    256
57 58 59
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
60
#define IXGBE_DEFAULT_RXD		    512
61 62 63 64
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
65
#define IXGBE_MIN_FCRTL			   0x40
66
#define IXGBE_MAX_FCRTL			0x7FF80
67
#define IXGBE_MIN_FCRTH			  0x600
68
#define IXGBE_MAX_FCRTH			0x7FFF0
69
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
70 71 72 73
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
74
#define IXGBE_RXBUFFER_512   512    /* Used for packet split */
75 76 77 78 79 80 81
#define IXGBE_RXBUFFER_2K   2048
#define IXGBE_RXBUFFER_3K   3072
#define IXGBE_RXBUFFER_4K   4096
#define IXGBE_RXBUFFER_7K   7168
#define IXGBE_RXBUFFER_8K   8192
#define IXGBE_RXBUFFER_15K  15360
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
82

83 84 85 86 87 88 89 90
/*
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
 * this adds up to 512 bytes of extra data meaning the smallest allocation
 * we could have is 1K.
 * i.e. RXBUFFER_512 --> size-1024 slab
 */
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
91 92 93 94 95 96 97

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
98 99 100 101 102 103
#define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
104 105
#define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
#define IXGBE_TX_FLAGS_MAPPED_AS_PAGE	(u32)(1 << 8)
106
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
107 108
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
109 110
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

111 112
#define IXGBE_MAX_RSC_INT_RATE          162760

113 114 115 116
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
117
#define IXGBE_MAX_PF_MACVLANS           15
118
#define VMDQ_P(p)   ((p) + adapter->num_vfs)
119 120
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
121 122 123 124 125 126 127 128

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
129 130 131
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
132
	u16 tx_rate;
133 134
	u16 vlan_count;
	u8 spoofchk_enabled;
G
Greg Rose 已提交
135
	struct pci_dev *vfdev;
136 137
};

G
Greg Rose 已提交
138 139 140 141 142 143 144 145 146
struct vf_macvlans {
	struct list_head l;
	int vf;
	int rar_entry;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

147 148 149 150 151 152 153
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)

154 155 156
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
157
	union ixgbe_adv_tx_desc *next_to_watch;
158
	unsigned long time_stamp;
159 160 161 162 163
	dma_addr_t dma;
	u32 length;
	u32 tx_flags;
	struct sk_buff *skb;
	u32 bytecount;
164
	u16 gso_segs;
165 166 167 168 169 170 171
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
	dma_addr_t page_dma;
172
	unsigned int page_offset;
173 174 175 176 177 178 179
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

180 181 182
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
183 184
	u64 completed;
	u64 tx_done_old;
185 186 187 188 189 190 191 192 193 194
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
};

A
Alexander Duyck 已提交
195 196 197
enum ixbge_ring_state_t {
	__IXGBE_TX_FDIR_INIT_DONE,
	__IXGBE_TX_DETECT_HANG,
198
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
	__IXGBE_RX_PS_ENABLED,
	__IXGBE_RX_RSC_ENABLED,
};

#define ring_is_ps_enabled(ring) \
	test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
#define set_ring_ps_enabled(ring) \
	set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
#define clear_ring_ps_enabled(ring) \
	clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221
struct ixgbe_ring {
222
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
223
	void *desc;			/* descriptor ring memory */
224
	struct device *dev;             /* device for DMA mapping */
225
	struct net_device *netdev;      /* netdev ring belongs to */
226 227 228 229
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
230
	unsigned long state;
231 232
	u8 __iomem *tail;

233 234 235 236
	u16 count;			/* amount of descriptors */
	u16 rx_buf_len;

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
237 238 239 240 241
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
242 243
	u8 atr_sample_rate;
	u8 atr_count;
244

245 246
	u16 next_to_use;
	u16 next_to_clean;
247

248
	u8 dcb_tc;
249
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
250
	struct u64_stats_sync syncp;
251 252 253 254 255
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
	int numa_node;
256 257
	unsigned int size;		/* length in bytes */
	dma_addr_t dma;			/* phys. address of descriptor ring */
E
Eric Dumazet 已提交
258
	struct rcu_head rcu;
259
	struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
J
Jesse Brandeburg 已提交
260
} ____cacheline_internodealigned_in_smp;
261

262 263
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
264
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
265
	RING_F_RSS,
266
	RING_F_FDIR,
267 268 269
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
270 271 272 273

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

274
#define IXGBE_MAX_RSS_INDICES  16
275
#define IXGBE_MAX_VMDQ_INDICES 64
276
#define IXGBE_MAX_FDIR_INDICES 64
277 278
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
279 280 281 282 283
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
284
#endif /* IXGBE_FCOE */
285 286 287
struct ixgbe_ring_feature {
	int indices;
	int mask;
J
Jesse Brandeburg 已提交
288
} ____cacheline_internodealigned_in_smp;
289

290
struct ixgbe_ring_container {
291
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
292 293 294
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
295 296 297
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
298

299 300 301 302
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

303 304 305 306 307
/* MAX_MSIX_Q_VECTORS of these are allocated,
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
308 309 310
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
311 312 313 314
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
315
	struct ixgbe_ring_container rx, tx;
316 317

	struct napi_struct napi;
318
	cpumask_var_t affinity_mask;
319
	char name[IFNAMSIZ + 9];
320 321
};

322 323 324
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
325
 */
326 327 328 329 330
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
331

332 333 334 335 336 337 338
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

339 340 341 342 343 344 345
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
346 347

#define IXGBE_RX_DESC_ADV(R, i)	    \
348
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
349
#define IXGBE_TX_DESC_ADV(R, i)	    \
350
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
351
#define IXGBE_TX_CTXTDESC_ADV(R, i)	    \
352
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
353 354

#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
355 356 357 358
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
359

360 361 362
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

363 364
#define MAX_MSIX_VECTORS_82599 64
#define MAX_MSIX_Q_VECTORS_82599 64
365 366 367
#define MAX_MSIX_VECTORS_82598 18
#define MAX_MSIX_Q_VECTORS_82598 16

368 369
#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
370

371 372 373
#define MIN_MSIX_Q_VECTORS 2
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

374 375
/* board specific private data structure */
struct ixgbe_adapter {
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
#define IXGBE_FLAG_RX_CSUM_ENABLED              (u32)(1)
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
402 403 404 405 406 407 408
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 23)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 24)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 25)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 26)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 27)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 28)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 29)
409 410 411 412 413

	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
414
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
415 416
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
417
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
418
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
419

420
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
421
	u16 bd_number;
422
	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
423 424 425 426

	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
427 428 429
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
430
	u8 dcbx_cap;
431
	enum ixgbe_fc_mode last_lfc_mode;
432

433
	/* Interrupt Throttle Rate */
434 435
	u32 rx_itr_setting;
	u32 tx_itr_setting;
436 437 438
	u16 eitr_low;
	u16 eitr_high;

439 440 441
	/* Work limits */
	u16 tx_work_limit;

442
	/* TX */
443
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
444
	int num_tx_queues;
445 446 447
	u32 tx_timeout_count;
	bool detect_tx_hung;

J
Jesse Brandeburg 已提交
448 449 450
	u64 restart_queue;
	u64 lsc_int;

451
	/* RX */
452
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
453
	int num_rx_queues;
454 455
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
456
	u64 hw_csum_rx_error;
457
	u64 hw_rx_no_dma_resources;
458
	u64 non_eop_descs;
459
	int num_msix_vectors;
460
	int max_msix_q_vectors;         /* true count of q_vectors for device */
461
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
462 463 464 465 466
	struct msix_entry *msix_entries;

	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

467 468
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
469 470 471 472 473

	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

474 475 476 477
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

478 479 480 481
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
482 483

	/* Interrupt Throttle Rate */
484 485
	u32 rx_eitr_param;
	u32 tx_eitr_param;
486 487

	u64 tx_busy;
488 489
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
490 491 492 493 494

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

495 496
	struct work_struct service_task;
	struct timer_list service_timer;
497 498
	u32 fdir_pballoc;
	u32 atr_sample_rate;
499
	unsigned long fdir_overflow; /* number of times ATR was backed off */
500
	spinlock_t fdir_perfect_lock;
501 502 503
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
504 505
	u64 rsc_total_count;
	u64 rsc_total_flush;
506
	u32 wol;
507 508
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
509
	u16 eeprom_cap;
510

511
	int node;
512
	u32 led_reg;
513
	u32 interrupt_event;
514

515 516 517 518
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
519
	int vf_rate_link_speed;
G
Greg Rose 已提交
520 521
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
522 523 524 525

	struct hlist_head fdir_filter_list;
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
526 527
	u32 timer_event_accumulator;
	u32 vferr_refcount;
528 529 530 531 532 533 534
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
535 536 537 538 539
};

enum ixbge_state_t {
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
540
	__IXGBE_DOWN,
541 542
	__IXGBE_SERVICE_SCHED,
	__IXGBE_IN_SFP_INIT,
543 544
};

A
Alexander Duyck 已提交
545 546 547 548 549
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
550
	dma_addr_t dma;
A
Alexander Duyck 已提交
551
	u16 append_cnt;
552 553
	bool delay_unmap;
};
A
Alexander Duyck 已提交
554
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
555

556
enum ixgbe_boards {
557
	board_82598,
558
	board_82599,
559
	board_X540,
560 561
};

562
extern struct ixgbe_info ixgbe_82598_info;
563
extern struct ixgbe_info ixgbe_82599_info;
564
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
565
#ifdef CONFIG_IXGBE_DCB
566
extern const struct dcbnl_rtnl_ops dcbnl_ops;
567 568 569 570
extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
                              struct ixgbe_dcb_config *dst_dcb_cfg,
                              int tc_max);
#endif
571 572

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
573
extern const char ixgbe_driver_version[];
574
extern char ixgbe_default_device_descr[];
575

576
extern void ixgbe_up(struct ixgbe_adapter *adapter);
577
extern void ixgbe_down(struct ixgbe_adapter *adapter);
578
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
579 580
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
581 582 583 584
extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
585 586
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
587 588
extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *);
589
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
590
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
591
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
592 593 594
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
595
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
596
                                             struct ixgbe_tx_buffer *);
597
extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
598 599
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
extern int ethtool_ioctl(struct ifreq *ifr);
600
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
601 602
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
603
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
604 605
						 union ixgbe_atr_hash_dword input,
						 union ixgbe_atr_hash_dword common,
606
                                                 u8 queue);
607 608 609 610 611 612 613 614 615 616
extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
					   union ixgbe_atr_input *input_mask);
extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id, u8 queue);
extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id);
extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
						 union ixgbe_atr_input *mask);
617
extern void ixgbe_set_rx_mode(struct net_device *netdev);
618
extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
619
extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
620
extern void ixgbe_do_reset(struct net_device *netdev);
621 622
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
623
extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
624
                     u32 tx_flags, u8 *hdr_len);
625 626
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
627
			  union ixgbe_adv_rx_desc *rx_desc,
628
			  struct sk_buff *skb);
629 630
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
631 632
extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
				 struct scatterlist *sgl, unsigned int sgc);
633
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
634 635
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
636 637 638 639
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
640
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
641 642
extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
				  struct netdev_fcoe_hbainfo *info);
643
#endif /* IXGBE_FCOE */
644 645

#endif /* _IXGBE_H_ */