i915_drv.c 28.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31 32
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
33
#include "i915_drv.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
40

41
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
42
module_param_named(modeset, i915_modeset, int, 0400);
43 44 45
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
46

47
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
48
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
49

50
int i915_panel_ignore_lid __read_mostly = 1;
51
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52
MODULE_PARM_DESC(panel_ignore_lid,
53 54
		"Override lid status (0=autodetect, 1=autodetect disabled [default], "
		"-1=force lid closed, -2=force lid open)");
55

56
unsigned int i915_powersave __read_mostly = 1;
57
module_param_named(powersave, i915_powersave, int, 0600);
58 59
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
60

61
int i915_semaphores __read_mostly = -1;
62
module_param_named(semaphores, i915_semaphores, int, 0600);
63
MODULE_PARM_DESC(semaphores,
64
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65

66
int i915_enable_rc6 __read_mostly = -1;
67
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
68
MODULE_PARM_DESC(i915_enable_rc6,
69 70 71 72 73
		"Enable power-saving render C-state 6. "
		"Different stages can be selected via bitmask values "
		"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
		"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
		"default: -1 (use per-chip default)");
C
Chris Wilson 已提交
74

75
int i915_enable_fbc __read_mostly = -1;
76
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 78
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
79
		"(default: -1 (use per-chip default))");
80

81
unsigned int i915_lvds_downclock __read_mostly = 0;
82
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 84 85
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
86

87 88 89 90 91 92
int i915_lvds_channel_mode __read_mostly;
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
MODULE_PARM_DESC(lvds_channel_mode,
		 "Specify LVDS channel mode "
		 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");

93
int i915_panel_use_ssc __read_mostly = -1;
94
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
95 96
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
97
		"(default: auto from VBT)");
98

99
int i915_vbt_sdvo_panel_type __read_mostly = -1;
100
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
101
MODULE_PARM_DESC(vbt_sdvo_panel_type,
102 103
		"Override/Ignore selection of SDVO panel mode in the VBT "
		"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
104

105
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
106
module_param_named(reset, i915_try_reset, bool, 0600);
107
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
108

109
bool i915_enable_hangcheck __read_mostly = true;
110
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
111 112 113 114
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
115

116 117
int i915_enable_ppgtt __read_mostly = -1;
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
D
Daniel Vetter 已提交
118 119 120
MODULE_PARM_DESC(i915_enable_ppgtt,
		"Enable PPGTT (default: true)");

121 122 123 124
int i915_enable_psr __read_mostly = 0;
module_param_named(enable_psr, i915_enable_psr, int, 0600);
MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");

125
unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
126 127
module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
MODULE_PARM_DESC(preliminary_hw_support,
128
		"Enable preliminary hardware support.");
129

130
int i915_disable_power_well __read_mostly = 1;
131 132
module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
MODULE_PARM_DESC(disable_power_well,
133
		 "Disable the power well when possible (default: true)");
134

135 136 137 138
int i915_enable_ips __read_mostly = 1;
module_param_named(enable_ips, i915_enable_ips, int, 0600);
MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");

139 140 141 142 143
bool i915_fastboot __read_mostly = 0;
module_param_named(fastboot, i915_fastboot, bool, 0600);
MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
		 "(default: false)");

144
int i915_enable_pc8 __read_mostly = 1;
145
module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
146
MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
147

148 149 150 151
int i915_pc8_timeout __read_mostly = 5000;
module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");

152 153 154 155 156
bool i915_prefault_disable __read_mostly;
module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
MODULE_PARM_DESC(prefault_disable,
		"Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");

157
static struct drm_driver driver;
158
extern int intel_agp_enabled;
159

160
static const struct intel_device_info intel_i830_info = {
161
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
162
	.has_overlay = 1, .overlay_needs_physical = 1,
163 164
};

165
static const struct intel_device_info intel_845g_info = {
166
	.gen = 2, .num_pipes = 1,
167
	.has_overlay = 1, .overlay_needs_physical = 1,
168 169
};

170
static const struct intel_device_info intel_i85x_info = {
171
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
172
	.cursor_needs_physical = 1,
173
	.has_overlay = 1, .overlay_needs_physical = 1,
174 175
};

176
static const struct intel_device_info intel_i865g_info = {
177
	.gen = 2, .num_pipes = 1,
178
	.has_overlay = 1, .overlay_needs_physical = 1,
179 180
};

181
static const struct intel_device_info intel_i915g_info = {
182
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
183
	.has_overlay = 1, .overlay_needs_physical = 1,
184
};
185
static const struct intel_device_info intel_i915gm_info = {
186
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
187
	.cursor_needs_physical = 1,
188
	.has_overlay = 1, .overlay_needs_physical = 1,
189
	.supports_tv = 1,
190
};
191
static const struct intel_device_info intel_i945g_info = {
192
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
193
	.has_overlay = 1, .overlay_needs_physical = 1,
194
};
195
static const struct intel_device_info intel_i945gm_info = {
196
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
197
	.has_hotplug = 1, .cursor_needs_physical = 1,
198
	.has_overlay = 1, .overlay_needs_physical = 1,
199
	.supports_tv = 1,
200 201
};

202
static const struct intel_device_info intel_i965g_info = {
203
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
204
	.has_hotplug = 1,
205
	.has_overlay = 1,
206 207
};

208
static const struct intel_device_info intel_i965gm_info = {
209
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
210
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
211
	.has_overlay = 1,
212
	.supports_tv = 1,
213 214
};

215
static const struct intel_device_info intel_g33_info = {
216
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
217
	.need_gfx_hws = 1, .has_hotplug = 1,
218
	.has_overlay = 1,
219 220
};

221
static const struct intel_device_info intel_g45_info = {
222
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
223
	.has_pipe_cxsr = 1, .has_hotplug = 1,
224
	.has_bsd_ring = 1,
225 226
};

227
static const struct intel_device_info intel_gm45_info = {
228
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
229
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
230
	.has_pipe_cxsr = 1, .has_hotplug = 1,
231
	.supports_tv = 1,
232
	.has_bsd_ring = 1,
233 234
};

235
static const struct intel_device_info intel_pineview_info = {
236
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
237
	.need_gfx_hws = 1, .has_hotplug = 1,
238
	.has_overlay = 1,
239 240
};

241
static const struct intel_device_info intel_ironlake_d_info = {
242
	.gen = 5, .num_pipes = 2,
243
	.need_gfx_hws = 1, .has_hotplug = 1,
244
	.has_bsd_ring = 1,
245 246
};

247
static const struct intel_device_info intel_ironlake_m_info = {
248
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
249
	.need_gfx_hws = 1, .has_hotplug = 1,
250
	.has_fbc = 1,
251
	.has_bsd_ring = 1,
252 253
};

254
static const struct intel_device_info intel_sandybridge_d_info = {
255
	.gen = 6, .num_pipes = 2,
256
	.need_gfx_hws = 1, .has_hotplug = 1,
257
	.has_bsd_ring = 1,
258
	.has_blt_ring = 1,
259
	.has_llc = 1,
260
	.has_force_wake = 1,
261 262
};

263
static const struct intel_device_info intel_sandybridge_m_info = {
264
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
265
	.need_gfx_hws = 1, .has_hotplug = 1,
266
	.has_fbc = 1,
267
	.has_bsd_ring = 1,
268
	.has_blt_ring = 1,
269
	.has_llc = 1,
270
	.has_force_wake = 1,
271 272
};

273 274 275 276 277 278 279 280
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
	.has_bsd_ring = 1, \
	.has_blt_ring = 1, \
	.has_llc = 1, \
	.has_force_wake = 1

281
static const struct intel_device_info intel_ivybridge_d_info = {
282 283
	GEN7_FEATURES,
	.is_ivybridge = 1,
284 285 286
};

static const struct intel_device_info intel_ivybridge_m_info = {
287 288 289
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
290
	.has_fbc = 1,
291 292
};

293 294 295 296 297 298
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
};

299
static const struct intel_device_info intel_valleyview_m_info = {
300 301 302
	GEN7_FEATURES,
	.is_mobile = 1,
	.num_pipes = 2,
303
	.is_valleyview = 1,
304
	.display_mmio_offset = VLV_DISPLAY_BASE,
B
Ben Widawsky 已提交
305
	.has_llc = 0, /* legal, last one wins */
306 307 308
};

static const struct intel_device_info intel_valleyview_d_info = {
309 310
	GEN7_FEATURES,
	.num_pipes = 2,
311
	.is_valleyview = 1,
312
	.display_mmio_offset = VLV_DISPLAY_BASE,
B
Ben Widawsky 已提交
313
	.has_llc = 0, /* legal, last one wins */
314 315
};

316
static const struct intel_device_info intel_haswell_d_info = {
317 318
	GEN7_FEATURES,
	.is_haswell = 1,
319
	.has_ddi = 1,
320
	.has_fpga_dbg = 1,
X
Xiang, Haihao 已提交
321
	.has_vebox_ring = 1,
322 323 324
};

static const struct intel_device_info intel_haswell_m_info = {
325 326 327
	GEN7_FEATURES,
	.is_haswell = 1,
	.is_mobile = 1,
328
	.has_ddi = 1,
329
	.has_fpga_dbg = 1,
R
Rodrigo Vivi 已提交
330
	.has_fbc = 1,
X
Xiang, Haihao 已提交
331
	.has_vebox_ring = 1,
332 333
};

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
#define INTEL_PCI_IDS \
	INTEL_I830_IDS(&intel_i830_info),	\
	INTEL_I845G_IDS(&intel_845g_info),	\
	INTEL_I85X_IDS(&intel_i85x_info),	\
	INTEL_I865G_IDS(&intel_i865g_info),	\
	INTEL_I915G_IDS(&intel_i915g_info),	\
	INTEL_I915GM_IDS(&intel_i915gm_info),	\
	INTEL_I945G_IDS(&intel_i945g_info),	\
	INTEL_I945GM_IDS(&intel_i945gm_info),	\
	INTEL_I965G_IDS(&intel_i965g_info),	\
	INTEL_G33_IDS(&intel_g33_info),		\
	INTEL_I965GM_IDS(&intel_i965gm_info),	\
	INTEL_GM45_IDS(&intel_gm45_info), 	\
	INTEL_G45_IDS(&intel_g45_info), 	\
	INTEL_PINEVIEW_IDS(&intel_pineview_info),	\
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),	\
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),	\
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),	\
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),	\
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),	\
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),	\
	INTEL_HSW_D_IDS(&intel_haswell_d_info), \
	INTEL_HSW_M_IDS(&intel_haswell_m_info), \
	INTEL_VLV_M_IDS(&intel_valleyview_m_info),	\
	INTEL_VLV_D_IDS(&intel_valleyview_d_info)

367
static const struct pci_device_id pciidlist[] = {		/* aka */
368
	INTEL_PCI_IDS,
369
	{0, 0, 0}
L
Linus Torvalds 已提交
370 371
};

J
Jesse Barnes 已提交
372 373 374 375
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

376
void intel_detect_pch(struct drm_device *dev)
377 378 379 380
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

B
Ben Widawsky 已提交
381 382 383 384 385 386 387 388
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

389 390 391 392 393
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
394 395 396 397 398
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
399 400
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
401 402
	while (pch) {
		struct pci_dev *curr = pch;
403
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
404
			unsigned short id;
405
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
406
			dev_priv->pch_id = id;
407

408 409 410
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
411
				WARN_ON(!IS_GEN5(dev));
412
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
413 414
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
415
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
416 417 418 419
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
420
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
421 422 423
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
424
				WARN_ON(!IS_HASWELL(dev));
425
				WARN_ON(IS_ULT(dev));
W
Wei Shun Chang 已提交
426 427 428 429
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
				WARN_ON(!IS_HASWELL(dev));
430
				WARN_ON(!IS_ULT(dev));
431 432
			} else {
				goto check_next;
433
			}
434 435
			pci_dev_put(pch);
			break;
436
		}
437 438 439
check_next:
		pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
		pci_dev_put(curr);
440
	}
441 442
	if (!pch)
		DRM_DEBUG_KMS("No PCH found?\n");
443 444
}

445 446 447 448 449 450 451 452
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
		return 0;

	if (i915_semaphores >= 0)
		return i915_semaphores;

453
#ifdef CONFIG_INTEL_IOMMU
454
	/* Enable semaphores on SNB when IO remapping is off */
455 456 457
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
458 459 460 461

	return 1;
}

462
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
463
{
464
	struct drm_i915_private *dev_priv = dev->dev_private;
465
	struct drm_crtc *crtc;
466

467 468 469 470 471
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

472 473 474
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
	hsw_disable_package_c8(dev_priv);
475 476
	intel_set_power_well(dev, true);

477 478
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
479 480
	pci_save_state(dev->pdev);

481
	/* If KMS is active, we do the leavevt stuff here */
482
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
483 484 485 486 487
		int error;

		mutex_lock(&dev->struct_mutex);
		error = i915_gem_idle(dev);
		mutex_unlock(&dev->struct_mutex);
488
		if (error) {
489
			dev_err(&dev->pdev->dev,
490 491 492
				"GEM idle failed, resume might fail\n");
			return error;
		}
493

494 495
		cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);

496
		drm_irq_uninstall(dev);
497
		dev_priv->enable_hotplug_processing = false;
498 499 500 501 502 503
		/*
		 * Disable CRTCs directly since we want to preserve sw state
		 * for _thaw.
		 */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
			dev_priv->display.crtc_disable(crtc);
504 505

		intel_modeset_suspend_hw(dev);
506 507
	}

508 509
	i915_gem_suspend_gtt_mappings(dev);

510 511
	i915_save_state(dev);

512
	intel_opregion_fini(dev);
513

514
	console_lock();
515
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
516 517
	console_unlock();

518
	return 0;
519 520
}

521
int i915_suspend(struct drm_device *dev, pm_message_t state)
522 523 524 525 526 527 528 529 530 531 532 533
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

534 535 536

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
537

538 539 540 541
	error = i915_drm_freeze(dev);
	if (error)
		return error;

542 543 544 545 546
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
547 548 549 550

	return 0;
}

551 552 553 554 555 556 557 558
void intel_console_resume(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private,
			     console_resume_work);
	struct drm_device *dev = dev_priv->dev;

	console_lock();
559
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
560 561 562
	console_unlock();
}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
static void intel_resume_hotplug(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	mutex_lock(&mode_config->mutex);
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

	mutex_unlock(&mode_config->mutex);

	/* Just fire off a uevent and let userspace tell us what to do */
	drm_helper_hpd_irq_event(dev);
}

581
static int __i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
582
{
583
	struct drm_i915_private *dev_priv = dev->dev_private;
584
	int error = 0;
585

586
	i915_restore_state(dev);
587
	intel_opregion_setup(dev);
588

589 590
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
P
Paulo Zanoni 已提交
591
		intel_init_pch_refclk(dev);
592

593 594
		mutex_lock(&dev->struct_mutex);

595
		error = i915_gem_init_hw(dev);
596
		mutex_unlock(&dev->struct_mutex);
597

598 599 600
		/* We need working interrupts for modeset enabling ... */
		drm_irq_install(dev);

601
		intel_modeset_init_hw(dev);
602 603 604 605

		drm_modeset_lock_all(dev);
		intel_modeset_setup_hw_state(dev, true);
		drm_modeset_unlock_all(dev);
606 607 608 609 610 611 612

		/*
		 * ... but also need to make sure that hotplug processing
		 * doesn't cause havoc. Like in the driver load code we don't
		 * bother with the tiny race here where we might loose hotplug
		 * notifications.
		 * */
613
		intel_hpd_init(dev);
614
		dev_priv->enable_hotplug_processing = true;
615 616
		/* Config may have changed between suspend and resume */
		intel_resume_hotplug(dev);
J
Jesse Barnes 已提交
617
	}
618

619 620
	intel_opregion_init(dev);

621 622 623 624 625 626
	/*
	 * The console lock can be pretty contented on resume due
	 * to all the printk activity.  Try to keep it out of the hot
	 * path of resume if possible.
	 */
	if (console_trylock()) {
627
		intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
628 629 630 631 632
		console_unlock();
	} else {
		schedule_work(&dev_priv->console_resume_work);
	}

633 634 635 636
	/* Undo what we did at i915_drm_freeze so the refcount goes back to the
	 * expected level. */
	hsw_enable_package_c8(dev_priv);

637 638 639
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
640 641 642
	return error;
}

643 644 645 646
static int i915_drm_thaw(struct drm_device *dev)
{
	int error = 0;

647
	intel_uncore_sanitize(dev);
648 649 650 651 652

	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
653 654
	} else if (drm_core_check_feature(dev, DRIVER_MODESET))
		i915_check_and_clear_faults(dev);
655 656 657

	__i915_drm_thaw(dev);

658 659 660
	return error;
}

661
int i915_resume(struct drm_device *dev)
662
{
663
	struct drm_i915_private *dev_priv = dev->dev_private;
664 665
	int ret;

666 667 668
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

669 670 671 672 673
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

674
	intel_uncore_sanitize(dev);
675 676 677 678 679 680 681 682 683 684 685 686 687

	/*
	 * Platforms with opregion should have sane BIOS, older ones (gen3 and
	 * earlier) need this since the BIOS might clear all our scratch PTEs.
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) &&
	    !dev_priv->opregion.header) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

	ret = __i915_drm_thaw(dev);
688 689 690 691 692
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
693 694
}

695
/**
696
 * i915_reset - reset chip after a hang
697 698 699 700 701 702 703 704 705 706 707 708 709
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
710
int i915_reset(struct drm_device *dev)
711 712
{
	drm_i915_private_t *dev_priv = dev->dev_private;
713
	bool simulated;
714
	int ret;
715

C
Chris Wilson 已提交
716 717 718
	if (!i915_try_reset)
		return 0;

719
	mutex_lock(&dev->struct_mutex);
720

721
	i915_gem_reset(dev);
722

723 724 725
	simulated = dev_priv->gpu_error.stop_rings != 0;

	if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
726
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
727 728
		ret = -ENODEV;
	} else {
729
		ret = intel_gpu_reset(dev);
730

731 732 733 734 735 736 737 738 739 740 741 742
		/* Also reset the gpu hangman. */
		if (simulated) {
			DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
			dev_priv->gpu_error.stop_rings = 0;
			if (ret == -ENODEV) {
				DRM_ERROR("Reset not implemented, but ignoring "
					  "error for simulated gpu hangs\n");
				ret = 0;
			}
		} else
			dev_priv->gpu_error.last_reset = get_seconds();
	}
743
	if (ret) {
744
		DRM_ERROR("Failed to reset chip.\n");
745
		mutex_unlock(&dev->struct_mutex);
746
		return ret;
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
764
			!dev_priv->ums.mm_suspended) {
765 766 767
		struct intel_ring_buffer *ring;
		int i;

768
		dev_priv->ums.mm_suspended = 0;
769

770 771
		i915_gem_init_swizzling(dev);

772 773
		for_each_ring(ring, dev_priv, i)
			ring->init(ring);
774

775
		i915_gem_context_init(dev);
776 777 778 779 780
		if (dev_priv->mm.aliasing_ppgtt) {
			ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
			if (ret)
				i915_gem_cleanup_aliasing_ppgtt(dev);
		}
D
Daniel Vetter 已提交
781

782 783 784 785 786
		/*
		 * It would make sense to re-init all the other hw state, at
		 * least the rps/rc6/emon init done within modeset_init_hw. For
		 * some unknown reason, this blows up my ilk, so don't.
		 */
787

788
		mutex_unlock(&dev->struct_mutex);
789

790 791
		drm_irq_uninstall(dev);
		drm_irq_install(dev);
792
		intel_hpd_init(dev);
793 794
	} else {
		mutex_unlock(&dev->struct_mutex);
795 796 797 798 799
	}

	return 0;
}

800
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
801
{
802 803 804
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

805 806 807 808 809 810 811 812
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

813 814 815 816 817 818 819 820 821 822 823 824
	/* We've managed to ship a kms-enabled ddx that shipped with an XvMC
	 * implementation for gen3 (and only gen3) that used legacy drm maps
	 * (gasp!) to share buffers between X and the client. Hence we need to
	 * keep around the fake agp stuff for gen3, even when kms is enabled. */
	if (intel_info->gen != 3) {
		driver.driver_features &=
			~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
	} else if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

825
	return drm_get_pci_dev(pdev, ent, &driver);
826 827 828 829 830 831 832 833 834 835
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

836
static int i915_pm_suspend(struct device *dev)
837
{
838 839 840
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
841

842 843 844 845
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
846

847 848 849
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

850 851 852
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
853

854 855
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
856

857
	return 0;
858 859
}

860
static int i915_pm_resume(struct device *dev)
861
{
862 863 864 865
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
866 867
}

868
static int i915_pm_freeze(struct device *dev)
869
{
870 871 872 873 874 875 876 877 878
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
879 880
}

881
static int i915_pm_thaw(struct device *dev)
882
{
883 884 885 886
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
887 888
}

889
static int i915_pm_poweroff(struct device *dev)
890
{
891 892 893
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

894
	return i915_drm_freeze(drm_dev);
895 896
}

897
static const struct dev_pm_ops i915_pm_ops = {
898 899 900 901 902 903
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
904 905
};

906
static const struct vm_operations_struct i915_gem_vm_ops = {
907
	.fault = i915_gem_fault,
908 909
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
910 911
};

912 913 914 915 916 917 918 919 920 921 922 923 924 925
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
926
static struct drm_driver driver = {
927 928
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
929
	 */
930
	.driver_features =
931
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
932 933
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
	    DRIVER_RENDER,
934
	.load = i915_driver_load,
J
Jesse Barnes 已提交
935
	.unload = i915_driver_unload,
936
	.open = i915_driver_open,
937 938
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
939
	.postclose = i915_driver_postclose,
940 941 942 943 944

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

945
	.device_is_agp = i915_driver_device_is_agp,
946 947
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
948
#if defined(CONFIG_DEBUG_FS)
949 950
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
951
#endif
952 953
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
954
	.gem_vm_ops = &i915_gem_vm_ops,
955 956 957 958 959 960

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

961 962
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
963
	.dumb_destroy = drm_gem_dumb_destroy,
L
Linus Torvalds 已提交
964
	.ioctls = i915_ioctls,
965
	.fops = &i915_driver_fops,
966 967 968 969 970 971
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
972 973
};

974 975 976 977 978 979 980 981
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
982 983 984
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

1007 1008 1009
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

1010
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1011 1012 1013 1014
}

static void __exit i915_exit(void)
{
1015
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1016 1017 1018 1019 1020
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1021 1022
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1023
MODULE_LICENSE("GPL and additional rights");