i915_drv.c 18.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
39

K
Kyle McMartin 已提交
40
static int i915_modeset = -1;
J
Jesse Barnes 已提交
41 42 43 44
module_param_named(modeset, i915_modeset, int, 0400);

unsigned int i915_fbpercrtc = 0;
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
45

46 47 48
unsigned int i915_powersave = 1;
module_param_named(powersave, i915_powersave, int, 0400);

49 50 51
unsigned int i915_lvds_downclock = 0;
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);

52
static struct drm_driver driver;
53
extern int intel_agp_enabled;
54

55
#define INTEL_VGA_DEVICE(id, info) {		\
56 57 58 59 60 61
	.class = PCI_CLASS_DISPLAY_VGA << 8,	\
	.class_mask = 0xffff00,			\
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
62 63
	.driver_data = (unsigned long) info }

64
static const struct intel_device_info intel_i830_info = {
65
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
66
	.has_overlay = 1, .overlay_needs_physical = 1,
67 68
};

69
static const struct intel_device_info intel_845g_info = {
70
	.gen = 2,
71
	.has_overlay = 1, .overlay_needs_physical = 1,
72 73
};

74
static const struct intel_device_info intel_i85x_info = {
75
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
76
	.cursor_needs_physical = 1,
77
	.has_overlay = 1, .overlay_needs_physical = 1,
78 79
};

80
static const struct intel_device_info intel_i865g_info = {
81
	.gen = 2,
82
	.has_overlay = 1, .overlay_needs_physical = 1,
83 84
};

85
static const struct intel_device_info intel_i915g_info = {
86
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
87
	.has_overlay = 1, .overlay_needs_physical = 1,
88
};
89
static const struct intel_device_info intel_i915gm_info = {
90
	.gen = 3, .is_mobile = 1,
91
	.cursor_needs_physical = 1,
92
	.has_overlay = 1, .overlay_needs_physical = 1,
93
	.supports_tv = 1,
94
};
95
static const struct intel_device_info intel_i945g_info = {
96
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
97
	.has_overlay = 1, .overlay_needs_physical = 1,
98
};
99
static const struct intel_device_info intel_i945gm_info = {
100
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
101
	.has_hotplug = 1, .cursor_needs_physical = 1,
102
	.has_overlay = 1, .overlay_needs_physical = 1,
103
	.supports_tv = 1,
104 105
};

106
static const struct intel_device_info intel_i965g_info = {
107
	.gen = 4, .is_broadwater = 1,
108
	.has_hotplug = 1,
109
	.has_overlay = 1,
110 111
};

112
static const struct intel_device_info intel_i965gm_info = {
113
	.gen = 4, .is_crestline = 1,
114
	.is_mobile = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
115
	.has_overlay = 1,
116
	.supports_tv = 1,
117 118
};

119
static const struct intel_device_info intel_g33_info = {
120
	.gen = 3, .is_g33 = 1,
121
	.need_gfx_hws = 1, .has_hotplug = 1,
122
	.has_overlay = 1,
123 124
};

125
static const struct intel_device_info intel_g45_info = {
126
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
127
	.has_pipe_cxsr = 1, .has_hotplug = 1,
128
	.has_bsd_ring = 1,
129 130
};

131
static const struct intel_device_info intel_gm45_info = {
132
	.gen = 4, .is_g4x = 1,
133
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1,
134
	.has_pipe_cxsr = 1, .has_hotplug = 1,
135
	.supports_tv = 1,
136
	.has_bsd_ring = 1,
137 138
};

139
static const struct intel_device_info intel_pineview_info = {
140
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
141
	.need_gfx_hws = 1, .has_hotplug = 1,
142
	.has_overlay = 1,
143 144
};

145
static const struct intel_device_info intel_ironlake_d_info = {
146
	.gen = 5, .is_ironlake = 1,
147
	.need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
148
	.has_bsd_ring = 1,
149 150
};

151
static const struct intel_device_info intel_ironlake_m_info = {
152
	.gen = 5, .is_ironlake = 1, .is_mobile = 1,
153
	.need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
154
	.has_bsd_ring = 1,
155 156
};

157
static const struct intel_device_info intel_sandybridge_d_info = {
158
	.gen = 6,
159
	.need_gfx_hws = 1, .has_hotplug = 1,
160 161
};

162
static const struct intel_device_info intel_sandybridge_m_info = {
163
	.gen = 6, .is_mobile = 1,
164
	.need_gfx_hws = 1, .has_hotplug = 1,
165 166
};

167 168 169 170
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
171
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
194
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
195 196 197 198
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
199
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
200 201
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
202
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
203
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
204
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
205
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
206
	{0, 0, 0}
L
Linus Torvalds 已提交
207 208
};

J
Jesse Barnes 已提交
209 210 211 212
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00

void intel_detect_pch (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

			if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
			}
		}
		pci_dev_put(pch);
	}
}

242
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
243
{
244 245
	struct drm_i915_private *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
246 247
	pci_save_state(dev->pdev);

248
	/* If KMS is active, we do the leavevt stuff here */
249
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
250 251
		int error = i915_gem_idle(dev);
		if (error) {
252
			dev_err(&dev->pdev->dev,
253 254 255
				"GEM idle failed, resume might fail\n");
			return error;
		}
256
		drm_irq_uninstall(dev);
257 258
	}

259 260
	i915_save_state(dev);

261
	intel_opregion_fini(dev);
262

263 264
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
265 266

	return 0;
267 268
}

269
int i915_suspend(struct drm_device *dev, pm_message_t state)
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

	error = i915_drm_freeze(dev);
	if (error)
		return error;

286 287 288 289 290
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
291 292 293 294

	return 0;
}

295
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
296
{
297
	struct drm_i915_private *dev_priv = dev->dev_private;
298
	int error = 0;
299

300
	i915_restore_state(dev);
301
	intel_opregion_setup(dev);
302

303 304 305 306 307
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

308
		error = i915_gem_init_ringbuffer(dev);
309
		mutex_unlock(&dev->struct_mutex);
310 311

		drm_irq_install(dev);
312

313 314 315
		/* Resume the modeset for every activated CRTC */
		drm_helper_resume_force_mode(dev);
	}
316

317 318
	intel_opregion_init(dev);

319
	dev_priv->modeset_on_lid = 0;
320

321 322 323
	return error;
}

324
int i915_resume(struct drm_device *dev)
325 326 327 328 329 330 331
{
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

	return i915_drm_thaw(dev);
J
Jesse Barnes 已提交
332 333
}

334 335 336
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
337
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
338 339 340
	return gdrst & 0x1;
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
static int i965_do_reset(struct drm_device *dev, u8 flags)
{
	u8 gdrst;

	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);

	return wait_for(i965_reset_complete(dev), 500);
}

static int ironlake_do_reset(struct drm_device *dev, u8 flags)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
}

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
/**
 * i965_reset - reset chip after a hang
 * @dev: drm device to reset
 * @flags: reset domains
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
375
int i915_reset(struct drm_device *dev, u8 flags)
376 377 378 379 380 381 382
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	/*
	 * We really should only reset the display subsystem if we actually
	 * need to
	 */
	bool need_display = true;
383
	int ret;
384 385 386 387 388 389

	mutex_lock(&dev->struct_mutex);

	/*
	 * Clear request list
	 */
390
	i915_gem_retire_requests(dev);
391

392 393 394 395 396 397
	/* Remove anything from the flushing lists. The GPU cache is likely
	 * to be lost on reset along with the data, so simply move the
	 * lost bo to the inactive list.
	 */
	i915_gem_reset_flushing_list(dev);

398 399 400 401 402
	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
	i915_gem_reset_inactive_gpu_domains(dev);

403
	/*
404 405 406
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
407
	 */
408 409 410
	ret = -ENODEV;
	switch (INTEL_INFO(dev)->gen) {
	case 5:
411
		ret = ironlake_do_reset(dev, flags);
412 413
		break;
	case 4:
414
		ret = i965_do_reset(dev, flags);
415 416
		break;
	}
417
	if (ret) {
418
		DRM_ERROR("Failed to reset chip.\n");
419
		mutex_unlock(&dev->struct_mutex);
420
		return ret;
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
438 439
			!dev_priv->mm.suspended) {
		struct intel_ring_buffer *ring = &dev_priv->render_ring;
440
		dev_priv->mm.suspended = 0;
441
		ring->init(dev, ring);
442 443 444 445 446 447
		mutex_unlock(&dev->struct_mutex);
		drm_irq_uninstall(dev);
		drm_irq_install(dev);
		mutex_lock(&dev->struct_mutex);
	}

448 449
	mutex_unlock(&dev->struct_mutex);

450
	/*
451 452 453
	 * Perform a full modeset as on later generations, e.g. Ironlake, we may
	 * need to retrain the display link and cannot just restore the register
	 * values.
454
	 */
455 456 457 458 459
	if (need_display) {
		mutex_lock(&dev->mode_config.mutex);
		drm_helper_resume_force_mode(dev);
		mutex_unlock(&dev->mode_config.mutex);
	}
460 461 462 463 464

	return 0;
}


465 466 467
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
468
	return drm_get_pci_dev(pdev, ent, &driver);
469 470 471 472 473 474 475 476 477 478
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

479
static int i915_pm_suspend(struct device *dev)
480
{
481 482 483
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
484

485 486 487 488
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
489

490 491 492
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
493

494 495
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
496

497
	return 0;
498 499
}

500
static int i915_pm_resume(struct device *dev)
501
{
502 503 504 505
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
506 507
}

508
static int i915_pm_freeze(struct device *dev)
509
{
510 511 512 513 514 515 516 517 518
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
519 520
}

521
static int i915_pm_thaw(struct device *dev)
522
{
523 524 525 526
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
527 528
}

529
static int i915_pm_poweroff(struct device *dev)
530
{
531 532 533
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

534
	return i915_drm_freeze(drm_dev);
535 536
}

537
static const struct dev_pm_ops i915_pm_ops = {
538 539 540 541 542
     .suspend = i915_pm_suspend,
     .resume = i915_pm_resume,
     .freeze = i915_pm_freeze,
     .thaw = i915_pm_thaw,
     .poweroff = i915_pm_poweroff,
543
     .restore = i915_pm_resume,
544 545
};

546 547
static struct vm_operations_struct i915_gem_vm_ops = {
	.fault = i915_gem_fault,
548 549
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
550 551
};

L
Linus Torvalds 已提交
552
static struct drm_driver driver = {
D
Dave Airlie 已提交
553 554 555
	/* don't use mtrr's here, the Xserver or user space app should
	 * deal with them for intel hardware.
	 */
556 557 558
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
559
	.load = i915_driver_load,
J
Jesse Barnes 已提交
560
	.unload = i915_driver_unload,
561
	.open = i915_driver_open,
562 563
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
564
	.postclose = i915_driver_postclose,
565 566 567 568 569

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

570
	.device_is_agp = i915_driver_device_is_agp,
571 572
	.enable_vblank = i915_enable_vblank,
	.disable_vblank = i915_disable_vblank,
L
Linus Torvalds 已提交
573 574 575 576 577
	.irq_preinstall = i915_driver_irq_preinstall,
	.irq_postinstall = i915_driver_irq_postinstall,
	.irq_uninstall = i915_driver_irq_uninstall,
	.irq_handler = i915_driver_irq_handler,
	.reclaim_buffers = drm_core_reclaim_buffers,
578 579
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
580
#if defined(CONFIG_DEBUG_FS)
581 582
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
583
#endif
584 585
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
586
	.gem_vm_ops = &i915_gem_vm_ops,
L
Linus Torvalds 已提交
587 588
	.ioctls = i915_ioctls,
	.fops = {
D
Dave Airlie 已提交
589 590 591
		 .owner = THIS_MODULE,
		 .open = drm_open,
		 .release = drm_release,
592
		 .unlocked_ioctl = drm_ioctl,
593
		 .mmap = drm_gem_mmap,
D
Dave Airlie 已提交
594 595
		 .poll = drm_poll,
		 .fasync = drm_fasync,
596
		 .read = drm_read,
597
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
598
		 .compat_ioctl = i915_compat_ioctl,
599
#endif
600 601
	},

L
Linus Torvalds 已提交
602
	.pci_driver = {
603 604
		 .name = DRIVER_NAME,
		 .id_table = pciidlist,
605 606
		 .probe = i915_pci_probe,
		 .remove = i915_pci_remove,
607
		 .driver.pm = &i915_pm_ops,
608
	},
D
Dave Airlie 已提交
609

610 611 612 613 614 615
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
616 617 618 619
};

static int __init i915_init(void)
{
620 621 622 623 624
	if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

L
Linus Torvalds 已提交
625
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
626

627 628
	i915_gem_shrinker_init();

J
Jesse Barnes 已提交
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

650 651 652 653 654
	if (!(driver.driver_features & DRIVER_MODESET)) {
		driver.suspend = i915_suspend;
		driver.resume = i915_resume;
	}

L
Linus Torvalds 已提交
655 656 657 658 659
	return drm_init(&driver);
}

static void __exit i915_exit(void)
{
660
	i915_gem_shrinker_exit();
L
Linus Torvalds 已提交
661 662 663 664 665 666
	drm_exit(&driver);
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
667 668
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
669
MODULE_LICENSE("GPL and additional rights");