intel_dp.c 110.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
62
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
63 64 65 66
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
76 77 78
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
79 80
}

81
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
82
{
83 84 85
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
86 87
}

88 89
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
90
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
91 92
}

C
Chris Wilson 已提交
93
static void intel_dp_link_down(struct intel_dp *intel_dp);
94 95
static void edp_panel_vdd_on(struct intel_dp *intel_dp);
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
96 97

static int
C
Chris Wilson 已提交
98
intel_dp_max_link_bw(struct intel_dp *intel_dp)
99
{
100
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
101
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
102 103 104 105 106

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
107
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
108 109 110 111 112
		if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
113
		break;
114
	default:
115 116
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
117 118 119 120 121 122
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

140
static int
141
intel_dp_link_required(int pixel_clock, int bpp)
142
{
143
	return (pixel_clock * bpp + 9) / 10;
144 145
}

146 147 148 149 150 151
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

152
static enum drm_mode_status
153 154 155
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
156
	struct intel_dp *intel_dp = intel_attached_dp(connector);
157 158
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
159 160
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
161

162 163
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
164 165
			return MODE_PANEL;

166
		if (mode->vdisplay > fixed_mode->vdisplay)
167
			return MODE_PANEL;
168 169

		target_clock = fixed_mode->clock;
170 171
	}

172 173 174 175 176 177 178
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
179
		return MODE_CLOCK_HIGH;
180 181 182 183

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

184 185 186
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

213 214 215 216 217 218 219
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

220 221 222 223
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

304
static bool edp_have_panel_power(struct intel_dp *intel_dp)
305
{
306
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
307 308
	struct drm_i915_private *dev_priv = dev->dev_private;

309
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
310 311
}

312
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
313
{
314
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
315 316
	struct drm_i915_private *dev_priv = dev->dev_private;

317
	return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
318 319
}

320 321 322
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
323
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
324
	struct drm_i915_private *dev_priv = dev->dev_private;
325

326 327
	if (!is_edp(intel_dp))
		return;
328

329
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
330 331
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
332 333
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
334 335 336
	}
}

337 338 339 340 341 342
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
343
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
344 345 346
	uint32_t status;
	bool done;

347
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
348
	if (has_aux_irq)
349
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
350
					  msecs_to_jiffies_timeout(10));
351 352 353 354 355 356 357 358 359 360
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

361
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
362
{
363 364
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
365

366 367 368
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
369
	 */
370 371 372 373 374 375 376 377 378 379 380 381 382
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
383
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
384
		else
385
			return 225; /* eDP input clock at 450Mhz */
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
401 402
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
403 404 405 406 407
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
408
	} else  {
409
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
410
	}
411 412
}

413 414 415 416 417
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
438
	       DP_AUX_CH_CTL_DONE |
439
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
440
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
441
	       timeout |
442
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
443 444
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
445
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
446 447
}

448 449 450 451 452 453 454 455 456 457
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
458
	uint32_t aux_clock_divider;
459 460
	int i, ret, recv_bytes;
	uint32_t status;
461
	int try, clock = 0;
462
	bool has_aux_irq = true;
463 464 465 466 467 468 469 470

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
471

472 473
	intel_aux_display_runtime_get(dev_priv);

474 475
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
476
		status = I915_READ_NOTRACE(ch_ctl);
477 478 479 480 481 482 483 484
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
485 486
		ret = -EBUSY;
		goto out;
487 488
	}

489 490 491 492 493 494
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

495
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
496 497 498 499
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
500

501 502 503 504 505 506 507 508
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
509
			I915_WRITE(ch_ctl, send_ctl);
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
526
		if (status & DP_AUX_CH_CTL_DONE)
527 528 529 530
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
531
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
532 533
		ret = -EBUSY;
		goto out;
534 535 536 537 538
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
539
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
540
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
541 542
		ret = -EIO;
		goto out;
543
	}
544 545 546

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
547
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
548
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
549 550
		ret = -ETIMEDOUT;
		goto out;
551 552 553 554 555 556 557
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
558

559 560 561
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
562

563 564 565
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
566
	intel_aux_display_runtime_put(dev_priv);
567 568

	return ret;
569 570 571 572
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
573
intel_dp_aux_native_write(struct intel_dp *intel_dp,
574 575 576 577 578 579 580
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

581 582 583
	if (WARN_ON(send_bytes > 16))
		return -E2BIG;

584
	intel_dp_check_edp(intel_dp);
585
	msg[0] = DP_AUX_NATIVE_WRITE << 4;
586
	msg[1] = address >> 8;
587
	msg[2] = address & 0xff;
588 589 590 591
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
592
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
593 594
		if (ret < 0)
			return ret;
595 596
		ack >>= 4;
		if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
597
			break;
598
		else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
599 600
			udelay(100);
		else
601
			return -EIO;
602 603 604 605 606 607
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
608
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
609 610
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
611
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
612 613 614 615
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
616
intel_dp_aux_native_read(struct intel_dp *intel_dp,
617 618 619 620 621 622 623 624 625
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

626 627 628
	if (WARN_ON(recv_bytes > 19))
		return -E2BIG;

629
	intel_dp_check_edp(intel_dp);
630
	msg[0] = DP_AUX_NATIVE_READ << 4;
631 632 633 634 635 636 637 638
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
639
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
640
				      reply, reply_bytes);
641 642 643
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
644
			return ret;
645 646
		ack = reply[0] >> 4;
		if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
647 648 649
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
650
		else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
651 652
			udelay(100);
		else
653
			return -EIO;
654 655 656 657
	}
}

static int
658 659
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
660
{
661
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
662 663 664
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
665 666 667
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
668
	unsigned retry;
669 670 671 672
	int msg_bytes;
	int reply_bytes;
	int ret;

673
	edp_panel_vdd_on(intel_dp);
674
	intel_dp_check_edp(intel_dp);
675 676
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
677
		msg[0] = DP_AUX_I2C_READ << 4;
678
	else
679
		msg[0] = DP_AUX_I2C_WRITE << 4;
680 681

	if (!(mode & MODE_I2C_STOP))
682
		msg[0] |= DP_AUX_I2C_MOT << 4;
683

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

705 706 707 708 709 710
	/*
	 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
	 * required to retry at least seven times upon receiving AUX_DEFER
	 * before giving up the AUX transaction.
	 */
	for (retry = 0; retry < 7; retry++) {
711 712 713
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
714
		if (ret < 0) {
715
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
716
			goto out;
717
		}
718

719 720
		switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
		case DP_AUX_NATIVE_REPLY_ACK:
721 722 723 724
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
725
		case DP_AUX_NATIVE_REPLY_NACK:
726
			DRM_DEBUG_KMS("aux_ch native nack\n");
727 728
			ret = -EREMOTEIO;
			goto out;
729
		case DP_AUX_NATIVE_REPLY_DEFER:
730 731 732 733 734 735 736 737 738 739 740 741
			/*
			 * For now, just give more slack to branch devices. We
			 * could check the DPCD for I2C bit rate capabilities,
			 * and if available, adjust the interval. We could also
			 * be more careful with DP-to-Legacy adapters where a
			 * long legacy cable may force very low I2C bit rates.
			 */
			if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			    DP_DWN_STRM_PORT_PRESENT)
				usleep_range(500, 600);
			else
				usleep_range(300, 400);
742 743 744 745
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
746 747
			ret = -EREMOTEIO;
			goto out;
748 749
		}

750 751
		switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
		case DP_AUX_I2C_REPLY_ACK:
752 753 754
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
755 756
			ret = reply_bytes - 1;
			goto out;
757
		case DP_AUX_I2C_REPLY_NACK:
758
			DRM_DEBUG_KMS("aux_i2c nack\n");
759 760
			ret = -EREMOTEIO;
			goto out;
761
		case DP_AUX_I2C_REPLY_DEFER:
762
			DRM_DEBUG_KMS("aux_i2c defer\n");
763 764 765
			udelay(100);
			break;
		default:
766
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
767 768
			ret = -EREMOTEIO;
			goto out;
769 770
		}
	}
771 772

	DRM_ERROR("too many retries, giving up\n");
773 774 775
	ret = -EREMOTEIO;

out:
776
	edp_panel_vdd_off(intel_dp, false);
777
	return ret;
778 779
}

780 781 782 783 784 785 786 787 788 789
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
			  intel_dp->adapter.dev.kobj.name);
	intel_connector_unregister(intel_connector);
}

790
static int
C
Chris Wilson 已提交
791
intel_dp_i2c_init(struct intel_dp *intel_dp,
792
		  struct intel_connector *intel_connector, const char *name)
793
{
794 795
	int	ret;

Z
Zhenyu Wang 已提交
796
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
797 798 799 800
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

801
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
802 803
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
804
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
805 806
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
807
	intel_dp->adapter.dev.parent = intel_connector->base.dev->dev;
C
Chris Wilson 已提交
808

809
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
810 811 812 813 814 815 816 817 818 819
	if (ret < 0)
		return ret;

	ret = sysfs_create_link(&intel_connector->base.kdev->kobj,
				&intel_dp->adapter.dev.kobj,
				intel_dp->adapter.dev.kobj.name);

	if (ret < 0)
		i2c_del_adapter(&intel_dp->adapter);

820
	return ret;
821 822
}

823 824 825 826 827
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
828 829
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
830 831

	if (IS_G4X(dev)) {
832 833
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
834 835 836
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
837 838
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
839
	} else if (IS_VALLEYVIEW(dev)) {
840 841
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
842
	}
843 844 845 846 847 848 849 850 851

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
852 853 854
	}
}

P
Paulo Zanoni 已提交
855
bool
856 857
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
858
{
859
	struct drm_device *dev = encoder->base.dev;
860
	struct drm_i915_private *dev_priv = dev->dev_private;
861 862
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
863
	enum port port = dp_to_dig_port(intel_dp)->port;
864
	struct intel_crtc *intel_crtc = encoder->new_crtc;
865
	struct intel_connector *intel_connector = intel_dp->attached_connector;
866
	int lane_count, clock;
867
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
868 869
	/* Conveniently, the link BW constants become indices with a shift...*/
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
870
	int bpp, mode_rate;
871
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
872
	int link_avail, link_clock;
873

874
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
875 876
		pipe_config->has_pch_encoder = true;

877
	pipe_config->has_dp_encoder = true;
878

879 880 881
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
882 883 884 885
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
886 887
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
888 889
	}

890
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
891 892
		return false;

893 894
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
895 896
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
897

898 899
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
900
	bpp = pipe_config->pipe_bpp;
901 902
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    dev_priv->vbt.edp_bpp < bpp) {
903 904
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
905
		bpp = dev_priv->vbt.edp_bpp;
906
	}
907

908
	for (; bpp >= 6*3; bpp -= 2*3) {
909 910
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
911 912 913 914 915 916 917 918 919 920 921 922 923

		for (clock = 0; clock <= max_clock; clock++) {
			for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
924

925
	return false;
926

927
found:
928 929 930 931 932 933
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
934
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
935 936 937 938 939
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

940
	if (intel_dp->color_range)
941
		pipe_config->limited_color_range = true;
942

943 944
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
945
	pipe_config->pipe_bpp = bpp;
946
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
947

948 949
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
950
		      pipe_config->port_clock, bpp);
951 952
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
953

954
	intel_link_compute_m_n(bpp, lane_count,
955 956
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
957
			       &pipe_config->dp_m_n);
958

959 960
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

961
	return true;
962 963
}

964
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
965
{
966 967 968
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
969 970 971
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

972
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
973 974 975
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

976
	if (crtc->config.port_clock == 162000) {
977 978 979 980
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
981
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
982
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
983 984
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
985
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
986
	}
987

988 989 990 991 992 993
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

994
static void intel_dp_mode_set(struct intel_encoder *encoder)
995
{
996
	struct drm_device *dev = encoder->base.dev;
997
	struct drm_i915_private *dev_priv = dev->dev_private;
998
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
999
	enum port port = dp_to_dig_port(intel_dp)->port;
1000 1001
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1002

1003
	/*
K
Keith Packard 已提交
1004
	 * There are four kinds of DP registers:
1005 1006
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1007 1008
	 * 	SNB CPU
	 *	IVB CPU
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1019

1020 1021 1022 1023
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1024

1025 1026
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1027
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1028

1029 1030
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1031
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1032
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1033
		intel_write_eld(&encoder->base, adjusted_mode);
1034
	}
1035

1036
	/* Split out the IBX/CPU vs CPT settings */
1037

1038
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1039 1040 1041 1042 1043 1044
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1045
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1046 1047
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1048
		intel_dp->DP |= crtc->pipe << 29;
1049
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1050
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1051
			intel_dp->DP |= intel_dp->color_range;
1052 1053 1054 1055 1056 1057 1058

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1059
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1060 1061
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1062
		if (crtc->pipe == 1)
1063 1064 1065
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1066
	}
1067

1068
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
1069
		ironlake_set_pll_cpu_edp(intel_dp);
1070 1071
}

1072 1073
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1074

1075 1076
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1077

1078 1079
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1080

1081
static void wait_panel_status(struct intel_dp *intel_dp,
1082 1083
				       u32 mask,
				       u32 value)
1084
{
1085
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1086
	struct drm_i915_private *dev_priv = dev->dev_private;
1087 1088
	u32 pp_stat_reg, pp_ctrl_reg;

1089 1090
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1091

1092
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1093 1094 1095
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1096

1097
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1098
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1099 1100
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1101
	}
1102 1103

	DRM_DEBUG_KMS("Wait complete\n");
1104
}
1105

1106
static void wait_panel_on(struct intel_dp *intel_dp)
1107 1108
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1109
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1110 1111
}

1112
static void wait_panel_off(struct intel_dp *intel_dp)
1113 1114
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1115
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1116 1117
}

1118
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1119 1120
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1121 1122 1123 1124 1125 1126

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1127
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1128 1129
}

1130
static void wait_backlight_on(struct intel_dp *intel_dp)
1131 1132 1133 1134 1135
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1136
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1137 1138 1139 1140
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1141

1142 1143 1144 1145
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1146
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1147
{
1148 1149 1150
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1151

1152
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1153 1154 1155
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1156 1157
}

1158
static void edp_panel_vdd_on(struct intel_dp *intel_dp)
1159
{
1160
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1161 1162
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1163
	u32 pp_stat_reg, pp_ctrl_reg;
1164

1165 1166
	if (!is_edp(intel_dp))
		return;
1167

1168 1169 1170 1171
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1172

1173
	if (edp_have_panel_vdd(intel_dp))
1174
		return;
1175

1176 1177
	intel_runtime_pm_get(dev_priv);

1178
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1179

1180 1181
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1182

1183
	pp = ironlake_get_pp_control(intel_dp);
1184
	pp |= EDP_FORCE_VDD;
1185

1186 1187
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1188 1189 1190 1191 1192

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1193 1194 1195
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1196
	if (!edp_have_panel_power(intel_dp)) {
1197
		DRM_DEBUG_KMS("eDP was not running\n");
1198 1199
		msleep(intel_dp->panel_power_up_delay);
	}
1200 1201
}

1202
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1203
{
1204
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1205 1206
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1207
	u32 pp_stat_reg, pp_ctrl_reg;
1208

1209 1210
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1211
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1212 1213
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1214
		pp = ironlake_get_pp_control(intel_dp);
1215 1216
		pp &= ~EDP_FORCE_VDD;

1217 1218
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1219 1220 1221

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1222

1223 1224 1225
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1226 1227

		if ((pp & POWER_TARGET_ON) == 0)
1228
			intel_dp->last_power_cycle = jiffies;
1229 1230

		intel_runtime_pm_put(dev_priv);
1231 1232
	}
}
1233

1234
static void edp_panel_vdd_work(struct work_struct *__work)
1235 1236 1237
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1238
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1239

1240
	mutex_lock(&dev->mode_config.mutex);
1241
	edp_panel_vdd_off_sync(intel_dp);
1242
	mutex_unlock(&dev->mode_config.mutex);
1243 1244
}

1245
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1246
{
1247 1248
	if (!is_edp(intel_dp))
		return;
1249

1250
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1251

1252 1253 1254
	intel_dp->want_panel_vdd = false;

	if (sync) {
1255
		edp_panel_vdd_off_sync(intel_dp);
1256 1257 1258 1259 1260 1261 1262 1263 1264
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1265 1266
}

1267
void intel_edp_panel_on(struct intel_dp *intel_dp)
1268
{
1269
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1270
	struct drm_i915_private *dev_priv = dev->dev_private;
1271
	u32 pp;
1272
	u32 pp_ctrl_reg;
1273

1274
	if (!is_edp(intel_dp))
1275
		return;
1276 1277 1278

	DRM_DEBUG_KMS("Turn eDP power on\n");

1279
	if (edp_have_panel_power(intel_dp)) {
1280
		DRM_DEBUG_KMS("eDP power already on\n");
1281
		return;
1282
	}
1283

1284
	wait_panel_power_cycle(intel_dp);
1285

1286
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1287
	pp = ironlake_get_pp_control(intel_dp);
1288 1289 1290
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1291 1292
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1293
	}
1294

1295
	pp |= POWER_TARGET_ON;
1296 1297 1298
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1299 1300
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1301

1302
	wait_panel_on(intel_dp);
1303
	intel_dp->last_power_on = jiffies;
1304

1305 1306
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1307 1308
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1309
	}
1310 1311
}

1312
void intel_edp_panel_off(struct intel_dp *intel_dp)
1313
{
1314
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1315
	struct drm_i915_private *dev_priv = dev->dev_private;
1316
	u32 pp;
1317
	u32 pp_ctrl_reg;
1318

1319 1320
	if (!is_edp(intel_dp))
		return;
1321

1322
	DRM_DEBUG_KMS("Turn eDP power off\n");
1323

1324
	edp_wait_backlight_off(intel_dp);
1325

1326
	pp = ironlake_get_pp_control(intel_dp);
1327 1328
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1329
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1330

1331
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1332 1333 1334

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1335

1336
	intel_dp->last_power_cycle = jiffies;
1337
	wait_panel_off(intel_dp);
1338 1339
}

1340
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1341
{
1342 1343
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1344 1345
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1346
	u32 pp_ctrl_reg;
1347

1348 1349 1350
	if (!is_edp(intel_dp))
		return;

1351
	DRM_DEBUG_KMS("\n");
1352 1353 1354 1355 1356 1357
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1358
	wait_backlight_on(intel_dp);
1359
	pp = ironlake_get_pp_control(intel_dp);
1360
	pp |= EDP_BLC_ENABLE;
1361

1362
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1363 1364 1365

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1366

1367
	intel_panel_enable_backlight(intel_dp->attached_connector);
1368 1369
}

1370
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1371
{
1372
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1373 1374
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1375
	u32 pp_ctrl_reg;
1376

1377 1378 1379
	if (!is_edp(intel_dp))
		return;

1380
	intel_panel_disable_backlight(intel_dp->attached_connector);
1381

1382
	DRM_DEBUG_KMS("\n");
1383
	pp = ironlake_get_pp_control(intel_dp);
1384
	pp &= ~EDP_BLC_ENABLE;
1385

1386
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1387 1388 1389

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1390
	intel_dp->last_backlight_off = jiffies;
1391
}
1392

1393
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1394
{
1395 1396 1397
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1398 1399 1400
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1401 1402 1403
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1404 1405
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1406 1407 1408 1409 1410 1411 1412 1413 1414
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1415 1416
	POSTING_READ(DP_A);
	udelay(200);
1417 1418
}

1419
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1420
{
1421 1422 1423
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1424 1425 1426
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1427 1428 1429
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1430
	dpa_ctl = I915_READ(DP_A);
1431 1432 1433 1434 1435 1436 1437
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1438
	dpa_ctl &= ~DP_PLL_ENABLE;
1439
	I915_WRITE(DP_A, dpa_ctl);
1440
	POSTING_READ(DP_A);
1441 1442 1443
	udelay(200);
}

1444
/* If the sink supports it, try to set the power state appropriately */
1445
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1474 1475
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1476
{
1477
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1478
	enum port port = dp_to_dig_port(intel_dp)->port;
1479 1480 1481 1482 1483 1484 1485
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

1486
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1487
		*pipe = PORT_TO_PIPE_CPT(tmp);
1488
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1517 1518 1519
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1520

1521 1522
	return true;
}
1523

1524 1525 1526 1527 1528
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1529 1530 1531 1532
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1533
	int dotclock;
1534

1535 1536 1537 1538 1539 1540
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1541

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1552

1553 1554 1555 1556 1557
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1558 1559

	pipe_config->adjusted_mode.flags |= flags;
1560

1561 1562 1563 1564
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1565
	if (port == PORT_A) {
1566 1567 1568 1569 1570
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1571 1572 1573 1574 1575 1576 1577

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1578
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1579

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1599 1600
}

R
Rodrigo Vivi 已提交
1601
static bool is_edp_psr(struct drm_device *dev)
1602
{
R
Rodrigo Vivi 已提交
1603 1604 1605
	struct drm_i915_private *dev_priv = dev->dev_private;

	return dev_priv->psr.sink_support;
1606 1607
}

R
Rodrigo Vivi 已提交
1608 1609 1610 1611
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1612
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1613 1614
		return false;

1615
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1665
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1666
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1667 1668 1669 1670 1671 1672 1673 1674

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1675
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1676 1677 1678
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1679 1680
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE &
					    ~DP_PSR_MAIN_LINK_ACTIVE);
	else
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE |
					    DP_PSR_MAIN_LINK_ACTIVE);

	/* Setup AUX registers */
1692 1693 1694
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1708
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1709 1710 1711 1712 1713 1714 1715 1716 1717

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1718
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1719
		   IS_BROADWELL(dev) ? 0 : link_entry_time |
R
Rodrigo Vivi 已提交
1720 1721 1722 1723 1724
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1735 1736
	dev_priv->psr.source_ok = false;

1737
	if (!HAS_PSR(dev)) {
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1748
	if (!i915.enable_psr) {
1749 1750 1751 1752
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1753 1754 1755 1756 1757 1758 1759
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1760
	if (!intel_crtc_active(crtc)) {
1761 1762 1763 1764
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1765
	obj = to_intel_framebuffer(crtc->fb)->obj;
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1783
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1784 1785 1786 1787
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

R
Rodrigo Vivi 已提交
1788
	dev_priv->psr.source_ok = true;
1789 1790 1791
	return true;
}

1792
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1793 1794 1795
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1796 1797
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1810 1811 1812 1813 1814 1815 1816 1817 1818
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1819 1820 1821 1822 1823 1824 1825 1826
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1827 1828
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1829 1830

	/* Wait till PSR is idle */
1831
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1832 1833 1834 1835
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1836 1837 1838 1839 1840 1841 1842 1843 1844
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

R
Rodrigo Vivi 已提交
1845
			if (!is_edp_psr(dev))
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1856
static void intel_disable_dp(struct intel_encoder *encoder)
1857
{
1858
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1859 1860
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1861 1862 1863

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1864
	intel_edp_backlight_off(intel_dp);
1865
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1866
	intel_edp_panel_off(intel_dp);
1867 1868

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1869
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1870
		intel_dp_link_down(intel_dp);
1871 1872
}

1873
static void intel_post_disable_dp(struct intel_encoder *encoder)
1874
{
1875
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1876
	enum port port = dp_to_dig_port(intel_dp)->port;
1877
	struct drm_device *dev = encoder->base.dev;
1878

1879
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1880
		intel_dp_link_down(intel_dp);
1881 1882
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1883
	}
1884 1885
}

1886
static void intel_enable_dp(struct intel_encoder *encoder)
1887
{
1888 1889 1890 1891
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1892

1893 1894
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1895

1896
	edp_panel_vdd_on(intel_dp);
1897
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1898
	intel_dp_start_link_train(intel_dp);
1899 1900
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1901
	intel_dp_complete_link_train(intel_dp);
1902
	intel_dp_stop_link_train(intel_dp);
1903
}
1904

1905 1906
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1907 1908
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1909
	intel_enable_dp(encoder);
1910
	intel_edp_backlight_on(intel_dp);
1911
}
1912

1913 1914
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1915 1916
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1917
	intel_edp_backlight_on(intel_dp);
1918 1919
}

1920
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1921 1922 1923 1924 1925 1926 1927 1928 1929
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

	if (dport->port == PORT_A)
		ironlake_edp_pll_on(intel_dp);
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1930
{
1931
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1932
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1933
	struct drm_device *dev = encoder->base.dev;
1934
	struct drm_i915_private *dev_priv = dev->dev_private;
1935
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1936
	enum dpio_channel port = vlv_dport_to_channel(dport);
1937
	int pipe = intel_crtc->pipe;
1938
	struct edp_power_seq power_seq;
1939
	u32 val;
1940

1941
	mutex_lock(&dev_priv->dpio_lock);
1942

1943
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1944 1945 1946 1947 1948 1949
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1950 1951 1952
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1953

1954 1955
	mutex_unlock(&dev_priv->dpio_lock);

1956 1957 1958 1959 1960
	/* init power sequencer on this pipe and port */
	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

1961 1962
	intel_enable_dp(encoder);

1963
	vlv_wait_port_ready(dev_priv, dport);
1964 1965
}

1966
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
1967 1968 1969 1970
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1971 1972
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1973
	enum dpio_channel port = vlv_dport_to_channel(dport);
1974
	int pipe = intel_crtc->pipe;
1975 1976

	/* Program Tx lane resets to default */
1977
	mutex_lock(&dev_priv->dpio_lock);
1978
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1979 1980
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1981
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1982 1983 1984 1985 1986 1987
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1988 1989 1990
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1991
	mutex_unlock(&dev_priv->dpio_lock);
1992 1993 1994
}

/*
1995 1996
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1997 1998
 */
static bool
1999 2000
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
2001
{
2002 2003
	int ret, i;

2004 2005 2006 2007
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
2008
	for (i = 0; i < 3; i++) {
2009 2010 2011
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
2012 2013 2014
			return true;
		msleep(1);
	}
2015

2016
	return false;
2017 2018 2019 2020 2021 2022 2023
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2024
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2025
{
2026 2027
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
2028
					      link_status,
2029
					      DP_LINK_STATUS_SIZE);
2030 2031 2032 2033 2034 2035 2036 2037
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
2038
intel_dp_voltage_max(struct intel_dp *intel_dp)
2039
{
2040
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2041
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2042

2043
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
2044
		return DP_TRAIN_VOLTAGE_SWING_1200;
2045
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2046
		return DP_TRAIN_VOLTAGE_SWING_800;
2047
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2048 2049 2050 2051 2052 2053 2054 2055
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2056
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2057
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2058

2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2094
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2116 2117 2118
	}
}

2119 2120 2121 2122 2123
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2124 2125
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2126 2127 2128
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2129
	enum dpio_channel port = vlv_dport_to_channel(dport);
2130
	int pipe = intel_crtc->pipe;
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2205
	mutex_lock(&dev_priv->dpio_lock);
2206 2207 2208
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2209
			 uniqtranscale_reg_value);
2210 2211 2212 2213
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2214
	mutex_unlock(&dev_priv->dpio_lock);
2215 2216 2217 2218

	return 0;
}

2219
static void
J
Jani Nikula 已提交
2220 2221
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2222 2223 2224 2225
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2226 2227
	uint8_t voltage_max;
	uint8_t preemph_max;
2228

2229
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2230 2231
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2232 2233 2234 2235 2236 2237 2238

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2239
	voltage_max = intel_dp_voltage_max(intel_dp);
2240 2241
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2242

K
Keith Packard 已提交
2243 2244 2245
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2246 2247

	for (lane = 0; lane < 4; lane++)
2248
		intel_dp->train_set[lane] = v | p;
2249 2250 2251
}

static uint32_t
2252
intel_gen4_signal_levels(uint8_t train_set)
2253
{
2254
	uint32_t	signal_levels = 0;
2255

2256
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2271
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2289 2290 2291 2292
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2293 2294 2295
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2296
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2297 2298 2299 2300
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2301
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2302 2303
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2304
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2305 2306
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2307
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2308 2309
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2310
	default:
2311 2312 2313
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2314 2315 2316
	}
}

K
Keith Packard 已提交
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2348 2349
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2350
intel_hsw_signal_levels(uint8_t train_set)
2351
{
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2363

2364 2365 2366 2367 2368 2369
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2370

2371 2372 2373 2374 2375 2376 2377 2378
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2379 2380 2381
	}
}

2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2417 2418 2419 2420 2421
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2422
	enum port port = intel_dig_port->port;
2423 2424 2425 2426
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2427 2428 2429 2430
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2431 2432
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2433 2434 2435
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2436
	} else if (IS_GEN7(dev) && port == PORT_A) {
2437 2438
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2439
	} else if (IS_GEN6(dev) && port == PORT_A) {
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2452
static bool
C
Chris Wilson 已提交
2453
intel_dp_set_link_train(struct intel_dp *intel_dp,
2454
			uint32_t *DP,
2455
			uint8_t dp_train_pat)
2456
{
2457 2458
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2459
	struct drm_i915_private *dev_priv = dev->dev_private;
2460
	enum port port = intel_dig_port->port;
2461 2462
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2463

2464
	if (HAS_DDI(dev)) {
2465
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2488
		I915_WRITE(DP_TP_CTL(port), temp);
2489

2490
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2491
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2492 2493 2494

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2495
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2496 2497
			break;
		case DP_TRAINING_PATTERN_1:
2498
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2499 2500
			break;
		case DP_TRAINING_PATTERN_2:
2501
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2502 2503 2504
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2505
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2506 2507 2508 2509
			break;
		}

	} else {
2510
		*DP &= ~DP_LINK_TRAIN_MASK;
2511 2512 2513

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2514
			*DP |= DP_LINK_TRAIN_OFF;
2515 2516
			break;
		case DP_TRAINING_PATTERN_1:
2517
			*DP |= DP_LINK_TRAIN_PAT_1;
2518 2519
			break;
		case DP_TRAINING_PATTERN_2:
2520
			*DP |= DP_LINK_TRAIN_PAT_2;
2521 2522 2523
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2524
			*DP |= DP_LINK_TRAIN_PAT_2;
2525 2526 2527 2528
			break;
		}
	}

2529
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2530
	POSTING_READ(intel_dp->output_reg);
2531

2532 2533
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2534
	    DP_TRAINING_PATTERN_DISABLE) {
2535 2536 2537 2538 2539 2540
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2541
	}
2542

2543 2544 2545 2546
	ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
					buf, len);

	return ret == len;
2547 2548
}

2549 2550 2551 2552
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2553
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2554 2555 2556 2557 2558 2559
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2560
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

	ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
					intel_dp->train_set,
					intel_dp->lane_count);

	return ret == intel_dp->lane_count;
}

2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2611
/* Enable corresponding port and start training pattern 1 */
2612
void
2613
intel_dp_start_link_train(struct intel_dp *intel_dp)
2614
{
2615
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2616
	struct drm_device *dev = encoder->dev;
2617 2618
	int i;
	uint8_t voltage;
2619
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2620
	uint32_t DP = intel_dp->DP;
2621
	uint8_t link_config[2];
2622

P
Paulo Zanoni 已提交
2623
	if (HAS_DDI(dev))
2624 2625
		intel_ddi_prepare_link_retrain(encoder);

2626
	/* Write the link configuration data */
2627 2628 2629 2630 2631 2632 2633 2634 2635
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
	intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
2636 2637

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2638

2639 2640 2641 2642 2643 2644 2645 2646
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

2647
	voltage = 0xff;
2648 2649
	voltage_tries = 0;
	loop_tries = 0;
2650
	for (;;) {
2651
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2652

2653
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2654 2655
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2656
			break;
2657
		}
2658

2659
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2660
			DRM_DEBUG_KMS("clock recovery OK\n");
2661 2662 2663 2664 2665 2666
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2667
				break;
2668
		if (i == intel_dp->lane_count) {
2669 2670
			++loop_tries;
			if (loop_tries == 5) {
2671
				DRM_ERROR("too many full retries, give up\n");
2672 2673
				break;
			}
2674 2675 2676
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
2677 2678 2679
			voltage_tries = 0;
			continue;
		}
2680

2681
		/* Check to see if we've tried the same voltage 5 times */
2682
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2683
			++voltage_tries;
2684
			if (voltage_tries == 5) {
2685
				DRM_ERROR("too many voltage retries, give up\n");
2686 2687 2688 2689 2690
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2691

2692 2693 2694 2695 2696
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2697 2698
	}

2699 2700 2701
	intel_dp->DP = DP;
}

2702
void
2703 2704 2705
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2706
	int tries, cr_tries;
2707
	uint32_t DP = intel_dp->DP;
2708 2709 2710 2711 2712
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
2713

2714
	/* channel equalization */
2715
	if (!intel_dp_set_link_train(intel_dp, &DP,
2716
				     training_pattern |
2717 2718 2719 2720 2721
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

2722
	tries = 0;
2723
	cr_tries = 0;
2724 2725
	channel_eq = false;
	for (;;) {
2726
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2727

2728 2729 2730 2731 2732
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

2733
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2734 2735
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2736
			break;
2737
		}
2738

2739
		/* Make sure clock is still ok */
2740
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2741
			intel_dp_start_link_train(intel_dp);
2742
			intel_dp_set_link_train(intel_dp, &DP,
2743
						training_pattern |
2744
						DP_LINK_SCRAMBLING_DISABLE);
2745 2746 2747 2748
			cr_tries++;
			continue;
		}

2749
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2750 2751 2752
			channel_eq = true;
			break;
		}
2753

2754 2755 2756 2757
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
2758
			intel_dp_set_link_train(intel_dp, &DP,
2759
						training_pattern |
2760
						DP_LINK_SCRAMBLING_DISABLE);
2761 2762 2763 2764
			tries = 0;
			cr_tries++;
			continue;
		}
2765

2766 2767 2768 2769 2770
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2771
		++tries;
2772
	}
2773

2774 2775 2776 2777
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2778
	if (channel_eq)
M
Masanari Iida 已提交
2779
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2780

2781 2782 2783 2784
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
2785
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2786
				DP_TRAINING_PATTERN_DISABLE);
2787 2788 2789
}

static void
C
Chris Wilson 已提交
2790
intel_dp_link_down(struct intel_dp *intel_dp)
2791
{
2792
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2793
	enum port port = intel_dig_port->port;
2794
	struct drm_device *dev = intel_dig_port->base.base.dev;
2795
	struct drm_i915_private *dev_priv = dev->dev_private;
2796 2797
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2798
	uint32_t DP = intel_dp->DP;
2799

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2815
	if (HAS_DDI(dev))
2816 2817
		return;

2818
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2819 2820
		return;

2821
	DRM_DEBUG_KMS("\n");
2822

2823
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2824
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2825
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2826 2827
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2828
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2829
	}
2830
	POSTING_READ(intel_dp->output_reg);
2831

2832 2833
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2834

2835
	if (HAS_PCH_IBX(dev) &&
2836
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2837
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2838

2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2853 2854 2855 2856
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2857 2858 2859
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2860
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2861 2862
	}

2863
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2864 2865
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2866
	msleep(intel_dp->panel_power_down_delay);
2867 2868
}

2869 2870
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2871
{
R
Rodrigo Vivi 已提交
2872 2873 2874 2875
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2876 2877
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2878
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2879 2880
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2881

2882 2883 2884 2885
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2886 2887 2888
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

2889 2890
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
2891 2892 2893 2894
	if (is_edp(intel_dp)) {
		intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
					       intel_dp->psr_dpcd,
					       sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
2895 2896
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
2897
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
2898
		}
2899 2900
	}

2901 2902 2903 2904 2905 2906 2907 2908
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2922 2923
}

2924 2925 2926 2927 2928 2929 2930 2931
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

2932
	edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
2933

2934 2935 2936 2937 2938 2939 2940
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2941

2942
	edp_panel_vdd_off(intel_dp, false);
2943 2944
}

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

	if (!intel_dp_aux_native_read(intel_dp, DP_TEST_SINK_MISC, buf, 1))
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (!intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK,
					 DP_TEST_SINK_START))
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

	if (!intel_dp_aux_native_read(intel_dp, DP_TEST_CRC_R_CR, crc, 6))
		return -EAGAIN;

	intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK, 0);
	return 0;
}

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2992
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2993 2994
}

2995 2996 2997 2998 2999 3000 3001 3002 3003
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
3004
void
C
Chris Wilson 已提交
3005
intel_dp_check_link_status(struct intel_dp *intel_dp)
3006
{
3007
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3008
	u8 sink_irq_vector;
3009
	u8 link_status[DP_LINK_STATUS_SIZE];
3010

3011
	if (!intel_encoder->connectors_active)
3012
		return;
3013

3014
	if (WARN_ON(!intel_encoder->base.crtc))
3015 3016
		return;

3017
	/* Try to read receiver status if the link appears to be up */
3018
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3019 3020 3021
		return;
	}

3022
	/* Now read the DPCD to see if it's actually running */
3023
	if (!intel_dp_get_dpcd(intel_dp)) {
3024 3025 3026
		return;
	}

3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3041
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3042
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3043
			      drm_get_encoder_name(&intel_encoder->base));
3044 3045
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3046
		intel_dp_stop_link_train(intel_dp);
3047
	}
3048 3049
}

3050
/* XXX this is probably wrong for multiple downstream ports */
3051
static enum drm_connector_status
3052
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3053
{
3054 3055 3056 3057 3058 3059 3060 3061
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3062
		return connector_status_connected;
3063 3064

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3065 3066
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3067
		uint8_t reg;
3068
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
3069
						    &reg, 1))
3070
			return connector_status_unknown;
3071 3072
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3073 3074 3075 3076
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
3077
		return connector_status_connected;
3078 3079

	/* Well we tried, say unknown for unreliable port types */
3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3092 3093 3094

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3095
	return connector_status_disconnected;
3096 3097
}

3098
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3099
ironlake_dp_detect(struct intel_dp *intel_dp)
3100
{
3101
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3102 3103
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3104 3105
	enum drm_connector_status status;

3106 3107
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3108
		status = intel_panel_detect(dev);
3109 3110 3111 3112
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3113

3114 3115 3116
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3117
	return intel_dp_detect_dpcd(intel_dp);
3118 3119
}

3120
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3121
g4x_dp_detect(struct intel_dp *intel_dp)
3122
{
3123
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3124
	struct drm_i915_private *dev_priv = dev->dev_private;
3125
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3126
	uint32_t bit;
3127

3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3166 3167
	}

3168
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3169 3170
		return connector_status_disconnected;

3171
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3172 3173
}

3174 3175 3176
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3177
	struct intel_connector *intel_connector = to_intel_connector(connector);
3178

3179 3180 3181 3182
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3183 3184
			return NULL;

J
Jani Nikula 已提交
3185
		return drm_edid_duplicate(intel_connector->edid);
3186
	}
3187

3188
	return drm_get_edid(connector, adapter);
3189 3190 3191 3192 3193
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3194
	struct intel_connector *intel_connector = to_intel_connector(connector);
3195

3196 3197 3198 3199 3200 3201 3202 3203
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3204 3205
	}

3206
	return intel_ddc_get_modes(connector, adapter);
3207 3208
}

Z
Zhenyu Wang 已提交
3209 3210 3211 3212
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3213 3214
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3215
	struct drm_device *dev = connector->dev;
3216
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3217 3218 3219
	enum drm_connector_status status;
	struct edid *edid = NULL;

3220 3221
	intel_runtime_pm_get(dev_priv);

3222 3223 3224
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

Z
Zhenyu Wang 已提交
3225 3226 3227 3228 3229 3230
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3231

Z
Zhenyu Wang 已提交
3232
	if (status != connector_status_connected)
3233
		goto out;
Z
Zhenyu Wang 已提交
3234

3235 3236
	intel_dp_probe_oui(intel_dp);

3237 3238
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3239
	} else {
3240
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
3241 3242 3243 3244
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3245 3246
	}

3247 3248
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3249 3250 3251 3252 3253
	status = connector_status_connected;

out:
	intel_runtime_pm_put(dev_priv);
	return status;
3254 3255 3256 3257
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3258
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3259
	struct intel_connector *intel_connector = to_intel_connector(connector);
3260
	struct drm_device *dev = connector->dev;
3261
	int ret;
3262 3263 3264 3265

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3266
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
3267
	if (ret)
3268 3269
		return ret;

3270
	/* if eDP has no EDID, fall back to fixed mode */
3271
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3272
		struct drm_display_mode *mode;
3273 3274
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3275
		if (mode) {
3276 3277 3278 3279 3280
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3281 3282
}

3283 3284 3285 3286 3287 3288 3289
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

3290
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
3291 3292 3293 3294 3295 3296 3297 3298
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

3299 3300 3301 3302 3303
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3304
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3305
	struct intel_connector *intel_connector = to_intel_connector(connector);
3306 3307
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3308 3309
	int ret;

3310
	ret = drm_object_property_set_value(&connector->base, property, val);
3311 3312 3313
	if (ret)
		return ret;

3314
	if (property == dev_priv->force_audio_property) {
3315 3316 3317 3318
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3319 3320
			return 0;

3321
		intel_dp->force_audio = i;
3322

3323
		if (i == HDMI_AUDIO_AUTO)
3324 3325
			has_audio = intel_dp_detect_audio(connector);
		else
3326
			has_audio = (i == HDMI_AUDIO_ON);
3327 3328

		if (has_audio == intel_dp->has_audio)
3329 3330
			return 0;

3331
		intel_dp->has_audio = has_audio;
3332 3333 3334
		goto done;
	}

3335
	if (property == dev_priv->broadcast_rgb_property) {
3336 3337 3338
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3354 3355 3356 3357 3358

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3359 3360 3361
		goto done;
	}

3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3378 3379 3380
	return -EINVAL;

done:
3381 3382
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3383 3384 3385 3386

	return 0;
}

3387
static void
3388
intel_dp_connector_destroy(struct drm_connector *connector)
3389
{
3390
	struct intel_connector *intel_connector = to_intel_connector(connector);
3391

3392 3393 3394
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3395 3396 3397
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3398
		intel_panel_fini(&intel_connector->panel);
3399

3400
	drm_connector_cleanup(connector);
3401
	kfree(connector);
3402 3403
}

P
Paulo Zanoni 已提交
3404
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3405
{
3406 3407
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3408
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3409 3410 3411

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
3412 3413
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3414
		mutex_lock(&dev->mode_config.mutex);
3415
		edp_panel_vdd_off_sync(intel_dp);
3416
		mutex_unlock(&dev->mode_config.mutex);
3417
	}
3418
	kfree(intel_dig_port);
3419 3420
}

3421
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3422
	.dpms = intel_connector_dpms,
3423 3424
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3425
	.set_property = intel_dp_set_property,
3426
	.destroy = intel_dp_connector_destroy,
3427 3428 3429 3430 3431
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3432
	.best_encoder = intel_best_encoder,
3433 3434 3435
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3436
	.destroy = intel_dp_encoder_destroy,
3437 3438
};

3439
static void
3440
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3441
{
3442
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3443

3444
	intel_dp_check_link_status(intel_dp);
3445
}
3446

3447 3448
/* Return which DP Port should be selected for Transcoder DP control */
int
3449
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3450 3451
{
	struct drm_device *dev = crtc->dev;
3452 3453
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3454

3455 3456
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3457

3458 3459
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3460
			return intel_dp->output_reg;
3461
	}
C
Chris Wilson 已提交
3462

3463 3464 3465
	return -1;
}

3466
/* check the VBT to see whether the eDP is on DP-D port */
3467
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3468 3469
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3470
	union child_device_config *p_child;
3471
	int i;
3472 3473 3474 3475 3476
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3477

3478 3479 3480
	if (port == PORT_A)
		return true;

3481
	if (!dev_priv->vbt.child_dev_num)
3482 3483
		return false;

3484 3485
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3486

3487
		if (p_child->common.dvo_port == port_mapping[port] &&
3488 3489
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3490 3491 3492 3493 3494
			return true;
	}
	return false;
}

3495 3496 3497
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3498 3499
	struct intel_connector *intel_connector = to_intel_connector(connector);

3500
	intel_attach_force_audio_property(connector);
3501
	intel_attach_broadcast_rgb_property(connector);
3502
	intel_dp->color_range_auto = true;
3503 3504 3505

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3506 3507
		drm_object_attach_property(
			&connector->base,
3508
			connector->dev->mode_config.scaling_mode_property,
3509 3510
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3511
	}
3512 3513
}

3514 3515 3516 3517 3518 3519 3520
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3521 3522
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3523 3524
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3525 3526 3527 3528
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3529
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3530 3531

	if (HAS_PCH_SPLIT(dev)) {
3532
		pp_ctrl_reg = PCH_PP_CONTROL;
3533 3534 3535 3536
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3537 3538 3539 3540 3541 3542
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3543
	}
3544 3545 3546

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3547
	pp = ironlake_get_pp_control(intel_dp);
3548
	I915_WRITE(pp_ctrl_reg, pp);
3549

3550 3551 3552
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3573
	vbt = dev_priv->vbt.edp_pps;
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3627 3628 3629 3630 3631 3632 3633 3634 3635
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3636 3637 3638 3639 3640
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3641 3642
	}

3643 3644 3645 3646 3647 3648 3649 3650
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
3651
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3652 3653
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3654
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3655 3656
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3657
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3658
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3659 3660 3661 3662
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3663
	if (IS_VALLEYVIEW(dev)) {
3664 3665 3666 3667
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3668 3669
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3670
			port_sel = PANEL_PORT_SELECT_DPA;
3671
		else
3672
			port_sel = PANEL_PORT_SELECT_DPD;
3673 3674
	}

3675 3676 3677 3678 3679
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3680 3681

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3682 3683 3684
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3685 3686
}

3687
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3688 3689
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

	/* Cache DPCD and EDID for edp. */
3704
	edp_panel_vdd_on(intel_dp);
3705
	has_dpcd = intel_dp_get_dpcd(intel_dp);
3706
	edp_panel_vdd_off(intel_dp, false);
3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
3720
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752

	edid = drm_get_edid(connector, &intel_dp->adapter);
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}

3753
	intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
3754 3755 3756 3757 3758
	intel_panel_setup_backlight(connector);

	return true;
}

3759
bool
3760 3761
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3762
{
3763 3764 3765 3766
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3767
	struct drm_i915_private *dev_priv = dev->dev_private;
3768
	enum port port = intel_dig_port->port;
3769
	struct edp_power_seq power_seq = { 0 };
3770
	const char *name = NULL;
3771
	int type, error;
3772

3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

3783 3784
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

3785 3786
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3787
	intel_dp->attached_connector = intel_connector;
3788

3789
	if (intel_dp_is_edp(dev, port))
3790
		type = DRM_MODE_CONNECTOR_eDP;
3791 3792
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
3793

3794 3795 3796 3797 3798 3799 3800 3801
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3802 3803 3804 3805
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3806
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3807 3808 3809 3810 3811
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3812
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3813
			  edp_panel_vdd_work);
3814

3815
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3816 3817
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3818
	if (HAS_DDI(dev))
3819 3820 3821
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
3822
	intel_connector->unregister = intel_dp_connector_unregister;
3823

3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842
	intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
	if (HAS_DDI(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}
3843

3844
	/* Set up the DDC bus. */
3845 3846
	switch (port) {
	case PORT_A:
3847
		intel_encoder->hpd_pin = HPD_PORT_A;
3848 3849 3850
		name = "DPDDC-A";
		break;
	case PORT_B:
3851
		intel_encoder->hpd_pin = HPD_PORT_B;
3852 3853 3854
		name = "DPDDC-B";
		break;
	case PORT_C:
3855
		intel_encoder->hpd_pin = HPD_PORT_C;
3856 3857 3858
		name = "DPDDC-C";
		break;
	case PORT_D:
3859
		intel_encoder->hpd_pin = HPD_PORT_D;
3860 3861 3862
		name = "DPDDC-D";
		break;
	default:
3863
		BUG();
3864 3865
	}

3866 3867
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
3868
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3869
	}
3870

3871 3872 3873
	error = intel_dp_i2c_init(intel_dp, intel_connector, name);
	WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
	     error, port_name(port));
3874

R
Rodrigo Vivi 已提交
3875 3876
	intel_dp->psr_setup_done = false;

3877
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
3878 3879 3880 3881
		i2c_del_adapter(&intel_dp->adapter);
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
3882
			edp_panel_vdd_off_sync(intel_dp);
3883 3884
			mutex_unlock(&dev->mode_config.mutex);
		}
3885 3886
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3887
		return false;
3888
	}
3889

3890 3891
	intel_dp_add_properties(intel_dp, connector);

3892 3893 3894 3895 3896 3897 3898 3899
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3900 3901

	return true;
3902
}
3903 3904 3905 3906 3907 3908 3909 3910 3911

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

3912
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
3913 3914 3915
	if (!intel_dig_port)
		return;

3916
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

3928
	intel_encoder->compute_config = intel_dp_compute_config;
3929
	intel_encoder->mode_set = intel_dp_mode_set;
P
Paulo Zanoni 已提交
3930 3931 3932
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3933
	intel_encoder->get_config = intel_dp_get_config;
3934
	if (IS_VALLEYVIEW(dev)) {
3935
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
3936 3937 3938
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
	} else {
3939 3940
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
3941
	}
3942

3943
	intel_dig_port->port = port;
3944 3945
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3946
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3947 3948 3949 3950
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

3951 3952 3953
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3954
		kfree(intel_connector);
3955
	}
3956
}