amba-pl011.c 73.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
L
Linus Torvalds 已提交
2 3 4 5 6 7 8
/*
 *  Driver for AMBA serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Copyright 1999 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd.
9
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 * This is a generic driver for ARM AMBA-type serial ports.  They
 * have a lot of 16550-like features, but are not register compatible.
 * Note that although they do have CTS, DCD and DSR inputs, they do
 * not have an RI input, nor do they have DTR or RTS outputs.  If
 * required, these have to be supplied via some other means (eg, GPIO)
 * and hooked into this driver.
 */

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/device.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
29 30
#include <linux/amba/bus.h>
#include <linux/amba/serial.h>
31
#include <linux/clk.h>
32
#include <linux/slab.h>
33 34 35
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/scatterlist.h>
36
#include <linux/delay.h>
37
#include <linux/types.h>
38 39
#include <linux/of.h>
#include <linux/of_device.h>
40
#include <linux/pinctrl/consumer.h>
41
#include <linux/sizes.h>
42
#include <linux/io.h>
43
#include <linux/acpi.h>
44
#include <linux/of_irq.h>
L
Linus Torvalds 已提交
45

46 47
#include "amba-pl011.h"

L
Linus Torvalds 已提交
48 49 50 51 52 53 54 55
#define UART_NR			14

#define SERIAL_AMBA_MAJOR	204
#define SERIAL_AMBA_MINOR	64
#define SERIAL_AMBA_NR		UART_NR

#define AMBA_ISR_PASS_LIMIT	256

56 57
#define UART_DR_ERROR		(UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
#define UART_DUMMY_DR_RX	(1 << 16)
L
Linus Torvalds 已提交
58

59 60 61
static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = UART01x_DR,
	[REG_FR] = UART01x_FR,
62 63
	[REG_LCRH_RX] = UART011_LCRH,
	[REG_LCRH_TX] = UART011_LCRH,
64 65 66 67 68 69 70 71 72 73 74
	[REG_IBRD] = UART011_IBRD,
	[REG_FBRD] = UART011_FBRD,
	[REG_CR] = UART011_CR,
	[REG_IFLS] = UART011_IFLS,
	[REG_IMSC] = UART011_IMSC,
	[REG_RIS] = UART011_RIS,
	[REG_MIS] = UART011_MIS,
	[REG_ICR] = UART011_ICR,
	[REG_DMACR] = UART011_DMACR,
};

75 76
/* There is by now at least one vendor with differing details, so handle it */
struct vendor_data {
77
	const u16		*reg_offset;
78
	unsigned int		ifls;
79 80 81 82
	unsigned int		fr_busy;
	unsigned int		fr_dsr;
	unsigned int		fr_cts;
	unsigned int		fr_ri;
83
	unsigned int		inv_fr;
84
	bool			access_32b;
85
	bool			oversampling;
86
	bool			dma_threshold;
87
	bool			cts_event_workaround;
88
	bool			always_enabled;
89
	bool			fixed_options;
90

91
	unsigned int (*get_fifosize)(struct amba_device *dev);
92 93
};

94
static unsigned int get_fifosize_arm(struct amba_device *dev)
95
{
96
	return amba_rev(dev) < 3 ? 16 : 32;
97 98
}

99
static struct vendor_data vendor_arm = {
100
	.reg_offset		= pl011_std_offsets,
101
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
102 103 104 105
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
106
	.oversampling		= false,
107
	.dma_threshold		= false,
108
	.cts_event_workaround	= false,
109
	.always_enabled		= false,
110
	.fixed_options		= false,
111
	.get_fifosize		= get_fifosize_arm,
112 113
};

114
static const struct vendor_data vendor_sbsa = {
115
	.reg_offset		= pl011_std_offsets,
116 117 118 119
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
120
	.access_32b		= true,
121 122 123 124 125 126 127
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};

128
#ifdef CONFIG_ACPI_SPCR_TABLE
129
static const struct vendor_data vendor_qdt_qdf2400_e44 = {
130 131 132 133 134 135 136 137 138 139 140 141 142
	.reg_offset		= pl011_std_offsets,
	.fr_busy		= UART011_FR_TXFE,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
	.inv_fr			= UART011_FR_TXFE,
	.access_32b		= true,
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};
143
#endif
144

145 146 147 148 149
static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = UART01x_DR,
	[REG_ST_DMAWM] = ST_UART011_DMAWM,
	[REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
	[REG_FR] = UART01x_FR,
150 151
	[REG_LCRH_RX] = ST_UART011_LCRH_RX,
	[REG_LCRH_TX] = ST_UART011_LCRH_TX,
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
	[REG_IBRD] = UART011_IBRD,
	[REG_FBRD] = UART011_FBRD,
	[REG_CR] = UART011_CR,
	[REG_IFLS] = UART011_IFLS,
	[REG_IMSC] = UART011_IMSC,
	[REG_RIS] = UART011_RIS,
	[REG_MIS] = UART011_MIS,
	[REG_ICR] = UART011_ICR,
	[REG_DMACR] = UART011_DMACR,
	[REG_ST_XFCR] = ST_UART011_XFCR,
	[REG_ST_XON1] = ST_UART011_XON1,
	[REG_ST_XON2] = ST_UART011_XON2,
	[REG_ST_XOFF1] = ST_UART011_XOFF1,
	[REG_ST_XOFF2] = ST_UART011_XOFF2,
	[REG_ST_ITCR] = ST_UART011_ITCR,
	[REG_ST_ITIP] = ST_UART011_ITIP,
	[REG_ST_ABCR] = ST_UART011_ABCR,
	[REG_ST_ABIMSC] = ST_UART011_ABIMSC,
};

172
static unsigned int get_fifosize_st(struct amba_device *dev)
173 174 175 176
{
	return 64;
}

177
static struct vendor_data vendor_st = {
178
	.reg_offset		= pl011_st_offsets,
179
	.ifls			= UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
180 181 182 183
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
184
	.oversampling		= true,
185
	.dma_threshold		= true,
186
	.cts_event_workaround	= true,
187
	.always_enabled		= false,
188
	.fixed_options		= false,
189
	.get_fifosize		= get_fifosize_st,
L
Linus Torvalds 已提交
190 191
};

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = ZX_UART011_DR,
	[REG_FR] = ZX_UART011_FR,
	[REG_LCRH_RX] = ZX_UART011_LCRH,
	[REG_LCRH_TX] = ZX_UART011_LCRH,
	[REG_IBRD] = ZX_UART011_IBRD,
	[REG_FBRD] = ZX_UART011_FBRD,
	[REG_CR] = ZX_UART011_CR,
	[REG_IFLS] = ZX_UART011_IFLS,
	[REG_IMSC] = ZX_UART011_IMSC,
	[REG_RIS] = ZX_UART011_RIS,
	[REG_MIS] = ZX_UART011_MIS,
	[REG_ICR] = ZX_UART011_ICR,
	[REG_DMACR] = ZX_UART011_DMACR,
};

208 209 210 211 212
static unsigned int get_fifosize_zte(struct amba_device *dev)
{
	return 16;
}

213
static struct vendor_data vendor_zte = {
214 215 216
	.reg_offset		= pl011_zte_offsets,
	.access_32b		= true,
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
217 218 219 220
	.fr_busy		= ZX_UART01x_FR_BUSY,
	.fr_dsr			= ZX_UART01x_FR_DSR,
	.fr_cts			= ZX_UART01x_FR_CTS,
	.fr_ri			= ZX_UART011_FR_RI,
221
	.get_fifosize		= get_fifosize_zte,
222 223
};

224
/* Deals with DMA transactions */
225 226 227 228 229 230 231 232 233 234 235 236 237 238

struct pl011_sgbuf {
	struct scatterlist sg;
	char *buf;
};

struct pl011_dmarx_data {
	struct dma_chan		*chan;
	struct completion	complete;
	bool			use_buf_b;
	struct pl011_sgbuf	sgbuf_a;
	struct pl011_sgbuf	sgbuf_b;
	dma_cookie_t		cookie;
	bool			running;
239 240 241 242 243 244
	struct timer_list	timer;
	unsigned int last_residue;
	unsigned long last_jiffies;
	bool auto_poll_rate;
	unsigned int poll_rate;
	unsigned int poll_timeout;
245 246
};

247 248 249 250 251 252 253
struct pl011_dmatx_data {
	struct dma_chan		*chan;
	struct scatterlist	sg;
	char			*buf;
	bool			queued;
};

254 255 256 257 258
/*
 * We wrap our port structure around the generic uart_port.
 */
struct uart_amba_port {
	struct uart_port	port;
259
	const u16		*reg_offset;
260 261
	struct clk		*clk;
	const struct vendor_data *vendor;
262
	unsigned int		dmacr;		/* dma control reg */
263 264
	unsigned int		im;		/* interrupt mask */
	unsigned int		old_status;
265
	unsigned int		fifosize;	/* vendor-specific */
266
	unsigned int		old_cr;		/* state during shutdown */
267
	unsigned int		fixed_baud;	/* vendor-set fixed baud rate */
268
	char			type[12];
269 270
#ifdef CONFIG_DMA_ENGINE
	/* DMA stuff */
271 272 273
	bool			using_tx_dma;
	bool			using_rx_dma;
	struct pl011_dmarx_data dmarx;
274
	struct pl011_dmatx_data	dmatx;
275
	bool			dma_probed;
276 277 278
#endif
};

279 280 281
static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
	unsigned int reg)
{
282
	return uap->reg_offset[reg];
283 284
}

285 286
static unsigned int pl011_read(const struct uart_amba_port *uap,
	unsigned int reg)
287
{
288 289
	void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);

290 291
	return (uap->port.iotype == UPIO_MEM32) ?
		readl_relaxed(addr) : readw_relaxed(addr);
292 293
}

294 295
static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
	unsigned int reg)
296
{
297 298
	void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);

299
	if (uap->port.iotype == UPIO_MEM32)
300
		writel_relaxed(val, addr);
301
	else
302
		writew_relaxed(val, addr);
303 304
}

305 306 307 308 309 310 311
/*
 * Reads up to 256 characters from the FIFO or until it's empty and
 * inserts them into the TTY layer. Returns the number of characters
 * read from the FIFO.
 */
static int pl011_fifo_to_tty(struct uart_amba_port *uap)
{
312
	unsigned int ch, flag, fifotaken;
313 314
	int sysrq;
	u16 status;
315

316
	for (fifotaken = 0; fifotaken != 256; fifotaken++) {
317
		status = pl011_read(uap, REG_FR);
318 319 320 321
		if (status & UART01x_FR_RXFE)
			break;

		/* Take chars from the FIFO and update status */
322
		ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
		flag = TTY_NORMAL;
		uap->port.icount.rx++;

		if (unlikely(ch & UART_DR_ERROR)) {
			if (ch & UART011_DR_BE) {
				ch &= ~(UART011_DR_FE | UART011_DR_PE);
				uap->port.icount.brk++;
				if (uart_handle_break(&uap->port))
					continue;
			} else if (ch & UART011_DR_PE)
				uap->port.icount.parity++;
			else if (ch & UART011_DR_FE)
				uap->port.icount.frame++;
			if (ch & UART011_DR_OE)
				uap->port.icount.overrun++;

			ch &= uap->port.read_status_mask;

			if (ch & UART011_DR_BE)
				flag = TTY_BREAK;
			else if (ch & UART011_DR_PE)
				flag = TTY_PARITY;
			else if (ch & UART011_DR_FE)
				flag = TTY_FRAME;
		}

349 350 351
		spin_unlock(&uap->port.lock);
		sysrq = uart_handle_sysrq_char(&uap->port, ch & 255);
		spin_lock(&uap->port.lock);
352

353 354
		if (!sysrq)
			uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
355 356 357 358 359 360
	}

	return fifotaken;
}


361 362 363 364 365 366 367 368 369
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE

#define PL011_DMA_BUFFER_SIZE PAGE_SIZE

370 371 372
static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
373 374 375 376
	dma_addr_t dma_addr;

	sg->buf = dma_alloc_coherent(chan->device->dev,
		PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
377 378 379
	if (!sg->buf)
		return -ENOMEM;

380 381 382 383
	sg_init_table(&sg->sg, 1);
	sg_set_page(&sg->sg, phys_to_page(dma_addr),
		PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
	sg_dma_address(&sg->sg) = dma_addr;
384
	sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
385 386 387 388 389 390 391 392

	return 0;
}

static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
	if (sg->buf) {
393 394 395
		dma_free_coherent(chan->device->dev,
			PL011_DMA_BUFFER_SIZE, sg->buf,
			sg_dma_address(&sg->sg));
396 397 398
	}
}

399
static void pl011_dma_probe(struct uart_amba_port *uap)
400 401
{
	/* DMA is the sole user of the platform data right now */
J
Jingoo Han 已提交
402
	struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
403
	struct device *dev = uap->port.dev;
404
	struct dma_slave_config tx_conf = {
405 406
		.dst_addr = uap->port.mapbase +
				 pl011_reg_to_offset(uap, REG_DR),
407
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
408
		.direction = DMA_MEM_TO_DEV,
409
		.dst_maxburst = uap->fifosize >> 1,
410
		.device_fc = false,
411 412 413 414
	};
	struct dma_chan *chan;
	dma_cap_mask_t mask;

415
	uap->dma_probed = true;
416
	chan = dma_request_chan(dev, "tx");
417 418 419 420 421
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) == -EPROBE_DEFER) {
			uap->dma_probed = false;
			return;
		}
422

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
		/* We need platform data */
		if (!plat || !plat->dma_filter) {
			dev_info(uap->port.dev, "no DMA platform data\n");
			return;
		}

		/* Try to acquire a generic DMA engine slave TX channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

		chan = dma_request_channel(mask, plat->dma_filter,
						plat->dma_tx_param);
		if (!chan) {
			dev_err(uap->port.dev, "no TX DMA channel!\n");
			return;
		}
439 440 441 442 443 444 445
	}

	dmaengine_slave_config(chan, &tx_conf);
	uap->dmatx.chan = chan;

	dev_info(uap->port.dev, "DMA channel TX %s\n",
		 dma_chan_name(uap->dmatx.chan));
446 447

	/* Optionally make use of an RX channel as well */
448
	chan = dma_request_slave_channel(dev, "rx");
449

450
	if (!chan && plat && plat->dma_rx_param) {
451 452 453 454 455 456 457 458 459
		chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);

		if (!chan) {
			dev_err(uap->port.dev, "no RX DMA channel!\n");
			return;
		}
	}

	if (chan) {
460
		struct dma_slave_config rx_conf = {
461 462
			.src_addr = uap->port.mapbase +
				pl011_reg_to_offset(uap, REG_DR),
463
			.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
464
			.direction = DMA_DEV_TO_MEM,
465
			.src_maxburst = uap->fifosize >> 2,
466
			.device_fc = false,
467
		};
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
		struct dma_slave_caps caps;

		/*
		 * Some DMA controllers provide information on their capabilities.
		 * If the controller does, check for suitable residue processing
		 * otherwise assime all is well.
		 */
		if (0 == dma_get_slave_caps(chan, &caps)) {
			if (caps.residue_granularity ==
					DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
				dma_release_channel(chan);
				dev_info(uap->port.dev,
					"RX DMA disabled - no residue processing\n");
				return;
			}
		}
484 485 486
		dmaengine_slave_config(chan, &rx_conf);
		uap->dmarx.chan = chan;

487
		uap->dmarx.auto_poll_rate = false;
488
		if (plat && plat->dma_rx_poll_enable) {
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
			/* Set poll rate if specified. */
			if (plat->dma_rx_poll_rate) {
				uap->dmarx.auto_poll_rate = false;
				uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
			} else {
				/*
				 * 100 ms defaults to poll rate if not
				 * specified. This will be adjusted with
				 * the baud rate at set_termios.
				 */
				uap->dmarx.auto_poll_rate = true;
				uap->dmarx.poll_rate =  100;
			}
			/* 3 secs defaults poll_timeout if not specified. */
			if (plat->dma_rx_poll_timeout)
				uap->dmarx.poll_timeout =
					plat->dma_rx_poll_timeout;
			else
				uap->dmarx.poll_timeout = 3000;
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
		} else if (!plat && dev->of_node) {
			uap->dmarx.auto_poll_rate = of_property_read_bool(
						dev->of_node, "auto-poll");
			if (uap->dmarx.auto_poll_rate) {
				u32 x;

				if (0 == of_property_read_u32(dev->of_node,
						"poll-rate-ms", &x))
					uap->dmarx.poll_rate = x;
				else
					uap->dmarx.poll_rate = 100;
				if (0 == of_property_read_u32(dev->of_node,
						"poll-timeout-ms", &x))
					uap->dmarx.poll_timeout = x;
				else
					uap->dmarx.poll_timeout = 3000;
			}
		}
526 527 528
		dev_info(uap->port.dev, "DMA channel RX %s\n",
			 dma_chan_name(uap->dmarx.chan));
	}
529 530 531 532 533 534
}

static void pl011_dma_remove(struct uart_amba_port *uap)
{
	if (uap->dmatx.chan)
		dma_release_channel(uap->dmatx.chan);
535 536
	if (uap->dmarx.chan)
		dma_release_channel(uap->dmarx.chan);
537 538
}

539
/* Forward declare these for the refill routine */
540
static int pl011_dma_tx_refill(struct uart_amba_port *uap);
541
static void pl011_start_tx_pio(struct uart_amba_port *uap);
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560

/*
 * The current DMA TX buffer has been sent.
 * Try to queue up another DMA buffer.
 */
static void pl011_dma_tx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	unsigned long flags;
	u16 dmacr;

	spin_lock_irqsave(&uap->port.lock, flags);
	if (uap->dmatx.queued)
		dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
			     DMA_TO_DEVICE);

	dmacr = uap->dmacr;
	uap->dmacr = dmacr & ~UART011_TXDMAE;
561
	pl011_write(uap->dmacr, uap, REG_DMACR);
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578

	/*
	 * If TX DMA was disabled, it means that we've stopped the DMA for
	 * some reason (eg, XOFF received, or we want to send an X-char.)
	 *
	 * Note: we need to be careful here of a potential race between DMA
	 * and the rest of the driver - if the driver disables TX DMA while
	 * a TX buffer completing, we must update the tx queued status to
	 * get further refills (hence we check dmacr).
	 */
	if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
	    uart_circ_empty(&uap->port.state->xmit)) {
		uap->dmatx.queued = false;
		spin_unlock_irqrestore(&uap->port.lock, flags);
		return;
	}

579
	if (pl011_dma_tx_refill(uap) <= 0)
580 581 582 583
		/*
		 * We didn't queue a DMA buffer for some reason, but we
		 * have data pending to be sent.  Re-enable the TX IRQ.
		 */
584 585
		pl011_start_tx_pio(uap);

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

/*
 * Try to refill the TX DMA buffer.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   1 if we queued up a TX DMA buffer.
 *   0 if we didn't want to handle this by DMA
 *  <0 on error
 */
static int pl011_dma_tx_refill(struct uart_amba_port *uap)
{
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	struct dma_chan *chan = dmatx->chan;
	struct dma_device *dma_dev = chan->device;
	struct dma_async_tx_descriptor *desc;
	struct circ_buf *xmit = &uap->port.state->xmit;
	unsigned int count;

	/*
	 * Try to avoid the overhead involved in using DMA if the
	 * transaction fits in the first half of the FIFO, by using
	 * the standard interrupt handling.  This ensures that we
	 * issue a uart_write_wakeup() at the appropriate time.
	 */
	count = uart_circ_chars_pending(xmit);
	if (count < (uap->fifosize >> 1)) {
		uap->dmatx.queued = false;
		return 0;
	}

	/*
	 * Bodge: don't send the last character by DMA, as this
	 * will prevent XON from notifying us to restart DMA.
	 */
	count -= 1;

	/* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
	if (count > PL011_DMA_BUFFER_SIZE)
		count = PL011_DMA_BUFFER_SIZE;

	if (xmit->tail < xmit->head)
		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
	else {
		size_t first = UART_XMIT_SIZE - xmit->tail;
632 633 634 635 636
		size_t second;

		if (first > count)
			first = count;
		second = count - first;
637 638 639 640 641 642 643 644 645 646 647 648 649 650

		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
		if (second)
			memcpy(&dmatx->buf[first], &xmit->buf[0], second);
	}

	dmatx->sg.length = count;

	if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
		uap->dmatx.queued = false;
		dev_dbg(uap->port.dev, "unable to map TX DMA\n");
		return -EBUSY;
	}

651
	desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		/*
		 * If DMA cannot be used right now, we complete this
		 * transaction via IRQ and let the TTY layer retry.
		 */
		dev_dbg(uap->port.dev, "TX DMA busy\n");
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_tx_callback;
	desc->callback_param = uap;

	/* All errors should happen at prepare time */
	dmaengine_submit(desc);

	/* Fire the DMA transaction */
	dma_dev->device_issue_pending(chan);

	uap->dmacr |= UART011_TXDMAE;
675
	pl011_write(uap->dmacr, uap, REG_DMACR);
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
	uap->dmatx.queued = true;

	/*
	 * Now we know that DMA will fire, so advance the ring buffer
	 * with the stuff we just dispatched.
	 */
	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
	uap->port.icount.tx += count;

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

	return 1;
}

/*
 * We received a transmit interrupt without a pending X-char but with
 * pending characters.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want to use PIO to transmit
 *   true if we queued a DMA buffer
 */
static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
701
	if (!uap->using_tx_dma)
702 703 704 705 706 707 708 709 710
		return false;

	/*
	 * If we already have a TX buffer queued, but received a
	 * TX interrupt, it will be because we've just sent an X-char.
	 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
	 */
	if (uap->dmatx.queued) {
		uap->dmacr |= UART011_TXDMAE;
711
		pl011_write(uap->dmacr, uap, REG_DMACR);
712
		uap->im &= ~UART011_TXIM;
713
		pl011_write(uap->im, uap, REG_IMSC);
714 715 716 717 718
		return true;
	}

	/*
	 * We don't have a TX buffer queued, so try to queue one.
L
Lucas De Marchi 已提交
719
	 * If we successfully queued a buffer, mask the TX IRQ.
720 721 722
	 */
	if (pl011_dma_tx_refill(uap) > 0) {
		uap->im &= ~UART011_TXIM;
723
		pl011_write(uap->im, uap, REG_IMSC);
724 725 726 727 728 729 730 731 732 733 734 735 736
		return true;
	}
	return false;
}

/*
 * Stop the DMA transmit (eg, due to received XOFF).
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
	if (uap->dmatx.queued) {
		uap->dmacr &= ~UART011_TXDMAE;
737
		pl011_write(uap->dmacr, uap, REG_DMACR);
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
	}
}

/*
 * Try to start a DMA transmit, or in the case of an XON/OFF
 * character queued for send, try to get that character out ASAP.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want the TX IRQ to be enabled
 *   true if we have a buffer queued
 */
static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	u16 dmacr;

753
	if (!uap->using_tx_dma)
754 755 756 757 758 759 760 761 762
		return false;

	if (!uap->port.x_char) {
		/* no X-char, try to push chars out in DMA mode */
		bool ret = true;

		if (!uap->dmatx.queued) {
			if (pl011_dma_tx_refill(uap) > 0) {
				uap->im &= ~UART011_TXIM;
763
				pl011_write(uap->im, uap, REG_IMSC);
764
			} else
765 766 767
				ret = false;
		} else if (!(uap->dmacr & UART011_TXDMAE)) {
			uap->dmacr |= UART011_TXDMAE;
768
			pl011_write(uap->dmacr, uap, REG_DMACR);
769 770 771 772 773 774 775 776 777 778
		}
		return ret;
	}

	/*
	 * We have an X-char to send.  Disable DMA to prevent it loading
	 * the TX fifo, and then see if we can stuff it into the FIFO.
	 */
	dmacr = uap->dmacr;
	uap->dmacr &= ~UART011_TXDMAE;
779
	pl011_write(uap->dmacr, uap, REG_DMACR);
780

781
	if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
782 783 784 785 786 787 788 789
		/*
		 * No space in the FIFO, so enable the transmit interrupt
		 * so we know when there is space.  Note that once we've
		 * loaded the character, we should just re-enable DMA.
		 */
		return false;
	}

790
	pl011_write(uap->port.x_char, uap, REG_DR);
791 792 793 794 795
	uap->port.icount.tx++;
	uap->port.x_char = 0;

	/* Success - restore the DMA state */
	uap->dmacr = dmacr;
796
	pl011_write(dmacr, uap, REG_DMACR);
797 798 799 800 801 802 803 804 805

	return true;
}

/*
 * Flush the transmit buffer.
 * Locking: called with port lock held and IRQs disabled.
 */
static void pl011_dma_flush_buffer(struct uart_port *port)
806 807
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
808
{
809 810
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
811

812
	if (!uap->using_tx_dma)
813 814
		return;

815 816
	dmaengine_terminate_async(uap->dmatx.chan);

817 818 819 820 821
	if (uap->dmatx.queued) {
		dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
			     DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		uap->dmacr &= ~UART011_TXDMAE;
822
		pl011_write(uap->dmacr, uap, REG_DMACR);
823 824 825
	}
}

826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
static void pl011_dma_rx_callback(void *data);

static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	struct dma_chan *rxchan = uap->dmarx.chan;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_async_tx_descriptor *desc;
	struct pl011_sgbuf *sgbuf;

	if (!rxchan)
		return -EIO;

	/* Start the RX DMA job */
	sgbuf = uap->dmarx.use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
841
	desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
842
					DMA_DEV_TO_MEM,
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	/*
	 * If the DMA engine is busy and cannot prepare a
	 * channel, no big deal, the driver will fall back
	 * to interrupt mode as a result of this error code.
	 */
	if (!desc) {
		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_rx_callback;
	desc->callback_param = uap;
	dmarx->cookie = dmaengine_submit(desc);
	dma_async_issue_pending(rxchan);

	uap->dmacr |= UART011_RXDMAE;
862
	pl011_write(uap->dmacr, uap, REG_DMACR);
863 864 865
	uap->dmarx.running = true;

	uap->im &= ~UART011_RXIM;
866
	pl011_write(uap->im, uap, REG_IMSC);
867 868 869 870 871 872 873 874 875 876 877 878 879

	return 0;
}

/*
 * This is called when either the DMA job is complete, or
 * the FIFO timeout interrupt occurred. This must be called
 * with the port spinlock uap->port.lock held.
 */
static void pl011_dma_rx_chars(struct uart_amba_port *uap,
			       u32 pending, bool use_buf_b,
			       bool readfifo)
{
J
Jiri Slaby 已提交
880
	struct tty_port *port = &uap->port.state->port;
881 882 883 884 885
	struct pl011_sgbuf *sgbuf = use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	int dma_count = 0;
	u32 fifotaken = 0; /* only used for vdbg() */

886 887 888 889 890 891 892 893 894 895 896 897
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	int dmataken = 0;

	if (uap->dmarx.poll_rate) {
		/* The data can be taken by polling */
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		/* Recalculate the pending size */
		if (pending >= dmataken)
			pending -= dmataken;
	}

	/* Pick the remain data from the DMA */
898 899 900 901 902 903 904
	if (pending) {

		/*
		 * First take all chars in the DMA pipe, then look in the FIFO.
		 * Note that tty_insert_flip_buf() tries to take as many chars
		 * as it can.
		 */
905 906
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				pending);
907 908 909 910 911 912 913

		uap->port.icount.rx += dma_count;
		if (dma_count < pending)
			dev_warn(uap->port.dev,
				 "couldn't insert all characters (TTY is full?)\n");
	}

914 915 916 917
	/* Reset the last_residue for Rx DMA poll */
	if (uap->dmarx.poll_rate)
		dmarx->last_residue = sgbuf->sg.length;

918 919 920 921 922 923
	/*
	 * Only continue with trying to read the FIFO if all DMA chars have
	 * been taken first.
	 */
	if (dma_count == pending && readfifo) {
		/* Clear any error flags */
924
		pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
925
			    UART011_FEIS, uap, REG_ICR);
926 927 928

		/*
		 * If we read all the DMA'd characters, and we had an
929 930 931 932 933 934 935 936
		 * incomplete buffer, that could be due to an rx error, or
		 * maybe we just timed out. Read any pending chars and check
		 * the error status.
		 *
		 * Error conditions will only occur in the FIFO, these will
		 * trigger an immediate interrupt and stop the DMA job, so we
		 * will always find the error in the FIFO, never in the DMA
		 * buffer.
937
		 */
938
		fifotaken = pl011_fifo_to_tty(uap);
939 940 941 942 943 944
	}

	spin_unlock(&uap->port.lock);
	dev_vdbg(uap->port.dev,
		 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
		 dma_count, fifotaken);
J
Jiri Slaby 已提交
945
	tty_flip_buffer_push(port);
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
	spin_lock(&uap->port.lock);
}

static void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = dmarx->chan;
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
	enum dma_status dmastat;

	/*
	 * Pause the transfer so we can trust the current counter,
	 * do this before we pause the PL011 block, else we may
	 * overflow the FIFO.
	 */
	if (dmaengine_pause(rxchan))
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");
	dmastat = rxchan->device->device_tx_status(rxchan,
						   dmarx->cookie, &state);
	if (dmastat != DMA_PAUSED)
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");

	/* Disable RX DMA - incoming data will wait in the FIFO */
	uap->dmacr &= ~UART011_RXDMAE;
973
	pl011_write(uap->dmacr, uap, REG_DMACR);
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
	uap->dmarx.running = false;

	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

	/*
	 * This will take the chars we have so far and insert
	 * into the framework.
	 */
	pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);

	/* Switch buffer & re-trigger DMA job */
	dmarx->use_buf_b = !dmarx->use_buf_b;
	if (pl011_dma_rx_trigger_dma(uap)) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
993
		pl011_write(uap->im, uap, REG_IMSC);
994 995 996 997 998 999 1000
	}
}

static void pl011_dma_rx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
1001
	struct dma_chan *rxchan = dmarx->chan;
1002
	bool lastbuf = dmarx->use_buf_b;
1003 1004 1005 1006
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	int ret;

	/*
	 * This completion interrupt occurs typically when the
	 * RX buffer is totally stuffed but no timeout has yet
	 * occurred. When that happens, we just want the RX
	 * routine to flush out the secondary DMA buffer while
	 * we immediately trigger the next DMA job.
	 */
	spin_lock_irq(&uap->port.lock);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	/*
	 * Rx data can be taken by the UART interrupts during
	 * the DMA irq handler. So we check the residue here.
	 */
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

1027 1028 1029 1030
	uap->dmarx.running = false;
	dmarx->use_buf_b = !lastbuf;
	ret = pl011_dma_rx_trigger_dma(uap);

1031
	pl011_dma_rx_chars(uap, pending, lastbuf, false);
1032 1033 1034 1035 1036 1037 1038 1039 1040
	spin_unlock_irq(&uap->port.lock);
	/*
	 * Do this check after we picked the DMA chars so we don't
	 * get some IRQ immediately from RX.
	 */
	if (ret) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
1041
		pl011_write(uap->im, uap, REG_IMSC);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	}
}

/*
 * Stop accepting received characters, when we're shutting down or
 * suspending this port.
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
	/* FIXME.  Just disable the DMA enable */
	uap->dmacr &= ~UART011_RXDMAE;
1054
	pl011_write(uap->dmacr, uap, REG_DMACR);
1055
}
1056

1057 1058 1059 1060 1061
/*
 * Timer handler for Rx DMA polling.
 * Every polling, It checks the residue in the dma buffer and transfer
 * data to the tty. Also, last_residue is updated for the next polling.
 */
1062
static void pl011_dma_rx_poll(struct timer_list *t)
1063
{
1064
	struct uart_amba_port *uap = from_timer(uap, t, dmarx.timer);
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	struct tty_port *port = &uap->port.state->port;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = uap->dmarx.chan;
	unsigned long flags = 0;
	unsigned int dmataken = 0;
	unsigned int size = 0;
	struct pl011_sgbuf *sgbuf;
	int dma_count;
	struct dma_tx_state state;

	sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	if (likely(state.residue < dmarx->last_residue)) {
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		size = dmarx->last_residue - state.residue;
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				size);
		if (dma_count == size)
			dmarx->last_residue =  state.residue;
		dmarx->last_jiffies = jiffies;
	}
	tty_flip_buffer_push(port);

	/*
	 * If no data is received in poll_timeout, the driver will fall back
	 * to interrupt mode. We will retrigger DMA at the first interrupt.
	 */
	if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
			> uap->dmarx.poll_timeout) {

		spin_lock_irqsave(&uap->port.lock, flags);
		pl011_dma_rx_stop(uap);
1097
		uap->im |= UART011_RXIM;
1098
		pl011_write(uap->im, uap, REG_IMSC);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
		spin_unlock_irqrestore(&uap->port.lock, flags);

		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		del_timer(&uap->dmarx.timer);
	} else {
		mod_timer(&uap->dmarx.timer,
			jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
	}
}

1110 1111
static void pl011_dma_startup(struct uart_amba_port *uap)
{
1112 1113
	int ret;

1114 1115 1116
	if (!uap->dma_probed)
		pl011_dma_probe(uap);

1117 1118 1119
	if (!uap->dmatx.chan)
		return;

1120
	uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	if (!uap->dmatx.buf) {
		dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
		uap->port.fifosize = uap->fifosize;
		return;
	}

	sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);

	/* The DMA buffer is now the FIFO the TTY subsystem can use */
	uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	uap->using_tx_dma = true;

	if (!uap->dmarx.chan)
		goto skip_rx;

	/* Allocate and map DMA RX buffers */
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer A", ret);
		goto skip_rx;
	}
1144

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer B", ret);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
				 DMA_FROM_DEVICE);
		goto skip_rx;
	}

	uap->using_rx_dma = true;
1156

1157
skip_rx:
1158 1159
	/* Turn on DMA error (RX/TX will be enabled on demand) */
	uap->dmacr |= UART011_DMAONERR;
1160
	pl011_write(uap->dmacr, uap, REG_DMACR);
1161 1162 1163 1164 1165 1166 1167

	/*
	 * ST Micro variants has some specific dma burst threshold
	 * compensation. Set this to 16 bytes, so burst will only
	 * be issued above/below 16 bytes.
	 */
	if (uap->vendor->dma_threshold)
1168
		pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
1169
			    uap, REG_ST_DMAWM);
1170 1171 1172 1173 1174

	if (uap->using_rx_dma) {
		if (pl011_dma_rx_trigger_dma(uap))
			dev_dbg(uap->port.dev, "could not trigger initial "
				"RX DMA job, fall back to interrupt mode\n");
1175
		if (uap->dmarx.poll_rate) {
1176
			timer_setup(&uap->dmarx.timer, pl011_dma_rx_poll, 0);
1177 1178 1179 1180 1181 1182
			mod_timer(&uap->dmarx.timer,
				jiffies +
				msecs_to_jiffies(uap->dmarx.poll_rate));
			uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
			uap->dmarx.last_jiffies = jiffies;
		}
1183
	}
1184 1185 1186 1187
}

static void pl011_dma_shutdown(struct uart_amba_port *uap)
{
1188
	if (!(uap->using_tx_dma || uap->using_rx_dma))
1189 1190 1191
		return;

	/* Disable RX and TX DMA */
1192
	while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
1193
		cpu_relax();
1194 1195 1196

	spin_lock_irq(&uap->port.lock);
	uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1197
	pl011_write(uap->dmacr, uap, REG_DMACR);
1198 1199
	spin_unlock_irq(&uap->port.lock);

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	if (uap->using_tx_dma) {
		/* In theory, this should already be done by pl011_dma_flush_buffer */
		dmaengine_terminate_all(uap->dmatx.chan);
		if (uap->dmatx.queued) {
			dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
				     DMA_TO_DEVICE);
			uap->dmatx.queued = false;
		}

		kfree(uap->dmatx.buf);
		uap->using_tx_dma = false;
1211 1212
	}

1213 1214 1215 1216 1217
	if (uap->using_rx_dma) {
		dmaengine_terminate_all(uap->dmarx.chan);
		/* Clean up the RX DMA */
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
1218 1219
		if (uap->dmarx.poll_rate)
			del_timer_sync(&uap->dmarx.timer);
1220 1221 1222
		uap->using_rx_dma = false;
	}
}
1223

1224 1225 1226
static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return uap->using_rx_dma;
1227 1228
}

1229 1230 1231 1232 1233
static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return uap->using_rx_dma && uap->dmarx.running;
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
#else
/* Blank functions if the DMA engine is not available */
static inline void pl011_dma_remove(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_startup(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
	return false;
}

static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	return false;
}

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
}

static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	return -EIO;
}

static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return false;
}

static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return false;
}

1285 1286 1287
#define pl011_dma_flush_buffer	NULL
#endif

1288
static void pl011_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1289
{
1290 1291
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1292 1293

	uap->im &= ~UART011_TXIM;
1294
	pl011_write(uap->im, uap, REG_IMSC);
1295
	pl011_dma_tx_stop(uap);
L
Linus Torvalds 已提交
1296 1297
}

1298
static bool pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
1299 1300 1301 1302

/* Start TX with programmed I/O only (no DMA) */
static void pl011_start_tx_pio(struct uart_amba_port *uap)
{
1303 1304 1305 1306
	if (pl011_tx_chars(uap, false)) {
		uap->im |= UART011_TXIM;
		pl011_write(uap->im, uap, REG_IMSC);
	}
1307 1308
}

1309
static void pl011_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1310
{
1311 1312
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1313

1314 1315
	if (!pl011_dma_tx_start(uap))
		pl011_start_tx_pio(uap);
L
Linus Torvalds 已提交
1316 1317 1318 1319
}

static void pl011_stop_rx(struct uart_port *port)
{
1320 1321
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1322 1323 1324

	uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
		     UART011_PEIM|UART011_BEIM|UART011_OEIM);
1325
	pl011_write(uap->im, uap, REG_IMSC);
1326 1327

	pl011_dma_rx_stop(uap);
L
Linus Torvalds 已提交
1328 1329 1330 1331
}

static void pl011_enable_ms(struct uart_port *port)
{
1332 1333
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1334 1335

	uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1336
	pl011_write(uap->im, uap, REG_IMSC);
L
Linus Torvalds 已提交
1337 1338
}

1339
static void pl011_rx_chars(struct uart_amba_port *uap)
1340 1341
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
L
Linus Torvalds 已提交
1342
{
1343
	pl011_fifo_to_tty(uap);
L
Linus Torvalds 已提交
1344

1345
	spin_unlock(&uap->port.lock);
J
Jiri Slaby 已提交
1346
	tty_flip_buffer_push(&uap->port.state->port);
1347 1348 1349 1350 1351 1352 1353 1354 1355
	/*
	 * If we were temporarily out of DMA mode for a while,
	 * attempt to switch back to DMA mode again.
	 */
	if (pl011_dma_rx_available(uap)) {
		if (pl011_dma_rx_trigger_dma(uap)) {
			dev_dbg(uap->port.dev, "could not trigger RX DMA job "
				"fall back to interrupt mode again\n");
			uap->im |= UART011_RXIM;
1356
			pl011_write(uap->im, uap, REG_IMSC);
1357
		} else {
1358
#ifdef CONFIG_DMA_ENGINE
1359 1360 1361 1362 1363 1364 1365 1366
			/* Start Rx DMA poll */
			if (uap->dmarx.poll_rate) {
				uap->dmarx.last_jiffies = jiffies;
				uap->dmarx.last_residue	= PL011_DMA_BUFFER_SIZE;
				mod_timer(&uap->dmarx.timer,
					jiffies +
					msecs_to_jiffies(uap->dmarx.poll_rate));
			}
1367
#endif
1368
		}
1369
	}
1370
	spin_lock(&uap->port.lock);
L
Linus Torvalds 已提交
1371 1372
}

1373 1374
static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
			  bool from_irq)
1375
{
1376
	if (unlikely(!from_irq) &&
1377
	    pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
1378 1379
		return false; /* unable to transmit character */

1380
	pl011_write(c, uap, REG_DR);
1381 1382
	uap->port.icount.tx++;

1383
	return true;
1384 1385
}

1386 1387
/* Returns true if tx interrupts have to be (kept) enabled  */
static bool pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
L
Linus Torvalds 已提交
1388
{
A
Alan Cox 已提交
1389
	struct circ_buf *xmit = &uap->port.state->xmit;
1390
	int count = uap->fifosize >> 1;
1391

L
Linus Torvalds 已提交
1392
	if (uap->port.x_char) {
1393
		if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
1394
			return true;
L
Linus Torvalds 已提交
1395
		uap->port.x_char = 0;
1396
		--count;
L
Linus Torvalds 已提交
1397 1398
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
1399
		pl011_stop_tx(&uap->port);
1400
		return false;
L
Linus Torvalds 已提交
1401 1402
	}

1403 1404
	/* If we are using DMA mode, try to send some characters. */
	if (pl011_dma_tx_irq(uap))
1405
		return true;
1406

1407 1408
	do {
		if (likely(from_irq) && count-- == 0)
L
Linus Torvalds 已提交
1409
			break;
1410 1411 1412 1413 1414 1415

		if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
			break;

		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
	} while (!uart_circ_empty(xmit));
L
Linus Torvalds 已提交
1416 1417 1418 1419

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

1420
	if (uart_circ_empty(xmit)) {
1421
		pl011_stop_tx(&uap->port);
1422 1423 1424
		return false;
	}
	return true;
L
Linus Torvalds 已提交
1425 1426 1427 1428 1429 1430
}

static void pl011_modem_status(struct uart_amba_port *uap)
{
	unsigned int status, delta;

1431
	status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441

	delta = status ^ uap->old_status;
	uap->old_status = status;

	if (!delta)
		return;

	if (delta & UART01x_FR_DCD)
		uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);

1442
	if (delta & uap->vendor->fr_dsr)
L
Linus Torvalds 已提交
1443 1444
		uap->port.icount.dsr++;

1445 1446 1447
	if (delta & uap->vendor->fr_cts)
		uart_handle_cts_change(&uap->port,
				       status & uap->vendor->fr_cts);
L
Linus Torvalds 已提交
1448

1449
	wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
1450 1451
}

1452 1453 1454 1455 1456 1457
static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
{
	if (!uap->vendor->cts_event_workaround)
		return;

	/* workaround to make sure that all bits are unlocked.. */
1458
	pl011_write(0x00, uap, REG_ICR);
1459 1460 1461 1462 1463 1464

	/*
	 * WA: introduce 26ns(1 uart clk) delay before W1C;
	 * single apb access will incur 2 pclk(133.12Mhz) delay,
	 * so add 2 dummy reads
	 */
1465 1466
	pl011_read(uap, REG_ICR);
	pl011_read(uap, REG_ICR);
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
#ifdef CONFIG_SERIAL_ATTACHED_MBIGEN
struct workaround_oem_info {
	char oem_id[ACPI_OEM_ID_SIZE + 1];
	char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
	u32 oem_revision;
};

static bool pl011_enable_hisi_wkrd;
static struct workaround_oem_info pl011_wkrd_info[] = {
	{
		.oem_id		= "HISI  ",
		.oem_table_id	= "HIP08   ",
		.oem_revision	= 0x300,
	}, {
		.oem_id		= "HISI  ",
		.oem_table_id	= "HIP08   ",
		.oem_revision	= 0x301,
	}, {
		.oem_id		= "HISI  ",
		.oem_table_id	= "HIP08   ",
		.oem_revision	= 0x400,
	}, {
		.oem_id		= "HISI  ",
		.oem_table_id	= "HIP08   ",
		.oem_revision	= 0x401,
	}, {
		.oem_id		= "HISI  ",
		.oem_table_id	= "HIP08   ",
		.oem_revision	= 0x402,
	}
};

static void pl011_check_hisi_workaround(void)
{
	struct acpi_table_header *tbl;
	acpi_status status = AE_OK;
	int i;

	status = acpi_get_table(ACPI_SIG_MADT, 0, &tbl);
	if (ACPI_FAILURE(status) || !tbl)
		return;

	for (i = 0; i < ARRAY_SIZE(pl011_wkrd_info); i++) {
		if (!memcmp(pl011_wkrd_info[i].oem_id, tbl->oem_id, ACPI_OEM_ID_SIZE) &&
		    !memcmp(pl011_wkrd_info[i].oem_table_id, tbl->oem_table_id, ACPI_OEM_TABLE_ID_SIZE) &&
		    pl011_wkrd_info[i].oem_revision == tbl->oem_revision) {
			pl011_enable_hisi_wkrd = true;
			break;
		}
	}
}

#else

#define pl011_enable_hisi_wkrd	0
static inline void pl011_check_hisi_workaround(void){ }

#endif

1528
static irqreturn_t pl011_int(int irq, void *dev_id)
L
Linus Torvalds 已提交
1529 1530
{
	struct uart_amba_port *uap = dev_id;
1531
	unsigned long flags;
L
Linus Torvalds 已提交
1532 1533 1534
	unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
	int handled = 0;

1535
	spin_lock_irqsave(&uap->port.lock, flags);
1536
	status = pl011_read(uap, REG_RIS) & uap->im;
L
Linus Torvalds 已提交
1537 1538
	if (status) {
		do {
1539
			check_apply_cts_event_workaround(uap);
1540

1541 1542
			pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
					       UART011_RXIS),
1543
				    uap, REG_ICR);
L
Linus Torvalds 已提交
1544

1545 1546 1547 1548 1549 1550
			if (status & (UART011_RTIS|UART011_RXIS)) {
				if (pl011_dma_rx_running(uap))
					pl011_dma_rx_irq(uap);
				else
					pl011_rx_chars(uap);
			}
L
Linus Torvalds 已提交
1551 1552 1553
			if (status & (UART011_DSRMIS|UART011_DCDMIS|
				      UART011_CTSMIS|UART011_RIMIS))
				pl011_modem_status(uap);
1554 1555
			if (status & UART011_TXIS)
				pl011_tx_chars(uap, true);
L
Linus Torvalds 已提交
1556

1557
			if (pass_counter-- == 0)
L
Linus Torvalds 已提交
1558 1559
				break;

1560
			status = pl011_read(uap, REG_RIS) & uap->im;
L
Linus Torvalds 已提交
1561 1562 1563 1564
		} while (status != 0);
		handled = 1;
	}

1565 1566 1567 1568 1569
	if (pl011_enable_hisi_wkrd) {
		pl011_write(0, uap, REG_IMSC);
		pl011_write(uap->im, uap, REG_IMSC);
	}

1570
	spin_unlock_irqrestore(&uap->port.lock, flags);
L
Linus Torvalds 已提交
1571 1572 1573 1574

	return IRQ_RETVAL(handled);
}

1575
static unsigned int pl011_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1576
{
1577 1578
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1579 1580 1581 1582

	/* Allow feature register bits to be inverted to work around errata */
	unsigned int status = pl011_read(uap, REG_FR) ^ uap->vendor->inv_fr;

1583 1584
	return status & (uap->vendor->fr_busy | UART01x_FR_TXFF) ?
							0 : TIOCSER_TEMT;
L
Linus Torvalds 已提交
1585 1586
}

1587
static unsigned int pl011_get_mctrl(struct uart_port *port)
L
Linus Torvalds 已提交
1588
{
1589 1590
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1591
	unsigned int result = 0;
1592
	unsigned int status = pl011_read(uap, REG_FR);
L
Linus Torvalds 已提交
1593

J
Jiri Slaby 已提交
1594
#define TIOCMBIT(uartbit, tiocmbit)	\
L
Linus Torvalds 已提交
1595 1596 1597
	if (status & uartbit)		\
		result |= tiocmbit

J
Jiri Slaby 已提交
1598
	TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1599 1600 1601
	TIOCMBIT(uap->vendor->fr_dsr, TIOCM_DSR);
	TIOCMBIT(uap->vendor->fr_cts, TIOCM_CTS);
	TIOCMBIT(uap->vendor->fr_ri, TIOCM_RNG);
J
Jiri Slaby 已提交
1602
#undef TIOCMBIT
L
Linus Torvalds 已提交
1603 1604 1605 1606 1607
	return result;
}

static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
1608 1609
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1610 1611
	unsigned int cr;

1612
	cr = pl011_read(uap, REG_CR);
L
Linus Torvalds 已提交
1613

J
Jiri Slaby 已提交
1614
#define	TIOCMBIT(tiocmbit, uartbit)		\
L
Linus Torvalds 已提交
1615 1616 1617 1618 1619
	if (mctrl & tiocmbit)		\
		cr |= uartbit;		\
	else				\
		cr &= ~uartbit

J
Jiri Slaby 已提交
1620 1621 1622 1623 1624
	TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
	TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
	TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
	TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
	TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
1625

1626
	if (port->status & UPSTAT_AUTORTS) {
1627 1628 1629
		/* We need to disable auto-RTS if we want to turn RTS off */
		TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
	}
J
Jiri Slaby 已提交
1630
#undef TIOCMBIT
L
Linus Torvalds 已提交
1631

1632
	pl011_write(cr, uap, REG_CR);
L
Linus Torvalds 已提交
1633 1634 1635 1636
}

static void pl011_break_ctl(struct uart_port *port, int break_state)
{
1637 1638
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1639 1640 1641 1642
	unsigned long flags;
	unsigned int lcr_h;

	spin_lock_irqsave(&uap->port.lock, flags);
1643
	lcr_h = pl011_read(uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
1644 1645 1646 1647
	if (break_state == -1)
		lcr_h |= UART01x_LCRH_BRK;
	else
		lcr_h &= ~UART01x_LCRH_BRK;
1648
	pl011_write(lcr_h, uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
1649 1650 1651
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

J
Jason Wessel 已提交
1652
#ifdef CONFIG_CONSOLE_POLL
1653 1654 1655

static void pl011_quiesce_irqs(struct uart_port *port)
{
1656 1657
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1658

1659
	pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	/*
	 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
	 * we simply mask it. start_tx() will unmask it.
	 *
	 * Note we can race with start_tx(), and if the race happens, the
	 * polling user might get another interrupt just after we clear it.
	 * But it should be OK and can happen even w/o the race, e.g.
	 * controller immediately got some new data and raised the IRQ.
	 *
	 * And whoever uses polling routines assumes that it manages the device
	 * (including tx queue), so we're also fine with start_tx()'s caller
	 * side.
	 */
1673 1674
	pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
		    REG_IMSC);
1675 1676
}

1677
static int pl011_get_poll_char(struct uart_port *port)
J
Jason Wessel 已提交
1678
{
1679 1680
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1681 1682
	unsigned int status;

1683 1684 1685 1686 1687 1688
	/*
	 * The caller might need IRQs lowered, e.g. if used with KDB NMI
	 * debugger.
	 */
	pl011_quiesce_irqs(port);

1689
	status = pl011_read(uap, REG_FR);
1690 1691
	if (status & UART01x_FR_RXFE)
		return NO_POLL_CHAR;
J
Jason Wessel 已提交
1692

1693
	return pl011_read(uap, REG_DR);
J
Jason Wessel 已提交
1694 1695
}

1696
static void pl011_put_poll_char(struct uart_port *port,
J
Jason Wessel 已提交
1697 1698
			 unsigned char ch)
{
1699 1700
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1701

1702
	while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
1703
		cpu_relax();
J
Jason Wessel 已提交
1704

1705
	pl011_write(ch, uap, REG_DR);
J
Jason Wessel 已提交
1706 1707 1708 1709
}

#endif /* CONFIG_CONSOLE_POLL */

1710
static int pl011_hwinit(struct uart_port *port)
L
Linus Torvalds 已提交
1711
{
1712 1713
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1714 1715
	int retval;

1716
	/* Optionaly enable pins to be muxed in and configured */
1717
	pinctrl_pm_select_default_state(port->dev);
1718

L
Linus Torvalds 已提交
1719 1720 1721
	/*
	 * Try to enable the clock producer.
	 */
1722
	retval = clk_prepare_enable(uap->clk);
L
Linus Torvalds 已提交
1723
	if (retval)
1724
		return retval;
L
Linus Torvalds 已提交
1725 1726 1727

	uap->port.uartclk = clk_get_rate(uap->clk);

1728
	/* Clear pending error and receive interrupts */
1729 1730
	pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
		    UART011_FEIS | UART011_RTIS | UART011_RXIS,
1731
		    uap, REG_ICR);
1732

1733 1734 1735 1736
	/*
	 * Save interrupts enable mask, and enable RX interrupts in case if
	 * the interrupt is used for NMI entry.
	 */
1737 1738
	uap->im = pl011_read(uap, REG_IMSC);
	pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
1739

J
Jingoo Han 已提交
1740
	if (dev_get_platdata(uap->port.dev)) {
1741 1742
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1743
		plat = dev_get_platdata(uap->port.dev);
1744 1745 1746
		if (plat->init)
			plat->init();
	}
1747 1748

	pl011_check_hisi_workaround();
1749 1750 1751
	return 0;
}

1752 1753
static bool pl011_split_lcrh(const struct uart_amba_port *uap)
{
1754 1755
	return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
	       pl011_reg_to_offset(uap, REG_LCRH_TX);
1756 1757
}

1758 1759
static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
{
1760
	pl011_write(lcr_h, uap, REG_LCRH_RX);
1761
	if (pl011_split_lcrh(uap)) {
1762 1763 1764 1765 1766 1767
		int i;
		/*
		 * Wait 10 PCLKs before writing LCRH_TX register,
		 * to get this delay write read only register 10 times
		 */
		for (i = 0; i < 10; ++i)
1768
			pl011_write(0xff, uap, REG_MIS);
1769
		pl011_write(lcr_h, uap, REG_LCRH_TX);
1770 1771 1772
	}
}

1773 1774
static int pl011_allocate_irq(struct uart_amba_port *uap)
{
1775
	pl011_write(uap->im, uap, REG_IMSC);
1776

1777
	return request_irq(uap->port.irq, pl011_int, IRQF_SHARED, "uart-pl011", uap);
1778 1779 1780 1781 1782 1783 1784 1785 1786
}

/*
 * Enable interrupts, only timeouts when using DMA
 * if initial RX DMA job failed, start in interrupt mode
 * as well.
 */
static void pl011_enable_interrupts(struct uart_amba_port *uap)
{
1787 1788
	unsigned int i;

1789 1790 1791
	spin_lock_irq(&uap->port.lock);

	/* Clear out any spuriously appearing RX interrupts */
1792
	pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806

	/*
	 * RXIS is asserted only when the RX FIFO transitions from below
	 * to above the trigger threshold.  If the RX FIFO is already
	 * full to the threshold this can't happen and RXIS will now be
	 * stuck off.  Drain the RX FIFO explicitly to fix this:
	 */
	for (i = 0; i < uap->fifosize * 2; ++i) {
		if (pl011_read(uap, REG_FR) & UART01x_FR_RXFE)
			break;

		pl011_read(uap, REG_DR);
	}

1807 1808 1809
	uap->im = UART011_RTIM;
	if (!pl011_dma_rx_running(uap))
		uap->im |= UART011_RXIM;
1810
	pl011_write(uap->im, uap, REG_IMSC);
1811 1812 1813
	spin_unlock_irq(&uap->port.lock);
}

1814 1815
static int pl011_startup(struct uart_port *port)
{
1816 1817
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1818
	unsigned int cr;
1819 1820 1821 1822 1823 1824
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		goto clk_dis;

1825
	retval = pl011_allocate_irq(uap);
L
Linus Torvalds 已提交
1826 1827 1828
	if (retval)
		goto clk_dis;

1829
	pl011_write(uap->vendor->ifls, uap, REG_IFLS);
L
Linus Torvalds 已提交
1830

1831
	spin_lock_irq(&uap->port.lock);
1832

1833 1834 1835
	/* restore RTS and DTR */
	cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
	cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
1836
	pl011_write(cr, uap, REG_CR);
L
Linus Torvalds 已提交
1837

1838 1839
	spin_unlock_irq(&uap->port.lock);

L
Linus Torvalds 已提交
1840 1841 1842
	/*
	 * initialise the old status of the modem signals
	 */
1843
	uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1844

1845 1846 1847
	/* Startup DMA */
	pl011_dma_startup(uap);

1848
	pl011_enable_interrupts(uap);
L
Linus Torvalds 已提交
1849 1850 1851 1852

	return 0;

 clk_dis:
1853
	clk_disable_unprepare(uap->clk);
L
Linus Torvalds 已提交
1854 1855 1856
	return retval;
}

1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
static int sbsa_uart_startup(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		return retval;

	retval = pl011_allocate_irq(uap);
	if (retval)
		return retval;

	/* The SBSA UART does not support any modem status lines. */
	uap->old_status = 0;

	pl011_enable_interrupts(uap);

	return 0;
}

1879 1880 1881
static void pl011_shutdown_channel(struct uart_amba_port *uap,
					unsigned int lcrh)
{
1882
      unsigned long val;
1883

1884
      val = pl011_read(uap, lcrh);
1885
      val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
1886
      pl011_write(val, uap, lcrh);
1887 1888
}

1889 1890 1891 1892 1893 1894
/*
 * disable the port. It should not disable RTS and DTR.
 * Also RTS and DTR state should be preserved to restore
 * it during startup().
 */
static void pl011_disable_uart(struct uart_amba_port *uap)
L
Linus Torvalds 已提交
1895
{
1896
	unsigned int cr;
L
Linus Torvalds 已提交
1897

1898
	uap->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
1899
	spin_lock_irq(&uap->port.lock);
1900
	cr = pl011_read(uap, REG_CR);
1901 1902 1903
	uap->old_cr = cr;
	cr &= UART011_CR_RTS | UART011_CR_DTR;
	cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1904
	pl011_write(cr, uap, REG_CR);
1905
	spin_unlock_irq(&uap->port.lock);
L
Linus Torvalds 已提交
1906 1907 1908 1909

	/*
	 * disable break condition and fifos
	 */
1910
	pl011_shutdown_channel(uap, REG_LCRH_RX);
1911
	if (pl011_split_lcrh(uap))
1912
		pl011_shutdown_channel(uap, REG_LCRH_TX);
1913 1914 1915 1916 1917 1918 1919 1920
}

static void pl011_disable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* mask all interrupts and clear all pending ones */
	uap->im = 0;
1921 1922
	pl011_write(uap->im, uap, REG_IMSC);
	pl011_write(0xffff, uap, REG_ICR);
1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938

	spin_unlock_irq(&uap->port.lock);
}

static void pl011_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	pl011_dma_shutdown(uap);

	free_irq(uap->port.irq, uap);

	pl011_disable_uart(uap);
L
Linus Torvalds 已提交
1939 1940 1941 1942

	/*
	 * Shut down the clock producer
	 */
1943
	clk_disable_unprepare(uap->clk);
1944
	/* Optionally let pins go into sleep states */
1945
	pinctrl_pm_select_sleep_state(port->dev);
1946

J
Jingoo Han 已提交
1947
	if (dev_get_platdata(uap->port.dev)) {
1948 1949
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1950
		plat = dev_get_platdata(uap->port.dev);
1951 1952 1953 1954
		if (plat->exit)
			plat->exit();
	}

1955 1956
	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
L
Linus Torvalds 已提交
1957 1958
}

1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
static void sbsa_uart_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	free_irq(uap->port.irq, uap);

	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
}

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
static void
pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
{
	port->read_status_mask = UART011_DR_OE | 255;
	if (termios->c_iflag & INPCK)
		port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
		port->read_status_mask |= UART011_DR_BE;

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & IGNBRK) {
		port->ignore_status_mask |= UART011_DR_BE;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			port->ignore_status_mask |= UART011_DR_OE;
	}

	/*
	 * Ignore all characters if CREAD is not set.
	 */
	if ((termios->c_cflag & CREAD) == 0)
		port->ignore_status_mask |= UART_DUMMY_DR_RX;
}

L
Linus Torvalds 已提交
2004
static void
A
Alan Cox 已提交
2005 2006
pl011_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
2007
{
2008 2009
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2010 2011
	unsigned int lcr_h, old_cr;
	unsigned long flags;
2012 2013 2014 2015 2016 2017
	unsigned int baud, quot, clkdiv;

	if (uap->vendor->oversampling)
		clkdiv = 8;
	else
		clkdiv = 16;
L
Linus Torvalds 已提交
2018 2019 2020 2021

	/*
	 * Ask the core to calculate the divisor for us.
	 */
2022
	baud = uart_get_baud_rate(port, termios, old, 0,
2023
				  port->uartclk / clkdiv);
2024
#ifdef CONFIG_DMA_ENGINE
2025 2026 2027 2028 2029
	/*
	 * Adjust RX DMA polling rate with baud rate if not specified.
	 */
	if (uap->dmarx.auto_poll_rate)
		uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
2030
#endif
2031 2032 2033 2034 2035

	if (baud > port->uartclk/16)
		quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
	else
		quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
L
Linus Torvalds 已提交
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		lcr_h = UART01x_LCRH_WLEN_5;
		break;
	case CS6:
		lcr_h = UART01x_LCRH_WLEN_6;
		break;
	case CS7:
		lcr_h = UART01x_LCRH_WLEN_7;
		break;
	default: // CS8
		lcr_h = UART01x_LCRH_WLEN_8;
		break;
	}
	if (termios->c_cflag & CSTOPB)
		lcr_h |= UART01x_LCRH_STP2;
	if (termios->c_cflag & PARENB) {
		lcr_h |= UART01x_LCRH_PEN;
		if (!(termios->c_cflag & PARODD))
			lcr_h |= UART01x_LCRH_EPS;
2057 2058
		if (termios->c_cflag & CMSPAR)
			lcr_h |= UART011_LCRH_SPS;
L
Linus Torvalds 已提交
2059
	}
2060
	if (uap->fifosize > 1)
L
Linus Torvalds 已提交
2061 2062 2063 2064 2065 2066 2067 2068 2069
		lcr_h |= UART01x_LCRH_FEN;

	spin_lock_irqsave(&port->lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

2070
	pl011_setup_status_masks(port, termios);
L
Linus Torvalds 已提交
2071 2072 2073 2074 2075

	if (UART_ENABLE_MS(port, termios->c_cflag))
		pl011_enable_ms(port);

	/* first, disable everything */
2076 2077
	old_cr = pl011_read(uap, REG_CR);
	pl011_write(0, uap, REG_CR);
L
Linus Torvalds 已提交
2078

2079 2080 2081 2082 2083
	if (termios->c_cflag & CRTSCTS) {
		if (old_cr & UART011_CR_RTS)
			old_cr |= UART011_CR_RTSEN;

		old_cr |= UART011_CR_CTSEN;
2084
		port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
2085 2086
	} else {
		old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
2087
		port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
2088 2089
	}

2090 2091
	if (uap->vendor->oversampling) {
		if (baud > port->uartclk / 16)
2092 2093 2094 2095 2096
			old_cr |= ST_UART011_CR_OVSFACT;
		else
			old_cr &= ~ST_UART011_CR_OVSFACT;
	}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
	/*
	 * Workaround for the ST Micro oversampling variants to
	 * increase the bitrate slightly, by lowering the divisor,
	 * to avoid delayed sampling of start bit at high speeds,
	 * else we see data corruption.
	 */
	if (uap->vendor->oversampling) {
		if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
			quot -= 1;
		else if ((baud > 3250000) && (quot > 2))
			quot -= 2;
	}
L
Linus Torvalds 已提交
2109
	/* Set baud rate */
2110 2111
	pl011_write(quot & 0x3f, uap, REG_FBRD);
	pl011_write(quot >> 6, uap, REG_IBRD);
L
Linus Torvalds 已提交
2112 2113 2114

	/*
	 * ----------v----------v----------v----------v-----
2115
	 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
2116
	 * REG_FBRD & REG_IBRD.
L
Linus Torvalds 已提交
2117 2118
	 * ----------^----------^----------^----------^-----
	 */
2119
	pl011_write_lcr_h(uap, lcr_h);
2120
	pl011_write(old_cr, uap, REG_CR);
L
Linus Torvalds 已提交
2121 2122 2123 2124

	spin_unlock_irqrestore(&port->lock, flags);
}

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
static void
sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		      struct ktermios *old)
{
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
	unsigned long flags;

	tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);

	/* The SBSA UART only supports 8n1 without hardware flow control. */
	termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
	termios->c_cflag &= ~(CMSPAR | CRTSCTS);
	termios->c_cflag |= CS8 | CLOCAL;

	spin_lock_irqsave(&port->lock, flags);
	uart_update_timeout(port, CS8, uap->fixed_baud);
	pl011_setup_status_masks(port, termios);
	spin_unlock_irqrestore(&port->lock, flags);
}

L
Linus Torvalds 已提交
2146 2147
static const char *pl011_type(struct uart_port *port)
{
2148 2149
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
2150
	return uap->port.type == PORT_AMBA ? uap->type : NULL;
L
Linus Torvalds 已提交
2151 2152 2153 2154 2155
}

/*
 * Release the memory region(s) being used by 'port'
 */
2156
static void pl011_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2157 2158 2159 2160 2161 2162 2163
{
	release_mem_region(port->mapbase, SZ_4K);
}

/*
 * Request the memory region(s) being used by 'port'
 */
2164
static int pl011_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2165 2166 2167 2168 2169 2170 2171 2172
{
	return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
			!= NULL ? 0 : -EBUSY;
}

/*
 * Configure/autoconfigure the port.
 */
2173
static void pl011_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
2174 2175 2176
{
	if (flags & UART_CONFIG_TYPE) {
		port->type = PORT_AMBA;
2177
		pl011_request_port(port);
L
Linus Torvalds 已提交
2178 2179 2180 2181 2182 2183
	}
}

/*
 * verify the new serial_struct (for TIOCSSERIAL).
 */
2184
static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
2185 2186 2187 2188
{
	int ret = 0;
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
		ret = -EINVAL;
Y
Yinghai Lu 已提交
2189
	if (ser->irq < 0 || ser->irq >= nr_irqs)
L
Linus Torvalds 已提交
2190 2191 2192 2193 2194 2195
		ret = -EINVAL;
	if (ser->baud_base < 9600)
		ret = -EINVAL;
	return ret;
}

2196
static const struct uart_ops amba_pl011_pops = {
2197
	.tx_empty	= pl011_tx_empty,
L
Linus Torvalds 已提交
2198
	.set_mctrl	= pl011_set_mctrl,
2199
	.get_mctrl	= pl011_get_mctrl,
L
Linus Torvalds 已提交
2200 2201 2202 2203 2204 2205 2206
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.enable_ms	= pl011_enable_ms,
	.break_ctl	= pl011_break_ctl,
	.startup	= pl011_startup,
	.shutdown	= pl011_shutdown,
2207
	.flush_buffer	= pl011_dma_flush_buffer,
L
Linus Torvalds 已提交
2208 2209
	.set_termios	= pl011_set_termios,
	.type		= pl011_type,
2210 2211 2212 2213
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
J
Jason Wessel 已提交
2214
#ifdef CONFIG_CONSOLE_POLL
2215
	.poll_init     = pl011_hwinit,
2216 2217
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
J
Jason Wessel 已提交
2218
#endif
L
Linus Torvalds 已提交
2219 2220
};

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
}

static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
{
	return 0;
}

static const struct uart_ops sbsa_uart_pops = {
	.tx_empty	= pl011_tx_empty,
	.set_mctrl	= sbsa_uart_set_mctrl,
	.get_mctrl	= sbsa_uart_get_mctrl,
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.startup	= sbsa_uart_startup,
	.shutdown	= sbsa_uart_shutdown,
	.set_termios	= sbsa_uart_set_termios,
	.type		= pl011_type,
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
#ifdef CONFIG_CONSOLE_POLL
	.poll_init     = pl011_hwinit,
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
#endif
};

L
Linus Torvalds 已提交
2252 2253 2254 2255
static struct uart_amba_port *amba_ports[UART_NR];

#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE

2256
static void pl011_console_putchar(struct uart_port *port, int ch)
L
Linus Torvalds 已提交
2257
{
2258 2259
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2260

2261
	while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
2262
		cpu_relax();
2263
	pl011_write(ch, uap, REG_DR);
L
Linus Torvalds 已提交
2264 2265 2266 2267 2268 2269
}

static void
pl011_console_write(struct console *co, const char *s, unsigned int count)
{
	struct uart_amba_port *uap = amba_ports[co->index];
2270
	unsigned int old_cr = 0, new_cr;
2271 2272
	unsigned long flags;
	int locked = 1;
L
Linus Torvalds 已提交
2273 2274 2275

	clk_enable(uap->clk);

2276 2277 2278 2279 2280 2281 2282 2283
	local_irq_save(flags);
	if (uap->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&uap->port.lock);
	else
		spin_lock(&uap->port.lock);

L
Linus Torvalds 已提交
2284 2285 2286
	/*
	 *	First save the CR then disable the interrupts
	 */
2287
	if (!uap->vendor->always_enabled) {
2288
		old_cr = pl011_read(uap, REG_CR);
2289 2290
		new_cr = old_cr & ~UART011_CR_CTSEN;
		new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
2291
		pl011_write(new_cr, uap, REG_CR);
2292
	}
L
Linus Torvalds 已提交
2293

2294
	uart_console_write(&uap->port, s, count, pl011_console_putchar);
L
Linus Torvalds 已提交
2295 2296

	/*
2297 2298 2299
	 *	Finally, wait for transmitter to become empty and restore the
	 *	TCR. Allow feature register bits to be inverted to work around
	 *	errata.
L
Linus Torvalds 已提交
2300
	 */
2301 2302
	while ((pl011_read(uap, REG_FR) ^ uap->vendor->inv_fr)
						& uap->vendor->fr_busy)
2303
		cpu_relax();
2304
	if (!uap->vendor->always_enabled)
2305
		pl011_write(old_cr, uap, REG_CR);
L
Linus Torvalds 已提交
2306

2307 2308 2309 2310
	if (locked)
		spin_unlock(&uap->port.lock);
	local_irq_restore(flags);

L
Linus Torvalds 已提交
2311 2312 2313
	clk_disable(uap->clk);
}

2314 2315
static void pl011_console_get_options(struct uart_amba_port *uap, int *baud,
				      int *parity, int *bits)
L
Linus Torvalds 已提交
2316
{
2317
	if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
L
Linus Torvalds 已提交
2318 2319
		unsigned int lcr_h, ibrd, fbrd;

2320
		lcr_h = pl011_read(uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334

		*parity = 'n';
		if (lcr_h & UART01x_LCRH_PEN) {
			if (lcr_h & UART01x_LCRH_EPS)
				*parity = 'e';
			else
				*parity = 'o';
		}

		if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
			*bits = 7;
		else
			*bits = 8;

2335 2336
		ibrd = pl011_read(uap, REG_IBRD);
		fbrd = pl011_read(uap, REG_FBRD);
L
Linus Torvalds 已提交
2337 2338

		*baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
2339

2340
		if (uap->vendor->oversampling) {
2341
			if (pl011_read(uap, REG_CR)
2342 2343 2344
				  & ST_UART011_CR_OVSFACT)
				*baud *= 2;
		}
L
Linus Torvalds 已提交
2345 2346 2347
	}
}

2348
static int pl011_console_setup(struct console *co, char *options)
L
Linus Torvalds 已提交
2349 2350 2351 2352 2353 2354
{
	struct uart_amba_port *uap;
	int baud = 38400;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2355
	int ret;
L
Linus Torvalds 已提交
2356 2357 2358 2359 2360 2361 2362 2363 2364

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index >= UART_NR)
		co->index = 0;
	uap = amba_ports[co->index];
2365 2366
	if (!uap)
		return -ENODEV;
L
Linus Torvalds 已提交
2367

2368
	/* Allow pins to be muxed in and configured */
2369
	pinctrl_pm_select_default_state(uap->port.dev);
2370

2371 2372 2373 2374
	ret = clk_prepare(uap->clk);
	if (ret)
		return ret;

J
Jingoo Han 已提交
2375
	if (dev_get_platdata(uap->port.dev)) {
2376 2377
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
2378
		plat = dev_get_platdata(uap->port.dev);
2379 2380 2381 2382
		if (plat->init)
			plat->init();
	}

L
Linus Torvalds 已提交
2383 2384
	uap->port.uartclk = clk_get_rate(uap->clk);

2385 2386 2387 2388 2389 2390 2391 2392 2393
	if (uap->vendor->fixed_options) {
		baud = uap->fixed_baud;
	} else {
		if (options)
			uart_parse_options(options,
					   &baud, &parity, &bits, &flow);
		else
			pl011_console_get_options(uap, &baud, &parity, &bits);
	}
L
Linus Torvalds 已提交
2394 2395 2396 2397

	return uart_set_options(&uap->port, co, baud, parity, bits, flow);
}

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
/**
 *	pl011_console_match - non-standard console matching
 *	@co:	  registering console
 *	@name:	  name from console command line
 *	@idx:	  index from console command line
 *	@options: ptr to option string from console command line
 *
 *	Only attempts to match console command lines of the form:
 *	    console=pl011,mmio|mmio32,<addr>[,<options>]
 *	    console=pl011,0x<addr>[,<options>]
 *	This form is used to register an initial earlycon boot console and
 *	replace it with the amba_console at pl011 driver init.
 *
 *	Performs console setup for a match (as required by interface)
 *	If no <options> are specified, then assume the h/w is already setup.
 *
 *	Returns 0 if console matches; otherwise non-zero to use default matching
 */
2416 2417
static int pl011_console_match(struct console *co, char *name, int idx,
			       char *options)
2418 2419 2420 2421 2422
{
	unsigned char iotype;
	resource_size_t addr;
	int i;

2423 2424 2425 2426 2427 2428 2429
	/*
	 * Systems affected by the Qualcomm Technologies QDF2400 E44 erratum
	 * have a distinct console name, so make sure we check for that.
	 * The actual implementation of the erratum occurs in the probe
	 * function.
	 */
	if ((strcmp(name, "qdf2400_e44") != 0) && (strcmp(name, "pl011") != 0))
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
		return -ENODEV;

	if (uart_parse_earlycon(options, &iotype, &addr, &options))
		return -ENODEV;

	if (iotype != UPIO_MEM && iotype != UPIO_MEM32)
		return -ENODEV;

	/* try to match the port specified on the command line */
	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		struct uart_port *port;

		if (!amba_ports[i])
			continue;

		port = &amba_ports[i]->port;

		if (port->mapbase != addr)
			continue;

		co->index = i;
		port->cons = co;
		return pl011_console_setup(co, options);
	}

	return -ENODEV;
}

2458
static struct uart_driver amba_reg;
L
Linus Torvalds 已提交
2459 2460 2461 2462 2463
static struct console amba_console = {
	.name		= "ttyAMA",
	.write		= pl011_console_write,
	.device		= uart_console_device,
	.setup		= pl011_console_setup,
2464
	.match		= pl011_console_match,
2465
	.flags		= CON_PRINTBUFFER | CON_ANYTIME,
L
Linus Torvalds 已提交
2466 2467 2468 2469 2470
	.index		= -1,
	.data		= &amba_reg,
};

#define AMBA_CONSOLE	(&amba_console)
2471

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
static void qdf2400_e44_putc(struct uart_port *port, int c)
{
	while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
		cpu_relax();
	writel(c, port->membase + UART01x_DR);
	while (!(readl(port->membase + UART01x_FR) & UART011_FR_TXFE))
		cpu_relax();
}

static void qdf2400_e44_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, qdf2400_e44_putc);
}

2488 2489
static void pl011_putc(struct uart_port *port, int c)
{
2490
	while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2491
		cpu_relax();
2492 2493 2494 2495
	if (port->iotype == UPIO_MEM32)
		writel(c, port->membase + UART01x_DR);
	else
		writeb(c, port->membase + UART01x_DR);
2496
	while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
2497
		cpu_relax();
2498 2499 2500 2501 2502 2503 2504 2505 2506
}

static void pl011_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, pl011_putc);
}

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
#ifdef CONFIG_CONSOLE_POLL
static int pl011_getc(struct uart_port *port)
{
	if (readl(port->membase + UART01x_FR) & UART01x_FR_RXFE)
		return NO_POLL_CHAR;

	if (port->iotype == UPIO_MEM32)
		return readl(port->membase + UART01x_DR);
	else
		return readb(port->membase + UART01x_DR);
}

static int pl011_early_read(struct console *con, char *s, unsigned int n)
{
	struct earlycon_device *dev = con->data;
	int ch, num_read = 0;

	while (num_read < n) {
		ch = pl011_getc(&dev->port);
		if (ch == NO_POLL_CHAR)
			break;

		s[num_read++] = ch;
	}

	return num_read;
}
#else
#define pl011_early_read NULL
#endif

2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
/*
 * On non-ACPI systems, earlycon is enabled by specifying
 * "earlycon=pl011,<address>" on the kernel command line.
 *
 * On ACPI ARM64 systems, an "early" console is enabled via the SPCR table,
 * by specifying only "earlycon" on the command line.  Because it requires
 * SPCR, the console starts after ACPI is parsed, which is later than a
 * traditional early console.
 *
 * To get the traditional early console that starts before ACPI is parsed,
 * specify the full "earlycon=pl011,<address>" option.
 */
2550 2551 2552 2553 2554 2555
static int __init pl011_early_console_setup(struct earlycon_device *device,
					    const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

2556
	device->con->write = pl011_early_write;
2557
	device->con->read = pl011_early_read;
2558

2559 2560
	return 0;
}
2561
OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
2562
OF_EARLYCON_DECLARE(pl011, "arm,sbsa-uart", pl011_early_console_setup);
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584

/*
 * On Qualcomm Datacenter Technologies QDF2400 SOCs affected by
 * Erratum 44, traditional earlycon can be enabled by specifying
 * "earlycon=qdf2400_e44,<address>".  Any options are ignored.
 *
 * Alternatively, you can just specify "earlycon", and the early console
 * will be enabled with the information from the SPCR table.  In this
 * case, the SPCR code will detect the need for the E44 work-around,
 * and set the console name to "qdf2400_e44".
 */
static int __init
qdf2400_e44_early_console_setup(struct earlycon_device *device,
				const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = qdf2400_e44_early_write;
	return 0;
}
EARLYCON_DECLARE(qdf2400_e44, qdf2400_e44_early_console_setup);
2585

L
Linus Torvalds 已提交
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
#else
#define AMBA_CONSOLE	NULL
#endif

static struct uart_driver amba_reg = {
	.owner			= THIS_MODULE,
	.driver_name		= "ttyAMA",
	.dev_name		= "ttyAMA",
	.major			= SERIAL_AMBA_MAJOR,
	.minor			= SERIAL_AMBA_MINOR,
	.nr			= UART_NR,
	.cons			= AMBA_CONSOLE,
};

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
static int pl011_probe_dt_alias(int index, struct device *dev)
{
	struct device_node *np;
	static bool seen_dev_with_alias = false;
	static bool seen_dev_without_alias = false;
	int ret = index;

	if (!IS_ENABLED(CONFIG_OF))
		return ret;

	np = dev->of_node;
	if (!np)
		return ret;

	ret = of_alias_get_id(np, "serial");
2615
	if (ret < 0) {
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
		seen_dev_without_alias = true;
		ret = index;
	} else {
		seen_dev_with_alias = true;
		if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
			dev_warn(dev, "requested serial port %d  not available.\n", ret);
			ret = index;
		}
	}

	if (seen_dev_with_alias && seen_dev_without_alias)
		dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");

	return ret;
}

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
/* unregisters the driver also if no more ports are left */
static void pl011_unregister_port(struct uart_amba_port *uap)
{
	int i;
	bool busy = false;

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		if (amba_ports[i] == uap)
			amba_ports[i] = NULL;
		else if (amba_ports[i])
			busy = true;
	}
	pl011_dma_remove(uap);
	if (!busy)
		uart_unregister_driver(&amba_reg);
}

2649
static int pl011_find_free_port(void)
L
Linus Torvalds 已提交
2650
{
2651
	int i;
L
Linus Torvalds 已提交
2652 2653 2654

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
		if (amba_ports[i] == NULL)
2655
			return i;
L
Linus Torvalds 已提交
2656

2657 2658
	return -EBUSY;
}
L
Linus Torvalds 已提交
2659

2660 2661 2662 2663
static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
			    struct resource *mmiobase, int index)
{
	void __iomem *base;
2664

2665
	base = devm_ioremap_resource(dev, mmiobase);
2666 2667
	if (IS_ERR(base))
		return PTR_ERR(base);
L
Linus Torvalds 已提交
2668

2669
	index = pl011_probe_dt_alias(index, dev);
L
Linus Torvalds 已提交
2670

2671
	uap->old_cr = 0;
2672 2673
	uap->port.dev = dev;
	uap->port.mapbase = mmiobase->start;
L
Linus Torvalds 已提交
2674
	uap->port.membase = base;
2675
	uap->port.fifosize = uap->fifosize;
2676
	uap->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_AMBA_PL011_CONSOLE);
L
Linus Torvalds 已提交
2677
	uap->port.flags = UPF_BOOT_AUTOCONF;
2678
	uap->port.line = index;
L
Linus Torvalds 已提交
2679

2680
	amba_ports[index] = uap;
2681

2682 2683
	return 0;
}
2684

2685 2686
static int pl011_register_port(struct uart_amba_port *uap)
{
2687
	int ret, i;
L
Linus Torvalds 已提交
2688

2689
	/* Ensure interrupts from this UART are masked and cleared */
2690 2691
	pl011_write(0, uap, REG_IMSC);
	pl011_write(0xffff, uap, REG_ICR);
2692 2693 2694 2695

	if (!amba_reg.state) {
		ret = uart_register_driver(&amba_reg);
		if (ret < 0) {
2696
			dev_err(uap->port.dev,
2697
				"Failed to register AMBA-PL011 driver\n");
2698 2699 2700
			for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
				if (amba_ports[i] == uap)
					amba_ports[i] = NULL;
2701 2702 2703 2704
			return ret;
		}
	}

L
Linus Torvalds 已提交
2705
	ret = uart_add_one_port(&amba_reg, &uap->port);
2706 2707
	if (ret)
		pl011_unregister_port(uap);
2708

L
Linus Torvalds 已提交
2709 2710 2711
	return ret;
}

2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = id->data;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->clk = devm_clk_get(&dev->dev, NULL);
	if (IS_ERR(uap->clk))
		return PTR_ERR(uap->clk);

2731
	uap->reg_offset = vendor->reg_offset;
2732 2733
	uap->vendor = vendor;
	uap->fifosize = vendor->get_fifosize(dev);
2734
	uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
2735 2736
	uap->port.ops = &amba_pl011_pops;

2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
	/* if no irq domain found, irq number is 0, try again */
	if (!dev->irq[0] && dev->dev.of_node) {
		ret = of_irq_get(dev->dev.of_node, 0);
		if (ret < 0)
			return ret;
		dev->irq[0] = ret;
	}

	uap->port.irq = dev->irq[0];

2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));

	ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
	if (ret)
		return ret;

	amba_set_drvdata(dev, uap);

	return pl011_register_port(uap);
}

L
Linus Torvalds 已提交
2758 2759 2760 2761 2762
static int pl011_remove(struct amba_device *dev)
{
	struct uart_amba_port *uap = amba_get_drvdata(dev);

	uart_remove_one_port(&amba_reg, &uap->port);
2763
	pl011_unregister_port(uap);
L
Linus Torvalds 已提交
2764 2765 2766
	return 0;
}

2767 2768
#ifdef CONFIG_PM_SLEEP
static int pl011_suspend(struct device *dev)
2769
{
2770
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2771 2772 2773 2774 2775 2776 2777

	if (!uap)
		return -EINVAL;

	return uart_suspend_port(&amba_reg, &uap->port);
}

2778
static int pl011_resume(struct device *dev)
2779
{
2780
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2781 2782 2783 2784 2785 2786 2787 2788

	if (!uap)
		return -EINVAL;

	return uart_resume_port(&amba_reg, &uap->port);
}
#endif

2789 2790
static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);

2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
static int sbsa_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct resource *r;
	int portnr, ret;
	int baudrate;

	/*
	 * Check the mandatory baud rate parameter in the DT node early
	 * so that we can easily exit with the error.
	 */
	if (pdev->dev.of_node) {
		struct device_node *np = pdev->dev.of_node;

		ret = of_property_read_u32(np, "current-speed", &baudrate);
		if (ret)
			return ret;
	} else {
		baudrate = 115200;
	}

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

2821
	ret = platform_get_irq(pdev, 0);
2822
	if (ret < 0)
2823 2824 2825
		return ret;
	uap->port.irq	= ret;

2826 2827 2828 2829 2830 2831 2832 2833 2834
#ifdef CONFIG_ACPI_SPCR_TABLE
	if (qdf2400_e44_present) {
		dev_info(&pdev->dev, "working around QDF2400 SoC erratum 44\n");
		uap->vendor = &vendor_qdt_qdf2400_e44;
	} else
#endif
		uap->vendor = &vendor_sbsa;

	uap->reg_offset	= uap->vendor->reg_offset;
2835
	uap->fifosize	= 32;
2836
	uap->port.iotype = uap->vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867
	uap->port.ops	= &sbsa_uart_pops;
	uap->fixed_baud = baudrate;

	snprintf(uap->type, sizeof(uap->type), "SBSA");

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
}

static int sbsa_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}

static const struct of_device_id sbsa_uart_of_match[] = {
	{ .compatible = "arm,sbsa-uart", },
	{},
};
MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);

2868 2869 2870 2871 2872 2873
static const struct acpi_device_id sbsa_uart_acpi_match[] = {
	{ "ARMH0011", 0 },
	{},
};
MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);

2874 2875 2876 2877 2878
static struct platform_driver arm_sbsa_uart_platform_driver = {
	.probe		= sbsa_uart_probe,
	.remove		= sbsa_uart_remove,
	.driver	= {
		.name	= "sbsa-uart",
2879
		.pm	= &pl011_dev_pm_ops,
2880
		.of_match_table = of_match_ptr(sbsa_uart_of_match),
2881
		.acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
2882
		.suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_AMBA_PL011),
2883 2884 2885
	},
};

A
Arvind Yadav 已提交
2886
static const struct amba_id pl011_ids[] = {
L
Linus Torvalds 已提交
2887 2888 2889
	{
		.id	= 0x00041011,
		.mask	= 0x000fffff,
2890 2891 2892 2893 2894 2895
		.data	= &vendor_arm,
	},
	{
		.id	= 0x00380802,
		.mask	= 0x00ffffff,
		.data	= &vendor_st,
L
Linus Torvalds 已提交
2896
	},
2897 2898 2899 2900 2901
	{
		.id	= AMBA_LINUX_ID(0x00, 0x1, 0xffe),
		.mask	= 0x00ffffff,
		.data	= &vendor_zte,
	},
L
Linus Torvalds 已提交
2902 2903 2904
	{ 0, 0 },
};

2905 2906
MODULE_DEVICE_TABLE(amba, pl011_ids);

L
Linus Torvalds 已提交
2907 2908 2909
static struct amba_driver pl011_driver = {
	.drv = {
		.name	= "uart-pl011",
2910
		.pm	= &pl011_dev_pm_ops,
2911
		.suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_AMBA_PL011),
L
Linus Torvalds 已提交
2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	},
	.id_table	= pl011_ids,
	.probe		= pl011_probe,
	.remove		= pl011_remove,
};

static int __init pl011_init(void)
{
	printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");

2922 2923
	if (platform_driver_register(&arm_sbsa_uart_platform_driver))
		pr_warn("could not register SBSA UART platform driver\n");
2924
	return amba_driver_register(&pl011_driver);
L
Linus Torvalds 已提交
2925 2926 2927 2928
}

static void __exit pl011_exit(void)
{
2929
	platform_driver_unregister(&arm_sbsa_uart_platform_driver);
L
Linus Torvalds 已提交
2930 2931 2932
	amba_driver_unregister(&pl011_driver);
}

2933 2934 2935 2936 2937
/*
 * While this can be a module, if builtin it's most likely the console
 * So let's leave module_exit but move module_init to an earlier place
 */
arch_initcall(pl011_init);
L
Linus Torvalds 已提交
2938 2939 2940 2941 2942
module_exit(pl011_exit);

MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
MODULE_DESCRIPTION("ARM AMBA serial port driver");
MODULE_LICENSE("GPL");