amba-pl011.c 64.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 *  Driver for AMBA serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Copyright 1999 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd.
8
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * This is a generic driver for ARM AMBA-type serial ports.  They
 * have a lot of 16550-like features, but are not register compatible.
 * Note that although they do have CTS, DCD and DSR inputs, they do
 * not have an RI input, nor do they have DTR or RTS outputs.  If
 * required, these have to be supplied via some other means (eg, GPIO)
 * and hooked into this driver.
 */

32

L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46
#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/device.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
47 48
#include <linux/amba/bus.h>
#include <linux/amba/serial.h>
49
#include <linux/clk.h>
50
#include <linux/slab.h>
51 52 53
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/scatterlist.h>
54
#include <linux/delay.h>
55
#include <linux/types.h>
56 57
#include <linux/of.h>
#include <linux/of_device.h>
58
#include <linux/pinctrl/consumer.h>
59
#include <linux/sizes.h>
60
#include <linux/io.h>
61
#include <linux/acpi.h>
L
Linus Torvalds 已提交
62 63 64 65 66 67 68 69 70

#define UART_NR			14

#define SERIAL_AMBA_MAJOR	204
#define SERIAL_AMBA_MINOR	64
#define SERIAL_AMBA_NR		UART_NR

#define AMBA_ISR_PASS_LIMIT	256

71 72
#define UART_DR_ERROR		(UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
#define UART_DUMMY_DR_RX	(1 << 16)
L
Linus Torvalds 已提交
73

74 75 76
/* There is by now at least one vendor with differing details, so handle it */
struct vendor_data {
	unsigned int		ifls;
77 78
	unsigned int		lcrh_tx;
	unsigned int		lcrh_rx;
79
	bool			oversampling;
80
	bool			dma_threshold;
81
	bool			cts_event_workaround;
82
	bool			always_enabled;
83
	bool			fixed_options;
84

85
	unsigned int (*get_fifosize)(struct amba_device *dev);
86 87
};

88
static unsigned int get_fifosize_arm(struct amba_device *dev)
89
{
90
	return amba_rev(dev) < 3 ? 16 : 32;
91 92
}

93 94
static struct vendor_data vendor_arm = {
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
95 96
	.lcrh_tx		= UART011_LCRH,
	.lcrh_rx		= UART011_LCRH,
97
	.oversampling		= false,
98
	.dma_threshold		= false,
99
	.cts_event_workaround	= false,
100
	.always_enabled		= false,
101
	.fixed_options		= false,
102
	.get_fifosize		= get_fifosize_arm,
103 104
};

105 106 107 108 109 110 111 112
static struct vendor_data vendor_sbsa = {
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};

113
static unsigned int get_fifosize_st(struct amba_device *dev)
114 115 116 117
{
	return 64;
}

118 119
static struct vendor_data vendor_st = {
	.ifls			= UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
120 121
	.lcrh_tx		= ST_UART011_LCRH_TX,
	.lcrh_rx		= ST_UART011_LCRH_RX,
122
	.oversampling		= true,
123
	.dma_threshold		= true,
124
	.cts_event_workaround	= true,
125
	.always_enabled		= false,
126
	.fixed_options		= false,
127
	.get_fifosize		= get_fifosize_st,
L
Linus Torvalds 已提交
128 129
};

130
/* Deals with DMA transactions */
131 132 133 134 135 136 137 138 139 140 141 142 143 144

struct pl011_sgbuf {
	struct scatterlist sg;
	char *buf;
};

struct pl011_dmarx_data {
	struct dma_chan		*chan;
	struct completion	complete;
	bool			use_buf_b;
	struct pl011_sgbuf	sgbuf_a;
	struct pl011_sgbuf	sgbuf_b;
	dma_cookie_t		cookie;
	bool			running;
145 146 147 148 149 150
	struct timer_list	timer;
	unsigned int last_residue;
	unsigned long last_jiffies;
	bool auto_poll_rate;
	unsigned int poll_rate;
	unsigned int poll_timeout;
151 152
};

153 154 155 156 157 158 159
struct pl011_dmatx_data {
	struct dma_chan		*chan;
	struct scatterlist	sg;
	char			*buf;
	bool			queued;
};

160 161 162 163 164 165 166
/*
 * We wrap our port structure around the generic uart_port.
 */
struct uart_amba_port {
	struct uart_port	port;
	struct clk		*clk;
	const struct vendor_data *vendor;
167
	unsigned int		dmacr;		/* dma control reg */
168 169
	unsigned int		im;		/* interrupt mask */
	unsigned int		old_status;
170
	unsigned int		fifosize;	/* vendor-specific */
171 172
	unsigned int		lcrh_tx;	/* vendor-specific */
	unsigned int		lcrh_rx;	/* vendor-specific */
173
	unsigned int		old_cr;		/* state during shutdown */
174
	bool			autorts;
175
	unsigned int		fixed_baud;	/* vendor-set fixed baud rate */
176
	char			type[12];
177 178
#ifdef CONFIG_DMA_ENGINE
	/* DMA stuff */
179 180 181
	bool			using_tx_dma;
	bool			using_rx_dma;
	struct pl011_dmarx_data dmarx;
182
	struct pl011_dmatx_data	dmatx;
183
	bool			dma_probed;
184 185 186
#endif
};

187 188 189 190 191 192 193 194 195 196
static unsigned int pl011_read(void __iomem *base, unsigned int reg)
{
	return readw(base + reg);
}

static void pl011_write(unsigned int val, void __iomem *base, unsigned int reg)
{
	writew(val, base + reg);
}

197 198 199 200 201 202 203
/*
 * Reads up to 256 characters from the FIFO or until it's empty and
 * inserts them into the TTY layer. Returns the number of characters
 * read from the FIFO.
 */
static int pl011_fifo_to_tty(struct uart_amba_port *uap)
{
204 205
	u16 status;
	unsigned int ch, flag, max_count = 256;
206 207 208
	int fifotaken = 0;

	while (max_count--) {
209
		status = pl011_read(uap->port.membase, UART01x_FR);
210 211 212 213
		if (status & UART01x_FR_RXFE)
			break;

		/* Take chars from the FIFO and update status */
214
		ch = pl011_read(uap->port.membase, UART01x_DR) |
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
			UART_DUMMY_DR_RX;
		flag = TTY_NORMAL;
		uap->port.icount.rx++;
		fifotaken++;

		if (unlikely(ch & UART_DR_ERROR)) {
			if (ch & UART011_DR_BE) {
				ch &= ~(UART011_DR_FE | UART011_DR_PE);
				uap->port.icount.brk++;
				if (uart_handle_break(&uap->port))
					continue;
			} else if (ch & UART011_DR_PE)
				uap->port.icount.parity++;
			else if (ch & UART011_DR_FE)
				uap->port.icount.frame++;
			if (ch & UART011_DR_OE)
				uap->port.icount.overrun++;

			ch &= uap->port.read_status_mask;

			if (ch & UART011_DR_BE)
				flag = TTY_BREAK;
			else if (ch & UART011_DR_PE)
				flag = TTY_PARITY;
			else if (ch & UART011_DR_FE)
				flag = TTY_FRAME;
		}

		if (uart_handle_sysrq_char(&uap->port, ch & 255))
			continue;

		uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
	}

	return fifotaken;
}


253 254 255 256 257 258 259 260 261
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE

#define PL011_DMA_BUFFER_SIZE PAGE_SIZE

262 263 264
static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
265 266 267 268
	dma_addr_t dma_addr;

	sg->buf = dma_alloc_coherent(chan->device->dev,
		PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
269 270 271
	if (!sg->buf)
		return -ENOMEM;

272 273 274 275
	sg_init_table(&sg->sg, 1);
	sg_set_page(&sg->sg, phys_to_page(dma_addr),
		PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
	sg_dma_address(&sg->sg) = dma_addr;
276
	sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
277 278 279 280 281 282 283 284

	return 0;
}

static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
	if (sg->buf) {
285 286 287
		dma_free_coherent(chan->device->dev,
			PL011_DMA_BUFFER_SIZE, sg->buf,
			sg_dma_address(&sg->sg));
288 289 290
	}
}

291
static void pl011_dma_probe(struct uart_amba_port *uap)
292 293
{
	/* DMA is the sole user of the platform data right now */
J
Jingoo Han 已提交
294
	struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
295
	struct device *dev = uap->port.dev;
296
	struct dma_slave_config tx_conf = {
297
		.dst_addr = uap->port.mapbase + UART01x_DR,
298
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
299
		.direction = DMA_MEM_TO_DEV,
300
		.dst_maxburst = uap->fifosize >> 1,
301
		.device_fc = false,
302 303 304 305
	};
	struct dma_chan *chan;
	dma_cap_mask_t mask;

306 307 308 309 310 311 312
	uap->dma_probed = true;
	chan = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) == -EPROBE_DEFER) {
			uap->dma_probed = false;
			return;
		}
313

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
		/* We need platform data */
		if (!plat || !plat->dma_filter) {
			dev_info(uap->port.dev, "no DMA platform data\n");
			return;
		}

		/* Try to acquire a generic DMA engine slave TX channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

		chan = dma_request_channel(mask, plat->dma_filter,
						plat->dma_tx_param);
		if (!chan) {
			dev_err(uap->port.dev, "no TX DMA channel!\n");
			return;
		}
330 331 332 333 334 335 336
	}

	dmaengine_slave_config(chan, &tx_conf);
	uap->dmatx.chan = chan;

	dev_info(uap->port.dev, "DMA channel TX %s\n",
		 dma_chan_name(uap->dmatx.chan));
337 338

	/* Optionally make use of an RX channel as well */
339
	chan = dma_request_slave_channel(dev, "rx");
340

341 342 343 344 345 346 347 348 349 350
	if (!chan && plat->dma_rx_param) {
		chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);

		if (!chan) {
			dev_err(uap->port.dev, "no RX DMA channel!\n");
			return;
		}
	}

	if (chan) {
351
		struct dma_slave_config rx_conf = {
352
			.src_addr = uap->port.mapbase + UART01x_DR,
353
			.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
354
			.direction = DMA_DEV_TO_MEM,
355
			.src_maxburst = uap->fifosize >> 2,
356
			.device_fc = false,
357
		};
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
		struct dma_slave_caps caps;

		/*
		 * Some DMA controllers provide information on their capabilities.
		 * If the controller does, check for suitable residue processing
		 * otherwise assime all is well.
		 */
		if (0 == dma_get_slave_caps(chan, &caps)) {
			if (caps.residue_granularity ==
					DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
				dma_release_channel(chan);
				dev_info(uap->port.dev,
					"RX DMA disabled - no residue processing\n");
				return;
			}
		}
374 375 376
		dmaengine_slave_config(chan, &rx_conf);
		uap->dmarx.chan = chan;

377
		uap->dmarx.auto_poll_rate = false;
378
		if (plat && plat->dma_rx_poll_enable) {
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
			/* Set poll rate if specified. */
			if (plat->dma_rx_poll_rate) {
				uap->dmarx.auto_poll_rate = false;
				uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
			} else {
				/*
				 * 100 ms defaults to poll rate if not
				 * specified. This will be adjusted with
				 * the baud rate at set_termios.
				 */
				uap->dmarx.auto_poll_rate = true;
				uap->dmarx.poll_rate =  100;
			}
			/* 3 secs defaults poll_timeout if not specified. */
			if (plat->dma_rx_poll_timeout)
				uap->dmarx.poll_timeout =
					plat->dma_rx_poll_timeout;
			else
				uap->dmarx.poll_timeout = 3000;
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
		} else if (!plat && dev->of_node) {
			uap->dmarx.auto_poll_rate = of_property_read_bool(
						dev->of_node, "auto-poll");
			if (uap->dmarx.auto_poll_rate) {
				u32 x;

				if (0 == of_property_read_u32(dev->of_node,
						"poll-rate-ms", &x))
					uap->dmarx.poll_rate = x;
				else
					uap->dmarx.poll_rate = 100;
				if (0 == of_property_read_u32(dev->of_node,
						"poll-timeout-ms", &x))
					uap->dmarx.poll_timeout = x;
				else
					uap->dmarx.poll_timeout = 3000;
			}
		}
416 417 418
		dev_info(uap->port.dev, "DMA channel RX %s\n",
			 dma_chan_name(uap->dmarx.chan));
	}
419 420 421 422 423 424
}

static void pl011_dma_remove(struct uart_amba_port *uap)
{
	if (uap->dmatx.chan)
		dma_release_channel(uap->dmatx.chan);
425 426
	if (uap->dmarx.chan)
		dma_release_channel(uap->dmarx.chan);
427 428
}

429
/* Forward declare these for the refill routine */
430
static int pl011_dma_tx_refill(struct uart_amba_port *uap);
431
static void pl011_start_tx_pio(struct uart_amba_port *uap);
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450

/*
 * The current DMA TX buffer has been sent.
 * Try to queue up another DMA buffer.
 */
static void pl011_dma_tx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	unsigned long flags;
	u16 dmacr;

	spin_lock_irqsave(&uap->port.lock, flags);
	if (uap->dmatx.queued)
		dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
			     DMA_TO_DEVICE);

	dmacr = uap->dmacr;
	uap->dmacr = dmacr & ~UART011_TXDMAE;
451
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468

	/*
	 * If TX DMA was disabled, it means that we've stopped the DMA for
	 * some reason (eg, XOFF received, or we want to send an X-char.)
	 *
	 * Note: we need to be careful here of a potential race between DMA
	 * and the rest of the driver - if the driver disables TX DMA while
	 * a TX buffer completing, we must update the tx queued status to
	 * get further refills (hence we check dmacr).
	 */
	if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
	    uart_circ_empty(&uap->port.state->xmit)) {
		uap->dmatx.queued = false;
		spin_unlock_irqrestore(&uap->port.lock, flags);
		return;
	}

469
	if (pl011_dma_tx_refill(uap) <= 0)
470 471 472 473
		/*
		 * We didn't queue a DMA buffer for some reason, but we
		 * have data pending to be sent.  Re-enable the TX IRQ.
		 */
474 475
		pl011_start_tx_pio(uap);

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

/*
 * Try to refill the TX DMA buffer.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   1 if we queued up a TX DMA buffer.
 *   0 if we didn't want to handle this by DMA
 *  <0 on error
 */
static int pl011_dma_tx_refill(struct uart_amba_port *uap)
{
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	struct dma_chan *chan = dmatx->chan;
	struct dma_device *dma_dev = chan->device;
	struct dma_async_tx_descriptor *desc;
	struct circ_buf *xmit = &uap->port.state->xmit;
	unsigned int count;

	/*
	 * Try to avoid the overhead involved in using DMA if the
	 * transaction fits in the first half of the FIFO, by using
	 * the standard interrupt handling.  This ensures that we
	 * issue a uart_write_wakeup() at the appropriate time.
	 */
	count = uart_circ_chars_pending(xmit);
	if (count < (uap->fifosize >> 1)) {
		uap->dmatx.queued = false;
		return 0;
	}

	/*
	 * Bodge: don't send the last character by DMA, as this
	 * will prevent XON from notifying us to restart DMA.
	 */
	count -= 1;

	/* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
	if (count > PL011_DMA_BUFFER_SIZE)
		count = PL011_DMA_BUFFER_SIZE;

	if (xmit->tail < xmit->head)
		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
	else {
		size_t first = UART_XMIT_SIZE - xmit->tail;
522 523 524 525 526
		size_t second;

		if (first > count)
			first = count;
		second = count - first;
527 528 529 530 531 532 533 534 535 536 537 538 539 540

		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
		if (second)
			memcpy(&dmatx->buf[first], &xmit->buf[0], second);
	}

	dmatx->sg.length = count;

	if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
		uap->dmatx.queued = false;
		dev_dbg(uap->port.dev, "unable to map TX DMA\n");
		return -EBUSY;
	}

541
	desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		/*
		 * If DMA cannot be used right now, we complete this
		 * transaction via IRQ and let the TTY layer retry.
		 */
		dev_dbg(uap->port.dev, "TX DMA busy\n");
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_tx_callback;
	desc->callback_param = uap;

	/* All errors should happen at prepare time */
	dmaengine_submit(desc);

	/* Fire the DMA transaction */
	dma_dev->device_issue_pending(chan);

	uap->dmacr |= UART011_TXDMAE;
565
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
	uap->dmatx.queued = true;

	/*
	 * Now we know that DMA will fire, so advance the ring buffer
	 * with the stuff we just dispatched.
	 */
	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
	uap->port.icount.tx += count;

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

	return 1;
}

/*
 * We received a transmit interrupt without a pending X-char but with
 * pending characters.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want to use PIO to transmit
 *   true if we queued a DMA buffer
 */
static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
591
	if (!uap->using_tx_dma)
592 593 594 595 596 597 598 599 600
		return false;

	/*
	 * If we already have a TX buffer queued, but received a
	 * TX interrupt, it will be because we've just sent an X-char.
	 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
	 */
	if (uap->dmatx.queued) {
		uap->dmacr |= UART011_TXDMAE;
601
		pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
602
		uap->im &= ~UART011_TXIM;
603
		pl011_write(uap->im, uap->port.membase, UART011_IMSC);
604 605 606 607 608
		return true;
	}

	/*
	 * We don't have a TX buffer queued, so try to queue one.
L
Lucas De Marchi 已提交
609
	 * If we successfully queued a buffer, mask the TX IRQ.
610 611 612
	 */
	if (pl011_dma_tx_refill(uap) > 0) {
		uap->im &= ~UART011_TXIM;
613
		pl011_write(uap->im, uap->port.membase, UART011_IMSC);
614 615 616 617 618 619 620 621 622 623 624 625 626
		return true;
	}
	return false;
}

/*
 * Stop the DMA transmit (eg, due to received XOFF).
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
	if (uap->dmatx.queued) {
		uap->dmacr &= ~UART011_TXDMAE;
627
		pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
	}
}

/*
 * Try to start a DMA transmit, or in the case of an XON/OFF
 * character queued for send, try to get that character out ASAP.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want the TX IRQ to be enabled
 *   true if we have a buffer queued
 */
static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	u16 dmacr;

643
	if (!uap->using_tx_dma)
644 645 646 647 648 649 650 651 652
		return false;

	if (!uap->port.x_char) {
		/* no X-char, try to push chars out in DMA mode */
		bool ret = true;

		if (!uap->dmatx.queued) {
			if (pl011_dma_tx_refill(uap) > 0) {
				uap->im &= ~UART011_TXIM;
653 654
				pl011_write(uap->im, uap->port.membase,
					    UART011_IMSC);
655
			} else
656 657 658
				ret = false;
		} else if (!(uap->dmacr & UART011_TXDMAE)) {
			uap->dmacr |= UART011_TXDMAE;
659 660
			pl011_write(uap->dmacr, uap->port.membase,
				    UART011_DMACR);
661 662 663 664 665 666 667 668 669 670
		}
		return ret;
	}

	/*
	 * We have an X-char to send.  Disable DMA to prevent it loading
	 * the TX fifo, and then see if we can stuff it into the FIFO.
	 */
	dmacr = uap->dmacr;
	uap->dmacr &= ~UART011_TXDMAE;
671
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
672

673
	if (pl011_read(uap->port.membase, UART01x_FR) & UART01x_FR_TXFF) {
674 675 676 677 678 679 680 681
		/*
		 * No space in the FIFO, so enable the transmit interrupt
		 * so we know when there is space.  Note that once we've
		 * loaded the character, we should just re-enable DMA.
		 */
		return false;
	}

682
	pl011_write(uap->port.x_char, uap->port.membase, UART01x_DR);
683 684 685 686 687
	uap->port.icount.tx++;
	uap->port.x_char = 0;

	/* Success - restore the DMA state */
	uap->dmacr = dmacr;
688
	pl011_write(dmacr, uap->port.membase, UART011_DMACR);
689 690 691 692 693 694 695 696 697

	return true;
}

/*
 * Flush the transmit buffer.
 * Locking: called with port lock held and IRQs disabled.
 */
static void pl011_dma_flush_buffer(struct uart_port *port)
698 699
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
700
{
701 702
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
703

704
	if (!uap->using_tx_dma)
705 706 707 708 709 710 711 712 713 714 715
		return;

	/* Avoid deadlock with the DMA engine callback */
	spin_unlock(&uap->port.lock);
	dmaengine_terminate_all(uap->dmatx.chan);
	spin_lock(&uap->port.lock);
	if (uap->dmatx.queued) {
		dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
			     DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		uap->dmacr &= ~UART011_TXDMAE;
716
		pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
717 718 719
	}
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
static void pl011_dma_rx_callback(void *data);

static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	struct dma_chan *rxchan = uap->dmarx.chan;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_async_tx_descriptor *desc;
	struct pl011_sgbuf *sgbuf;

	if (!rxchan)
		return -EIO;

	/* Start the RX DMA job */
	sgbuf = uap->dmarx.use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
735
	desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
736
					DMA_DEV_TO_MEM,
737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	/*
	 * If the DMA engine is busy and cannot prepare a
	 * channel, no big deal, the driver will fall back
	 * to interrupt mode as a result of this error code.
	 */
	if (!desc) {
		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_rx_callback;
	desc->callback_param = uap;
	dmarx->cookie = dmaengine_submit(desc);
	dma_async_issue_pending(rxchan);

	uap->dmacr |= UART011_RXDMAE;
756
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
757 758 759
	uap->dmarx.running = true;

	uap->im &= ~UART011_RXIM;
760
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
761 762 763 764 765 766 767 768 769 770 771 772 773

	return 0;
}

/*
 * This is called when either the DMA job is complete, or
 * the FIFO timeout interrupt occurred. This must be called
 * with the port spinlock uap->port.lock held.
 */
static void pl011_dma_rx_chars(struct uart_amba_port *uap,
			       u32 pending, bool use_buf_b,
			       bool readfifo)
{
J
Jiri Slaby 已提交
774
	struct tty_port *port = &uap->port.state->port;
775 776 777 778 779
	struct pl011_sgbuf *sgbuf = use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	int dma_count = 0;
	u32 fifotaken = 0; /* only used for vdbg() */

780 781 782 783 784 785 786 787 788 789 790 791
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	int dmataken = 0;

	if (uap->dmarx.poll_rate) {
		/* The data can be taken by polling */
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		/* Recalculate the pending size */
		if (pending >= dmataken)
			pending -= dmataken;
	}

	/* Pick the remain data from the DMA */
792 793 794 795 796 797 798
	if (pending) {

		/*
		 * First take all chars in the DMA pipe, then look in the FIFO.
		 * Note that tty_insert_flip_buf() tries to take as many chars
		 * as it can.
		 */
799 800
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				pending);
801 802 803 804 805 806 807

		uap->port.icount.rx += dma_count;
		if (dma_count < pending)
			dev_warn(uap->port.dev,
				 "couldn't insert all characters (TTY is full?)\n");
	}

808 809 810 811
	/* Reset the last_residue for Rx DMA poll */
	if (uap->dmarx.poll_rate)
		dmarx->last_residue = sgbuf->sg.length;

812 813 814 815 816 817
	/*
	 * Only continue with trying to read the FIFO if all DMA chars have
	 * been taken first.
	 */
	if (dma_count == pending && readfifo) {
		/* Clear any error flags */
818 819
		pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
			    UART011_FEIS, uap->port.membase, UART011_ICR);
820 821 822

		/*
		 * If we read all the DMA'd characters, and we had an
823 824 825 826 827 828 829 830
		 * incomplete buffer, that could be due to an rx error, or
		 * maybe we just timed out. Read any pending chars and check
		 * the error status.
		 *
		 * Error conditions will only occur in the FIFO, these will
		 * trigger an immediate interrupt and stop the DMA job, so we
		 * will always find the error in the FIFO, never in the DMA
		 * buffer.
831
		 */
832
		fifotaken = pl011_fifo_to_tty(uap);
833 834 835 836 837 838
	}

	spin_unlock(&uap->port.lock);
	dev_vdbg(uap->port.dev,
		 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
		 dma_count, fifotaken);
J
Jiri Slaby 已提交
839
	tty_flip_buffer_push(port);
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
	spin_lock(&uap->port.lock);
}

static void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = dmarx->chan;
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
	enum dma_status dmastat;

	/*
	 * Pause the transfer so we can trust the current counter,
	 * do this before we pause the PL011 block, else we may
	 * overflow the FIFO.
	 */
	if (dmaengine_pause(rxchan))
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");
	dmastat = rxchan->device->device_tx_status(rxchan,
						   dmarx->cookie, &state);
	if (dmastat != DMA_PAUSED)
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");

	/* Disable RX DMA - incoming data will wait in the FIFO */
	uap->dmacr &= ~UART011_RXDMAE;
867
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
	uap->dmarx.running = false;

	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

	/*
	 * This will take the chars we have so far and insert
	 * into the framework.
	 */
	pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);

	/* Switch buffer & re-trigger DMA job */
	dmarx->use_buf_b = !dmarx->use_buf_b;
	if (pl011_dma_rx_trigger_dma(uap)) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
887
		pl011_write(uap->im, uap->port.membase, UART011_IMSC);
888 889 890 891 892 893 894
	}
}

static void pl011_dma_rx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
895
	struct dma_chan *rxchan = dmarx->chan;
896
	bool lastbuf = dmarx->use_buf_b;
897 898 899 900
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
901 902 903 904 905 906 907 908 909 910
	int ret;

	/*
	 * This completion interrupt occurs typically when the
	 * RX buffer is totally stuffed but no timeout has yet
	 * occurred. When that happens, we just want the RX
	 * routine to flush out the secondary DMA buffer while
	 * we immediately trigger the next DMA job.
	 */
	spin_lock_irq(&uap->port.lock);
911 912 913 914 915 916 917 918 919 920
	/*
	 * Rx data can be taken by the UART interrupts during
	 * the DMA irq handler. So we check the residue here.
	 */
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

921 922 923 924
	uap->dmarx.running = false;
	dmarx->use_buf_b = !lastbuf;
	ret = pl011_dma_rx_trigger_dma(uap);

925
	pl011_dma_rx_chars(uap, pending, lastbuf, false);
926 927 928 929 930 931 932 933 934
	spin_unlock_irq(&uap->port.lock);
	/*
	 * Do this check after we picked the DMA chars so we don't
	 * get some IRQ immediately from RX.
	 */
	if (ret) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
935
		pl011_write(uap->im, uap->port.membase, UART011_IMSC);
936 937 938 939 940 941 942 943 944 945 946 947
	}
}

/*
 * Stop accepting received characters, when we're shutting down or
 * suspending this port.
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
	/* FIXME.  Just disable the DMA enable */
	uap->dmacr &= ~UART011_RXDMAE;
948
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
949
}
950

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
/*
 * Timer handler for Rx DMA polling.
 * Every polling, It checks the residue in the dma buffer and transfer
 * data to the tty. Also, last_residue is updated for the next polling.
 */
static void pl011_dma_rx_poll(unsigned long args)
{
	struct uart_amba_port *uap = (struct uart_amba_port *)args;
	struct tty_port *port = &uap->port.state->port;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = uap->dmarx.chan;
	unsigned long flags = 0;
	unsigned int dmataken = 0;
	unsigned int size = 0;
	struct pl011_sgbuf *sgbuf;
	int dma_count;
	struct dma_tx_state state;

	sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	if (likely(state.residue < dmarx->last_residue)) {
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		size = dmarx->last_residue - state.residue;
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				size);
		if (dma_count == size)
			dmarx->last_residue =  state.residue;
		dmarx->last_jiffies = jiffies;
	}
	tty_flip_buffer_push(port);

	/*
	 * If no data is received in poll_timeout, the driver will fall back
	 * to interrupt mode. We will retrigger DMA at the first interrupt.
	 */
	if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
			> uap->dmarx.poll_timeout) {

		spin_lock_irqsave(&uap->port.lock, flags);
		pl011_dma_rx_stop(uap);
991
		uap->im |= UART011_RXIM;
992
		pl011_write(uap->im, uap->port.membase, UART011_IMSC);
993 994 995 996 997 998 999 1000 1001 1002 1003
		spin_unlock_irqrestore(&uap->port.lock, flags);

		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		del_timer(&uap->dmarx.timer);
	} else {
		mod_timer(&uap->dmarx.timer,
			jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
	}
}

1004 1005
static void pl011_dma_startup(struct uart_amba_port *uap)
{
1006 1007
	int ret;

1008 1009 1010
	if (!uap->dma_probed)
		pl011_dma_probe(uap);

1011 1012 1013
	if (!uap->dmatx.chan)
		return;

1014
	uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	if (!uap->dmatx.buf) {
		dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
		uap->port.fifosize = uap->fifosize;
		return;
	}

	sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);

	/* The DMA buffer is now the FIFO the TTY subsystem can use */
	uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	uap->using_tx_dma = true;

	if (!uap->dmarx.chan)
		goto skip_rx;

	/* Allocate and map DMA RX buffers */
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer A", ret);
		goto skip_rx;
	}
1038

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer B", ret);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
				 DMA_FROM_DEVICE);
		goto skip_rx;
	}

	uap->using_rx_dma = true;
1050

1051
skip_rx:
1052 1053
	/* Turn on DMA error (RX/TX will be enabled on demand) */
	uap->dmacr |= UART011_DMAONERR;
1054
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
1055 1056 1057 1058 1059 1060 1061

	/*
	 * ST Micro variants has some specific dma burst threshold
	 * compensation. Set this to 16 bytes, so burst will only
	 * be issued above/below 16 bytes.
	 */
	if (uap->vendor->dma_threshold)
1062 1063
		pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
			    uap->port.membase, ST_UART011_DMAWM);
1064 1065 1066 1067 1068

	if (uap->using_rx_dma) {
		if (pl011_dma_rx_trigger_dma(uap))
			dev_dbg(uap->port.dev, "could not trigger initial "
				"RX DMA job, fall back to interrupt mode\n");
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
		if (uap->dmarx.poll_rate) {
			init_timer(&(uap->dmarx.timer));
			uap->dmarx.timer.function = pl011_dma_rx_poll;
			uap->dmarx.timer.data = (unsigned long)uap;
			mod_timer(&uap->dmarx.timer,
				jiffies +
				msecs_to_jiffies(uap->dmarx.poll_rate));
			uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
			uap->dmarx.last_jiffies = jiffies;
		}
1079
	}
1080 1081 1082 1083
}

static void pl011_dma_shutdown(struct uart_amba_port *uap)
{
1084
	if (!(uap->using_tx_dma || uap->using_rx_dma))
1085 1086 1087
		return;

	/* Disable RX and TX DMA */
1088
	while (pl011_read(uap->port.membase, UART01x_FR) & UART01x_FR_BUSY)
1089 1090 1091 1092
		barrier();

	spin_lock_irq(&uap->port.lock);
	uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1093
	pl011_write(uap->dmacr, uap->port.membase, UART011_DMACR);
1094 1095
	spin_unlock_irq(&uap->port.lock);

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	if (uap->using_tx_dma) {
		/* In theory, this should already be done by pl011_dma_flush_buffer */
		dmaengine_terminate_all(uap->dmatx.chan);
		if (uap->dmatx.queued) {
			dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
				     DMA_TO_DEVICE);
			uap->dmatx.queued = false;
		}

		kfree(uap->dmatx.buf);
		uap->using_tx_dma = false;
1107 1108
	}

1109 1110 1111 1112 1113
	if (uap->using_rx_dma) {
		dmaengine_terminate_all(uap->dmarx.chan);
		/* Clean up the RX DMA */
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
1114 1115
		if (uap->dmarx.poll_rate)
			del_timer_sync(&uap->dmarx.timer);
1116 1117 1118
		uap->using_rx_dma = false;
	}
}
1119

1120 1121 1122
static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return uap->using_rx_dma;
1123 1124
}

1125 1126 1127 1128 1129
static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return uap->using_rx_dma && uap->dmarx.running;
}

1130 1131
#else
/* Blank functions if the DMA engine is not available */
1132
static inline void pl011_dma_probe(struct uart_amba_port *uap)
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
{
}

static inline void pl011_dma_remove(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_startup(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
	return false;
}

static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	return false;
}

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
}

static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	return -EIO;
}

static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return false;
}

static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return false;
}

1185 1186 1187
#define pl011_dma_flush_buffer	NULL
#endif

1188
static void pl011_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1189
{
1190 1191
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1192 1193

	uap->im &= ~UART011_TXIM;
1194
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
1195
	pl011_dma_tx_stop(uap);
L
Linus Torvalds 已提交
1196 1197
}

1198
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
1199 1200 1201 1202 1203

/* Start TX with programmed I/O only (no DMA) */
static void pl011_start_tx_pio(struct uart_amba_port *uap)
{
	uap->im |= UART011_TXIM;
1204
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
1205
	pl011_tx_chars(uap, false);
1206 1207
}

1208
static void pl011_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1209
{
1210 1211
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1212

1213 1214
	if (!pl011_dma_tx_start(uap))
		pl011_start_tx_pio(uap);
L
Linus Torvalds 已提交
1215 1216 1217 1218
}

static void pl011_stop_rx(struct uart_port *port)
{
1219 1220
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1221 1222 1223

	uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
		     UART011_PEIM|UART011_BEIM|UART011_OEIM);
1224
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
1225 1226

	pl011_dma_rx_stop(uap);
L
Linus Torvalds 已提交
1227 1228 1229 1230
}

static void pl011_enable_ms(struct uart_port *port)
{
1231 1232
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1233 1234

	uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1235
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
L
Linus Torvalds 已提交
1236 1237
}

1238
static void pl011_rx_chars(struct uart_amba_port *uap)
1239 1240
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
L
Linus Torvalds 已提交
1241
{
1242
	pl011_fifo_to_tty(uap);
L
Linus Torvalds 已提交
1243

1244
	spin_unlock(&uap->port.lock);
J
Jiri Slaby 已提交
1245
	tty_flip_buffer_push(&uap->port.state->port);
1246 1247 1248 1249 1250 1251 1252 1253 1254
	/*
	 * If we were temporarily out of DMA mode for a while,
	 * attempt to switch back to DMA mode again.
	 */
	if (pl011_dma_rx_available(uap)) {
		if (pl011_dma_rx_trigger_dma(uap)) {
			dev_dbg(uap->port.dev, "could not trigger RX DMA job "
				"fall back to interrupt mode again\n");
			uap->im |= UART011_RXIM;
1255
			pl011_write(uap->im, uap->port.membase, UART011_IMSC);
1256
		} else {
1257
#ifdef CONFIG_DMA_ENGINE
1258 1259 1260 1261 1262 1263 1264 1265
			/* Start Rx DMA poll */
			if (uap->dmarx.poll_rate) {
				uap->dmarx.last_jiffies = jiffies;
				uap->dmarx.last_residue	= PL011_DMA_BUFFER_SIZE;
				mod_timer(&uap->dmarx.timer,
					jiffies +
					msecs_to_jiffies(uap->dmarx.poll_rate));
			}
1266
#endif
1267
		}
1268
	}
1269
	spin_lock(&uap->port.lock);
L
Linus Torvalds 已提交
1270 1271
}

1272 1273
static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
			  bool from_irq)
1274
{
1275
	if (unlikely(!from_irq) &&
1276
	    pl011_read(uap->port.membase, UART01x_FR) & UART01x_FR_TXFF)
1277 1278
		return false; /* unable to transmit character */

1279
	pl011_write(c, uap->port.membase, UART01x_DR);
1280 1281
	uap->port.icount.tx++;

1282
	return true;
1283 1284
}

1285
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
L
Linus Torvalds 已提交
1286
{
A
Alan Cox 已提交
1287
	struct circ_buf *xmit = &uap->port.state->xmit;
1288
	int count = uap->fifosize >> 1;
1289

L
Linus Torvalds 已提交
1290
	if (uap->port.x_char) {
1291 1292
		if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
			return;
L
Linus Torvalds 已提交
1293
		uap->port.x_char = 0;
1294
		--count;
L
Linus Torvalds 已提交
1295 1296
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
1297
		pl011_stop_tx(&uap->port);
1298
		return;
L
Linus Torvalds 已提交
1299 1300
	}

1301 1302
	/* If we are using DMA mode, try to send some characters. */
	if (pl011_dma_tx_irq(uap))
1303
		return;
1304

1305 1306
	do {
		if (likely(from_irq) && count-- == 0)
L
Linus Torvalds 已提交
1307
			break;
1308 1309 1310 1311 1312 1313

		if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
			break;

		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
	} while (!uart_circ_empty(xmit));
L
Linus Torvalds 已提交
1314 1315 1316 1317

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

1318
	if (uart_circ_empty(xmit))
1319
		pl011_stop_tx(&uap->port);
L
Linus Torvalds 已提交
1320 1321 1322 1323 1324 1325
}

static void pl011_modem_status(struct uart_amba_port *uap)
{
	unsigned int status, delta;

1326 1327
	status = pl011_read(uap->port.membase, UART01x_FR);
	status &= UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337

	delta = status ^ uap->old_status;
	uap->old_status = status;

	if (!delta)
		return;

	if (delta & UART01x_FR_DCD)
		uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);

1338
	if (delta & UART01x_FR_DSR)
L
Linus Torvalds 已提交
1339 1340
		uap->port.icount.dsr++;

1341 1342
	if (delta & UART01x_FR_CTS)
		uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
L
Linus Torvalds 已提交
1343

1344
	wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
1345 1346
}

1347 1348 1349 1350 1351 1352 1353 1354
static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
{
	unsigned int dummy_read;

	if (!uap->vendor->cts_event_workaround)
		return;

	/* workaround to make sure that all bits are unlocked.. */
1355
	pl011_write(0x00, uap->port.membase, UART011_ICR);
1356 1357 1358 1359 1360 1361

	/*
	 * WA: introduce 26ns(1 uart clk) delay before W1C;
	 * single apb access will incur 2 pclk(133.12Mhz) delay,
	 * so add 2 dummy reads
	 */
1362 1363
	dummy_read = pl011_read(uap->port.membase, UART011_ICR);
	dummy_read = pl011_read(uap->port.membase, UART011_ICR);
1364 1365
}

1366
static irqreturn_t pl011_int(int irq, void *dev_id)
L
Linus Torvalds 已提交
1367 1368
{
	struct uart_amba_port *uap = dev_id;
1369
	unsigned long flags;
L
Linus Torvalds 已提交
1370
	unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1371
	u16 imsc;
L
Linus Torvalds 已提交
1372 1373
	int handled = 0;

1374
	spin_lock_irqsave(&uap->port.lock, flags);
1375 1376
	imsc = pl011_read(uap->port.membase, UART011_IMSC);
	status = pl011_read(uap->port.membase, UART011_RIS) & imsc;
L
Linus Torvalds 已提交
1377 1378
	if (status) {
		do {
1379
			check_apply_cts_event_workaround(uap);
1380

1381 1382 1383
			pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
					       UART011_RXIS),
				    uap->port.membase, UART011_ICR);
L
Linus Torvalds 已提交
1384

1385 1386 1387 1388 1389 1390
			if (status & (UART011_RTIS|UART011_RXIS)) {
				if (pl011_dma_rx_running(uap))
					pl011_dma_rx_irq(uap);
				else
					pl011_rx_chars(uap);
			}
L
Linus Torvalds 已提交
1391 1392 1393
			if (status & (UART011_DSRMIS|UART011_DCDMIS|
				      UART011_CTSMIS|UART011_RIMIS))
				pl011_modem_status(uap);
1394 1395
			if (status & UART011_TXIS)
				pl011_tx_chars(uap, true);
L
Linus Torvalds 已提交
1396

1397
			if (pass_counter-- == 0)
L
Linus Torvalds 已提交
1398 1399
				break;

1400
			status = pl011_read(uap->port.membase, UART011_RIS) & imsc;
L
Linus Torvalds 已提交
1401 1402 1403 1404
		} while (status != 0);
		handled = 1;
	}

1405
	spin_unlock_irqrestore(&uap->port.lock, flags);
L
Linus Torvalds 已提交
1406 1407 1408 1409

	return IRQ_RETVAL(handled);
}

1410
static unsigned int pl011_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1411
{
1412 1413
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1414
	unsigned int status = pl011_read(uap->port.membase, UART01x_FR);
1415
	return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
L
Linus Torvalds 已提交
1416 1417
}

1418
static unsigned int pl011_get_mctrl(struct uart_port *port)
L
Linus Torvalds 已提交
1419
{
1420 1421
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1422
	unsigned int result = 0;
1423
	unsigned int status = pl011_read(uap->port.membase, UART01x_FR);
L
Linus Torvalds 已提交
1424

J
Jiri Slaby 已提交
1425
#define TIOCMBIT(uartbit, tiocmbit)	\
L
Linus Torvalds 已提交
1426 1427 1428
	if (status & uartbit)		\
		result |= tiocmbit

J
Jiri Slaby 已提交
1429
	TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1430 1431 1432
	TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
	TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
	TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
J
Jiri Slaby 已提交
1433
#undef TIOCMBIT
L
Linus Torvalds 已提交
1434 1435 1436 1437 1438
	return result;
}

static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
1439 1440
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1441 1442
	unsigned int cr;

1443
	cr = pl011_read(uap->port.membase, UART011_CR);
L
Linus Torvalds 已提交
1444

J
Jiri Slaby 已提交
1445
#define	TIOCMBIT(tiocmbit, uartbit)		\
L
Linus Torvalds 已提交
1446 1447 1448 1449 1450
	if (mctrl & tiocmbit)		\
		cr |= uartbit;		\
	else				\
		cr &= ~uartbit

J
Jiri Slaby 已提交
1451 1452 1453 1454 1455
	TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
	TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
	TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
	TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
	TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
1456 1457 1458 1459 1460

	if (uap->autorts) {
		/* We need to disable auto-RTS if we want to turn RTS off */
		TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
	}
J
Jiri Slaby 已提交
1461
#undef TIOCMBIT
L
Linus Torvalds 已提交
1462

1463
	pl011_write(cr, uap->port.membase, UART011_CR);
L
Linus Torvalds 已提交
1464 1465 1466 1467
}

static void pl011_break_ctl(struct uart_port *port, int break_state)
{
1468 1469
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1470 1471 1472 1473
	unsigned long flags;
	unsigned int lcr_h;

	spin_lock_irqsave(&uap->port.lock, flags);
1474
	lcr_h = pl011_read(uap->port.membase, uap->lcrh_tx);
L
Linus Torvalds 已提交
1475 1476 1477 1478
	if (break_state == -1)
		lcr_h |= UART01x_LCRH_BRK;
	else
		lcr_h &= ~UART01x_LCRH_BRK;
1479
	pl011_write(lcr_h, uap->port.membase, uap->lcrh_tx);
L
Linus Torvalds 已提交
1480 1481 1482
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

J
Jason Wessel 已提交
1483
#ifdef CONFIG_CONSOLE_POLL
1484 1485 1486

static void pl011_quiesce_irqs(struct uart_port *port)
{
1487 1488
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1489
	unsigned char __iomem *regs = uap->port.membase;
1490

1491
	pl011_write(pl011_read(regs, UART011_MIS), regs, UART011_ICR);
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	/*
	 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
	 * we simply mask it. start_tx() will unmask it.
	 *
	 * Note we can race with start_tx(), and if the race happens, the
	 * polling user might get another interrupt just after we clear it.
	 * But it should be OK and can happen even w/o the race, e.g.
	 * controller immediately got some new data and raised the IRQ.
	 *
	 * And whoever uses polling routines assumes that it manages the device
	 * (including tx queue), so we're also fine with start_tx()'s caller
	 * side.
	 */
1505 1506
	pl011_write(pl011_read(regs, UART011_IMSC) & ~UART011_TXIM,
		    regs, UART011_IMSC);
1507 1508
}

1509
static int pl011_get_poll_char(struct uart_port *port)
J
Jason Wessel 已提交
1510
{
1511 1512
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1513 1514
	unsigned int status;

1515 1516 1517 1518 1519 1520
	/*
	 * The caller might need IRQs lowered, e.g. if used with KDB NMI
	 * debugger.
	 */
	pl011_quiesce_irqs(port);

1521
	status = pl011_read(uap->port.membase, UART01x_FR);
1522 1523
	if (status & UART01x_FR_RXFE)
		return NO_POLL_CHAR;
J
Jason Wessel 已提交
1524

1525
	return pl011_read(uap->port.membase, UART01x_DR);
J
Jason Wessel 已提交
1526 1527
}

1528
static void pl011_put_poll_char(struct uart_port *port,
J
Jason Wessel 已提交
1529 1530
			 unsigned char ch)
{
1531 1532
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1533

1534
	while (pl011_read(uap->port.membase, UART01x_FR) & UART01x_FR_TXFF)
J
Jason Wessel 已提交
1535 1536
		barrier();

1537
	pl011_write(ch, uap->port.membase, UART01x_DR);
J
Jason Wessel 已提交
1538 1539 1540 1541
}

#endif /* CONFIG_CONSOLE_POLL */

1542
static int pl011_hwinit(struct uart_port *port)
L
Linus Torvalds 已提交
1543
{
1544 1545
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1546 1547
	int retval;

1548
	/* Optionaly enable pins to be muxed in and configured */
1549
	pinctrl_pm_select_default_state(port->dev);
1550

L
Linus Torvalds 已提交
1551 1552 1553
	/*
	 * Try to enable the clock producer.
	 */
1554
	retval = clk_prepare_enable(uap->clk);
L
Linus Torvalds 已提交
1555
	if (retval)
1556
		return retval;
L
Linus Torvalds 已提交
1557 1558 1559

	uap->port.uartclk = clk_get_rate(uap->clk);

1560
	/* Clear pending error and receive interrupts */
1561 1562 1563
	pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
		    UART011_FEIS | UART011_RTIS | UART011_RXIS,
		    uap->port.membase, UART011_ICR);
1564

1565 1566 1567 1568
	/*
	 * Save interrupts enable mask, and enable RX interrupts in case if
	 * the interrupt is used for NMI entry.
	 */
1569 1570 1571
	uap->im = pl011_read(uap->port.membase, UART011_IMSC);
	pl011_write(UART011_RTIM | UART011_RXIM, uap->port.membase,
		    UART011_IMSC);
1572

J
Jingoo Han 已提交
1573
	if (dev_get_platdata(uap->port.dev)) {
1574 1575
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1576
		plat = dev_get_platdata(uap->port.dev);
1577 1578 1579 1580 1581 1582
		if (plat->init)
			plat->init();
	}
	return 0;
}

1583 1584
static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
{
1585
	pl011_write(lcr_h, uap->port.membase, uap->lcrh_rx);
1586
	if (uap->lcrh_rx != uap->lcrh_tx) {
1587 1588 1589 1590 1591 1592
		int i;
		/*
		 * Wait 10 PCLKs before writing LCRH_TX register,
		 * to get this delay write read only register 10 times
		 */
		for (i = 0; i < 10; ++i)
1593 1594
			pl011_write(0xff, uap->port.membase, UART011_MIS);
		pl011_write(lcr_h, uap->port.membase, uap->lcrh_tx);
1595 1596 1597
	}
}

1598 1599
static int pl011_allocate_irq(struct uart_amba_port *uap)
{
1600
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614

	return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
}

/*
 * Enable interrupts, only timeouts when using DMA
 * if initial RX DMA job failed, start in interrupt mode
 * as well.
 */
static void pl011_enable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* Clear out any spuriously appearing RX interrupts */
1615 1616
	pl011_write(UART011_RTIS | UART011_RXIS, uap->port.membase,
	            UART011_ICR);
1617 1618 1619
	uap->im = UART011_RTIM;
	if (!pl011_dma_rx_running(uap))
		uap->im |= UART011_RXIM;
1620
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
1621 1622 1623
	spin_unlock_irq(&uap->port.lock);
}

1624 1625
static int pl011_startup(struct uart_port *port)
{
1626 1627
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1628
	unsigned int cr;
1629 1630 1631 1632 1633 1634
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		goto clk_dis;

1635
	retval = pl011_allocate_irq(uap);
L
Linus Torvalds 已提交
1636 1637 1638
	if (retval)
		goto clk_dis;

1639
	pl011_write(uap->vendor->ifls, uap->port.membase, UART011_IFLS);
L
Linus Torvalds 已提交
1640

1641
	spin_lock_irq(&uap->port.lock);
1642

1643 1644 1645
	/* restore RTS and DTR */
	cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
	cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
1646
	pl011_write(cr, uap->port.membase, UART011_CR);
L
Linus Torvalds 已提交
1647

1648 1649
	spin_unlock_irq(&uap->port.lock);

L
Linus Torvalds 已提交
1650 1651 1652
	/*
	 * initialise the old status of the modem signals
	 */
1653
	uap->old_status = pl011_read(uap->port.membase, UART01x_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1654

1655 1656 1657
	/* Startup DMA */
	pl011_dma_startup(uap);

1658
	pl011_enable_interrupts(uap);
L
Linus Torvalds 已提交
1659 1660 1661 1662

	return 0;

 clk_dis:
1663
	clk_disable_unprepare(uap->clk);
L
Linus Torvalds 已提交
1664 1665 1666
	return retval;
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
static int sbsa_uart_startup(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		return retval;

	retval = pl011_allocate_irq(uap);
	if (retval)
		return retval;

	/* The SBSA UART does not support any modem status lines. */
	uap->old_status = 0;

	pl011_enable_interrupts(uap);

	return 0;
}

1689 1690 1691
static void pl011_shutdown_channel(struct uart_amba_port *uap,
					unsigned int lcrh)
{
1692
      unsigned long val;
1693

1694
      val = pl011_read(uap->port.membase, lcrh);
1695
      val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
1696
      pl011_write(val, uap->port.membase, lcrh);
1697 1698
}

1699 1700 1701 1702 1703 1704
/*
 * disable the port. It should not disable RTS and DTR.
 * Also RTS and DTR state should be preserved to restore
 * it during startup().
 */
static void pl011_disable_uart(struct uart_amba_port *uap)
L
Linus Torvalds 已提交
1705
{
1706
	unsigned int cr;
L
Linus Torvalds 已提交
1707

1708
	uap->autorts = false;
1709
	spin_lock_irq(&uap->port.lock);
1710
	cr = pl011_read(uap->port.membase, UART011_CR);
1711 1712 1713
	uap->old_cr = cr;
	cr &= UART011_CR_RTS | UART011_CR_DTR;
	cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1714
	pl011_write(cr, uap->port.membase, UART011_CR);
1715
	spin_unlock_irq(&uap->port.lock);
L
Linus Torvalds 已提交
1716 1717 1718 1719

	/*
	 * disable break condition and fifos
	 */
1720
	pl011_shutdown_channel(uap, uap->lcrh_rx);
1721
	if (uap->lcrh_rx != uap->lcrh_tx)
1722
		pl011_shutdown_channel(uap, uap->lcrh_tx);
1723 1724 1725 1726 1727 1728 1729 1730
}

static void pl011_disable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* mask all interrupts and clear all pending ones */
	uap->im = 0;
1731 1732
	pl011_write(uap->im, uap->port.membase, UART011_IMSC);
	pl011_write(0xffff, uap->port.membase, UART011_ICR);
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748

	spin_unlock_irq(&uap->port.lock);
}

static void pl011_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	pl011_dma_shutdown(uap);

	free_irq(uap->port.irq, uap);

	pl011_disable_uart(uap);
L
Linus Torvalds 已提交
1749 1750 1751 1752

	/*
	 * Shut down the clock producer
	 */
1753
	clk_disable_unprepare(uap->clk);
1754
	/* Optionally let pins go into sleep states */
1755
	pinctrl_pm_select_sleep_state(port->dev);
1756

J
Jingoo Han 已提交
1757
	if (dev_get_platdata(uap->port.dev)) {
1758 1759
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1760
		plat = dev_get_platdata(uap->port.dev);
1761 1762 1763 1764
		if (plat->exit)
			plat->exit();
	}

1765 1766
	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
L
Linus Torvalds 已提交
1767 1768
}

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
static void sbsa_uart_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	free_irq(uap->port.irq, uap);

	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
}

1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
static void
pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
{
	port->read_status_mask = UART011_DR_OE | 255;
	if (termios->c_iflag & INPCK)
		port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
		port->read_status_mask |= UART011_DR_BE;

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & IGNBRK) {
		port->ignore_status_mask |= UART011_DR_BE;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			port->ignore_status_mask |= UART011_DR_OE;
	}

	/*
	 * Ignore all characters if CREAD is not set.
	 */
	if ((termios->c_cflag & CREAD) == 0)
		port->ignore_status_mask |= UART_DUMMY_DR_RX;
}

L
Linus Torvalds 已提交
1814
static void
A
Alan Cox 已提交
1815 1816
pl011_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1817
{
1818 1819
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1820 1821
	unsigned int lcr_h, old_cr;
	unsigned long flags;
1822 1823 1824 1825 1826 1827
	unsigned int baud, quot, clkdiv;

	if (uap->vendor->oversampling)
		clkdiv = 8;
	else
		clkdiv = 16;
L
Linus Torvalds 已提交
1828 1829 1830 1831

	/*
	 * Ask the core to calculate the divisor for us.
	 */
1832
	baud = uart_get_baud_rate(port, termios, old, 0,
1833
				  port->uartclk / clkdiv);
1834
#ifdef CONFIG_DMA_ENGINE
1835 1836 1837 1838 1839
	/*
	 * Adjust RX DMA polling rate with baud rate if not specified.
	 */
	if (uap->dmarx.auto_poll_rate)
		uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
1840
#endif
1841 1842 1843 1844 1845

	if (baud > port->uartclk/16)
		quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
	else
		quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
L
Linus Torvalds 已提交
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		lcr_h = UART01x_LCRH_WLEN_5;
		break;
	case CS6:
		lcr_h = UART01x_LCRH_WLEN_6;
		break;
	case CS7:
		lcr_h = UART01x_LCRH_WLEN_7;
		break;
	default: // CS8
		lcr_h = UART01x_LCRH_WLEN_8;
		break;
	}
	if (termios->c_cflag & CSTOPB)
		lcr_h |= UART01x_LCRH_STP2;
	if (termios->c_cflag & PARENB) {
		lcr_h |= UART01x_LCRH_PEN;
		if (!(termios->c_cflag & PARODD))
			lcr_h |= UART01x_LCRH_EPS;
	}
1868
	if (uap->fifosize > 1)
L
Linus Torvalds 已提交
1869 1870 1871 1872 1873 1874 1875 1876 1877
		lcr_h |= UART01x_LCRH_FEN;

	spin_lock_irqsave(&port->lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

1878
	pl011_setup_status_masks(port, termios);
L
Linus Torvalds 已提交
1879 1880 1881 1882 1883

	if (UART_ENABLE_MS(port, termios->c_cflag))
		pl011_enable_ms(port);

	/* first, disable everything */
1884 1885
	old_cr = pl011_read(port->membase, UART011_CR);
	pl011_write(0, port->membase, UART011_CR);
L
Linus Torvalds 已提交
1886

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	if (termios->c_cflag & CRTSCTS) {
		if (old_cr & UART011_CR_RTS)
			old_cr |= UART011_CR_RTSEN;

		old_cr |= UART011_CR_CTSEN;
		uap->autorts = true;
	} else {
		old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
		uap->autorts = false;
	}

1898 1899
	if (uap->vendor->oversampling) {
		if (baud > port->uartclk / 16)
1900 1901 1902 1903 1904
			old_cr |= ST_UART011_CR_OVSFACT;
		else
			old_cr &= ~ST_UART011_CR_OVSFACT;
	}

1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	/*
	 * Workaround for the ST Micro oversampling variants to
	 * increase the bitrate slightly, by lowering the divisor,
	 * to avoid delayed sampling of start bit at high speeds,
	 * else we see data corruption.
	 */
	if (uap->vendor->oversampling) {
		if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
			quot -= 1;
		else if ((baud > 3250000) && (quot > 2))
			quot -= 2;
	}
L
Linus Torvalds 已提交
1917
	/* Set baud rate */
1918 1919
	pl011_write(quot & 0x3f, port->membase, UART011_FBRD);
	pl011_write(quot >> 6, port->membase, UART011_IBRD);
L
Linus Torvalds 已提交
1920 1921 1922

	/*
	 * ----------v----------v----------v----------v-----
1923
	 * NOTE: lcrh_tx and lcrh_rx MUST BE WRITTEN AFTER
1924
	 * UART011_FBRD & UART011_IBRD.
L
Linus Torvalds 已提交
1925 1926
	 * ----------^----------^----------^----------^-----
	 */
1927
	pl011_write_lcr_h(uap, lcr_h);
1928
	pl011_write(old_cr, port->membase, UART011_CR);
L
Linus Torvalds 已提交
1929 1930 1931 1932

	spin_unlock_irqrestore(&port->lock, flags);
}

1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
static void
sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		      struct ktermios *old)
{
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
	unsigned long flags;

	tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);

	/* The SBSA UART only supports 8n1 without hardware flow control. */
	termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
	termios->c_cflag &= ~(CMSPAR | CRTSCTS);
	termios->c_cflag |= CS8 | CLOCAL;

	spin_lock_irqsave(&port->lock, flags);
	uart_update_timeout(port, CS8, uap->fixed_baud);
	pl011_setup_status_masks(port, termios);
	spin_unlock_irqrestore(&port->lock, flags);
}

L
Linus Torvalds 已提交
1954 1955
static const char *pl011_type(struct uart_port *port)
{
1956 1957
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1958
	return uap->port.type == PORT_AMBA ? uap->type : NULL;
L
Linus Torvalds 已提交
1959 1960 1961 1962 1963
}

/*
 * Release the memory region(s) being used by 'port'
 */
1964
static void pl011_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
1965 1966 1967 1968 1969 1970 1971
{
	release_mem_region(port->mapbase, SZ_4K);
}

/*
 * Request the memory region(s) being used by 'port'
 */
1972
static int pl011_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
1973 1974 1975 1976 1977 1978 1979 1980
{
	return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
			!= NULL ? 0 : -EBUSY;
}

/*
 * Configure/autoconfigure the port.
 */
1981
static void pl011_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
1982 1983 1984
{
	if (flags & UART_CONFIG_TYPE) {
		port->type = PORT_AMBA;
1985
		pl011_request_port(port);
L
Linus Torvalds 已提交
1986 1987 1988 1989 1990 1991
	}
}

/*
 * verify the new serial_struct (for TIOCSSERIAL).
 */
1992
static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
1993 1994 1995 1996
{
	int ret = 0;
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
		ret = -EINVAL;
Y
Yinghai Lu 已提交
1997
	if (ser->irq < 0 || ser->irq >= nr_irqs)
L
Linus Torvalds 已提交
1998 1999 2000 2001 2002 2003 2004
		ret = -EINVAL;
	if (ser->baud_base < 9600)
		ret = -EINVAL;
	return ret;
}

static struct uart_ops amba_pl011_pops = {
2005
	.tx_empty	= pl011_tx_empty,
L
Linus Torvalds 已提交
2006
	.set_mctrl	= pl011_set_mctrl,
2007
	.get_mctrl	= pl011_get_mctrl,
L
Linus Torvalds 已提交
2008 2009 2010 2011 2012 2013 2014
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.enable_ms	= pl011_enable_ms,
	.break_ctl	= pl011_break_ctl,
	.startup	= pl011_startup,
	.shutdown	= pl011_shutdown,
2015
	.flush_buffer	= pl011_dma_flush_buffer,
L
Linus Torvalds 已提交
2016 2017
	.set_termios	= pl011_set_termios,
	.type		= pl011_type,
2018 2019 2020 2021
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
J
Jason Wessel 已提交
2022
#ifdef CONFIG_CONSOLE_POLL
2023
	.poll_init     = pl011_hwinit,
2024 2025
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
J
Jason Wessel 已提交
2026
#endif
L
Linus Torvalds 已提交
2027 2028
};

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
}

static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
{
	return 0;
}

static const struct uart_ops sbsa_uart_pops = {
	.tx_empty	= pl011_tx_empty,
	.set_mctrl	= sbsa_uart_set_mctrl,
	.get_mctrl	= sbsa_uart_get_mctrl,
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.startup	= sbsa_uart_startup,
	.shutdown	= sbsa_uart_shutdown,
	.set_termios	= sbsa_uart_set_termios,
	.type		= pl011_type,
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
#ifdef CONFIG_CONSOLE_POLL
	.poll_init     = pl011_hwinit,
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
#endif
};

L
Linus Torvalds 已提交
2060 2061 2062 2063
static struct uart_amba_port *amba_ports[UART_NR];

#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE

2064
static void pl011_console_putchar(struct uart_port *port, int ch)
L
Linus Torvalds 已提交
2065
{
2066 2067
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2068

2069
	while (pl011_read(uap->port.membase, UART01x_FR) & UART01x_FR_TXFF)
2070
		barrier();
2071
	pl011_write(ch, uap->port.membase, UART01x_DR);
L
Linus Torvalds 已提交
2072 2073 2074 2075 2076 2077
}

static void
pl011_console_write(struct console *co, const char *s, unsigned int count)
{
	struct uart_amba_port *uap = amba_ports[co->index];
2078
	unsigned int status, old_cr = 0, new_cr;
2079 2080
	unsigned long flags;
	int locked = 1;
L
Linus Torvalds 已提交
2081 2082 2083

	clk_enable(uap->clk);

2084 2085 2086 2087 2088 2089 2090 2091
	local_irq_save(flags);
	if (uap->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&uap->port.lock);
	else
		spin_lock(&uap->port.lock);

L
Linus Torvalds 已提交
2092 2093 2094
	/*
	 *	First save the CR then disable the interrupts
	 */
2095
	if (!uap->vendor->always_enabled) {
2096
		old_cr = pl011_read(uap->port.membase, UART011_CR);
2097 2098
		new_cr = old_cr & ~UART011_CR_CTSEN;
		new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
2099
		pl011_write(new_cr, uap->port.membase, UART011_CR);
2100
	}
L
Linus Torvalds 已提交
2101

2102
	uart_console_write(&uap->port, s, count, pl011_console_putchar);
L
Linus Torvalds 已提交
2103 2104 2105 2106 2107 2108

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore the TCR
	 */
	do {
2109
		status = pl011_read(uap->port.membase, UART01x_FR);
2110
	} while (status & UART01x_FR_BUSY);
2111
	if (!uap->vendor->always_enabled)
2112
		pl011_write(old_cr, uap->port.membase, UART011_CR);
L
Linus Torvalds 已提交
2113

2114 2115 2116 2117
	if (locked)
		spin_unlock(&uap->port.lock);
	local_irq_restore(flags);

L
Linus Torvalds 已提交
2118 2119 2120 2121 2122 2123 2124
	clk_disable(uap->clk);
}

static void __init
pl011_console_get_options(struct uart_amba_port *uap, int *baud,
			     int *parity, int *bits)
{
2125
	if (pl011_read(uap->port.membase, UART011_CR) & UART01x_CR_UARTEN) {
L
Linus Torvalds 已提交
2126 2127
		unsigned int lcr_h, ibrd, fbrd;

2128
		lcr_h = pl011_read(uap->port.membase, uap->lcrh_tx);
L
Linus Torvalds 已提交
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142

		*parity = 'n';
		if (lcr_h & UART01x_LCRH_PEN) {
			if (lcr_h & UART01x_LCRH_EPS)
				*parity = 'e';
			else
				*parity = 'o';
		}

		if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
			*bits = 7;
		else
			*bits = 8;

2143 2144
		ibrd = pl011_read(uap->port.membase, UART011_IBRD);
		fbrd = pl011_read(uap->port.membase, UART011_FBRD);
L
Linus Torvalds 已提交
2145 2146

		*baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
2147

2148
		if (uap->vendor->oversampling) {
2149
			if (pl011_read(uap->port.membase, UART011_CR)
2150 2151 2152
				  & ST_UART011_CR_OVSFACT)
				*baud *= 2;
		}
L
Linus Torvalds 已提交
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	}
}

static int __init pl011_console_setup(struct console *co, char *options)
{
	struct uart_amba_port *uap;
	int baud = 38400;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2163
	int ret;
L
Linus Torvalds 已提交
2164 2165 2166 2167 2168 2169 2170 2171 2172

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index >= UART_NR)
		co->index = 0;
	uap = amba_ports[co->index];
2173 2174
	if (!uap)
		return -ENODEV;
L
Linus Torvalds 已提交
2175

2176
	/* Allow pins to be muxed in and configured */
2177
	pinctrl_pm_select_default_state(uap->port.dev);
2178

2179 2180 2181 2182
	ret = clk_prepare(uap->clk);
	if (ret)
		return ret;

J
Jingoo Han 已提交
2183
	if (dev_get_platdata(uap->port.dev)) {
2184 2185
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
2186
		plat = dev_get_platdata(uap->port.dev);
2187 2188 2189 2190
		if (plat->init)
			plat->init();
	}

L
Linus Torvalds 已提交
2191 2192
	uap->port.uartclk = clk_get_rate(uap->clk);

2193 2194 2195 2196 2197 2198 2199 2200 2201
	if (uap->vendor->fixed_options) {
		baud = uap->fixed_baud;
	} else {
		if (options)
			uart_parse_options(options,
					   &baud, &parity, &bits, &flow);
		else
			pl011_console_get_options(uap, &baud, &parity, &bits);
	}
L
Linus Torvalds 已提交
2202 2203 2204 2205

	return uart_set_options(&uap->port, co, baud, parity, bits, flow);
}

2206
static struct uart_driver amba_reg;
L
Linus Torvalds 已提交
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
static struct console amba_console = {
	.name		= "ttyAMA",
	.write		= pl011_console_write,
	.device		= uart_console_device,
	.setup		= pl011_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &amba_reg,
};

#define AMBA_CONSOLE	(&amba_console)
2218 2219 2220

static void pl011_putc(struct uart_port *port, int c)
{
2221
	while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2222
		;
2223 2224
	writeb(c, port->membase + UART01x_DR);
	while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
		;
}

static void pl011_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, pl011_putc);
}

static int __init pl011_early_console_setup(struct earlycon_device *device,
					    const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = pl011_early_write;
	return 0;
}
EARLYCON_DECLARE(pl011, pl011_early_console_setup);
2245
OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
2246

L
Linus Torvalds 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
#else
#define AMBA_CONSOLE	NULL
#endif

static struct uart_driver amba_reg = {
	.owner			= THIS_MODULE,
	.driver_name		= "ttyAMA",
	.dev_name		= "ttyAMA",
	.major			= SERIAL_AMBA_MAJOR,
	.minor			= SERIAL_AMBA_MINOR,
	.nr			= UART_NR,
	.cons			= AMBA_CONSOLE,
};

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static int pl011_probe_dt_alias(int index, struct device *dev)
{
	struct device_node *np;
	static bool seen_dev_with_alias = false;
	static bool seen_dev_without_alias = false;
	int ret = index;

	if (!IS_ENABLED(CONFIG_OF))
		return ret;

	np = dev->of_node;
	if (!np)
		return ret;

	ret = of_alias_get_id(np, "serial");
	if (IS_ERR_VALUE(ret)) {
		seen_dev_without_alias = true;
		ret = index;
	} else {
		seen_dev_with_alias = true;
		if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
			dev_warn(dev, "requested serial port %d  not available.\n", ret);
			ret = index;
		}
	}

	if (seen_dev_with_alias && seen_dev_without_alias)
		dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");

	return ret;
}

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
/* unregisters the driver also if no more ports are left */
static void pl011_unregister_port(struct uart_amba_port *uap)
{
	int i;
	bool busy = false;

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		if (amba_ports[i] == uap)
			amba_ports[i] = NULL;
		else if (amba_ports[i])
			busy = true;
	}
	pl011_dma_remove(uap);
	if (!busy)
		uart_unregister_driver(&amba_reg);
}

2310
static int pl011_find_free_port(void)
L
Linus Torvalds 已提交
2311
{
2312
	int i;
L
Linus Torvalds 已提交
2313 2314 2315

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
		if (amba_ports[i] == NULL)
2316
			return i;
L
Linus Torvalds 已提交
2317

2318 2319
	return -EBUSY;
}
L
Linus Torvalds 已提交
2320

2321 2322 2323 2324
static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
			    struct resource *mmiobase, int index)
{
	void __iomem *base;
2325

2326
	base = devm_ioremap_resource(dev, mmiobase);
2327 2328
	if (IS_ERR(base))
		return PTR_ERR(base);
L
Linus Torvalds 已提交
2329

2330
	index = pl011_probe_dt_alias(index, dev);
L
Linus Torvalds 已提交
2331

2332
	uap->old_cr = 0;
2333 2334
	uap->port.dev = dev;
	uap->port.mapbase = mmiobase->start;
L
Linus Torvalds 已提交
2335 2336
	uap->port.membase = base;
	uap->port.iotype = UPIO_MEM;
2337
	uap->port.fifosize = uap->fifosize;
L
Linus Torvalds 已提交
2338
	uap->port.flags = UPF_BOOT_AUTOCONF;
2339
	uap->port.line = index;
L
Linus Torvalds 已提交
2340

2341
	amba_ports[index] = uap;
2342

2343 2344
	return 0;
}
2345

2346 2347 2348
static int pl011_register_port(struct uart_amba_port *uap)
{
	int ret;
L
Linus Torvalds 已提交
2349

2350
	/* Ensure interrupts from this UART are masked and cleared */
2351 2352
	pl011_write(0, uap->port.membase, UART011_IMSC);
	pl011_write(0xffff, uap->port.membase, UART011_ICR);
2353 2354 2355 2356

	if (!amba_reg.state) {
		ret = uart_register_driver(&amba_reg);
		if (ret < 0) {
2357
			dev_err(uap->port.dev,
2358
				"Failed to register AMBA-PL011 driver\n");
2359 2360 2361 2362
			return ret;
		}
	}

L
Linus Torvalds 已提交
2363
	ret = uart_add_one_port(&amba_reg, &uap->port);
2364 2365
	if (ret)
		pl011_unregister_port(uap);
2366

L
Linus Torvalds 已提交
2367 2368 2369
	return ret;
}

2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = id->data;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->clk = devm_clk_get(&dev->dev, NULL);
	if (IS_ERR(uap->clk))
		return PTR_ERR(uap->clk);

	uap->vendor = vendor;
	uap->lcrh_rx = vendor->lcrh_rx;
	uap->lcrh_tx = vendor->lcrh_tx;
	uap->fifosize = vendor->get_fifosize(dev);
	uap->port.irq = dev->irq[0];
	uap->port.ops = &amba_pl011_pops;

	snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));

	ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
	if (ret)
		return ret;

	amba_set_drvdata(dev, uap);

	return pl011_register_port(uap);
}

L
Linus Torvalds 已提交
2407 2408 2409 2410 2411
static int pl011_remove(struct amba_device *dev)
{
	struct uart_amba_port *uap = amba_get_drvdata(dev);

	uart_remove_one_port(&amba_reg, &uap->port);
2412
	pl011_unregister_port(uap);
L
Linus Torvalds 已提交
2413 2414 2415
	return 0;
}

2416 2417
#ifdef CONFIG_PM_SLEEP
static int pl011_suspend(struct device *dev)
2418
{
2419
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2420 2421 2422 2423 2424 2425 2426

	if (!uap)
		return -EINVAL;

	return uart_suspend_port(&amba_reg, &uap->port);
}

2427
static int pl011_resume(struct device *dev)
2428
{
2429
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2430 2431 2432 2433 2434 2435 2436 2437

	if (!uap)
		return -EINVAL;

	return uart_resume_port(&amba_reg, &uap->port);
}
#endif

2438 2439
static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);

2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
static int sbsa_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct resource *r;
	int portnr, ret;
	int baudrate;

	/*
	 * Check the mandatory baud rate parameter in the DT node early
	 * so that we can easily exit with the error.
	 */
	if (pdev->dev.of_node) {
		struct device_node *np = pdev->dev.of_node;

		ret = of_property_read_u32(np, "current-speed", &baudrate);
		if (ret)
			return ret;
	} else {
		baudrate = 115200;
	}

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->vendor	= &vendor_sbsa;
	uap->fifosize	= 32;
	uap->port.irq	= platform_get_irq(pdev, 0);
	uap->port.ops	= &sbsa_uart_pops;
	uap->fixed_baud = baudrate;

	snprintf(uap->type, sizeof(uap->type), "SBSA");

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
}

static int sbsa_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}

static const struct of_device_id sbsa_uart_of_match[] = {
	{ .compatible = "arm,sbsa-uart", },
	{},
};
MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);

2504 2505 2506 2507 2508 2509
static const struct acpi_device_id sbsa_uart_acpi_match[] = {
	{ "ARMH0011", 0 },
	{},
};
MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);

2510 2511 2512 2513 2514 2515
static struct platform_driver arm_sbsa_uart_platform_driver = {
	.probe		= sbsa_uart_probe,
	.remove		= sbsa_uart_remove,
	.driver	= {
		.name	= "sbsa-uart",
		.of_match_table = of_match_ptr(sbsa_uart_of_match),
2516
		.acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
2517 2518 2519
	},
};

2520
static struct amba_id pl011_ids[] = {
L
Linus Torvalds 已提交
2521 2522 2523
	{
		.id	= 0x00041011,
		.mask	= 0x000fffff,
2524 2525 2526 2527 2528 2529
		.data	= &vendor_arm,
	},
	{
		.id	= 0x00380802,
		.mask	= 0x00ffffff,
		.data	= &vendor_st,
L
Linus Torvalds 已提交
2530 2531 2532 2533
	},
	{ 0, 0 },
};

2534 2535
MODULE_DEVICE_TABLE(amba, pl011_ids);

L
Linus Torvalds 已提交
2536 2537 2538
static struct amba_driver pl011_driver = {
	.drv = {
		.name	= "uart-pl011",
2539
		.pm	= &pl011_dev_pm_ops,
L
Linus Torvalds 已提交
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	},
	.id_table	= pl011_ids,
	.probe		= pl011_probe,
	.remove		= pl011_remove,
};

static int __init pl011_init(void)
{
	printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");

2550 2551
	if (platform_driver_register(&arm_sbsa_uart_platform_driver))
		pr_warn("could not register SBSA UART platform driver\n");
2552
	return amba_driver_register(&pl011_driver);
L
Linus Torvalds 已提交
2553 2554 2555 2556
}

static void __exit pl011_exit(void)
{
2557
	platform_driver_unregister(&arm_sbsa_uart_platform_driver);
L
Linus Torvalds 已提交
2558 2559 2560
	amba_driver_unregister(&pl011_driver);
}

2561 2562 2563 2564 2565
/*
 * While this can be a module, if builtin it's most likely the console
 * So let's leave module_exit but move module_init to an earlier place
 */
arch_initcall(pl011_init);
L
Linus Torvalds 已提交
2566 2567 2568 2569 2570
module_exit(pl011_exit);

MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
MODULE_DESCRIPTION("ARM AMBA serial port driver");
MODULE_LICENSE("GPL");