amba-pl011.c 69.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 *  Driver for AMBA serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Copyright 1999 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd.
8
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * This is a generic driver for ARM AMBA-type serial ports.  They
 * have a lot of 16550-like features, but are not register compatible.
 * Note that although they do have CTS, DCD and DSR inputs, they do
 * not have an RI input, nor do they have DTR or RTS outputs.  If
 * required, these have to be supplied via some other means (eg, GPIO)
 * and hooked into this driver.
 */

32

L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46
#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/device.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
47 48
#include <linux/amba/bus.h>
#include <linux/amba/serial.h>
49
#include <linux/clk.h>
50
#include <linux/slab.h>
51 52 53
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/scatterlist.h>
54
#include <linux/delay.h>
55
#include <linux/types.h>
56 57
#include <linux/of.h>
#include <linux/of_device.h>
58
#include <linux/pinctrl/consumer.h>
59
#include <linux/sizes.h>
60
#include <linux/io.h>
61
#include <linux/acpi.h>
L
Linus Torvalds 已提交
62 63 64 65 66 67 68 69 70

#define UART_NR			14

#define SERIAL_AMBA_MAJOR	204
#define SERIAL_AMBA_MINOR	64
#define SERIAL_AMBA_NR		UART_NR

#define AMBA_ISR_PASS_LIMIT	256

71 72
#define UART_DR_ERROR		(UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
#define UART_DUMMY_DR_RX	(1 << 16)
L
Linus Torvalds 已提交
73

74 75 76
/* There is by now at least one vendor with differing details, so handle it */
struct vendor_data {
	unsigned int		ifls;
77 78 79 80
	unsigned int		fr_busy;
	unsigned int		fr_dsr;
	unsigned int		fr_cts;
	unsigned int		fr_ri;
81 82
	unsigned int		lcrh_tx;
	unsigned int		lcrh_rx;
83
	u16			*reg_lut;
84
	bool			oversampling;
85
	bool			dma_threshold;
86
	bool			cts_event_workaround;
87
	bool			always_enabled;
88
	bool			fixed_options;
89

90
	unsigned int (*get_fifosize)(struct amba_device *dev);
91 92
};

93 94 95
/* Max address offset of register in use is 0x48 */
#define REG_NR		(0x48 >> 2)
#define IDX(x)		(x >> 2)
96
enum reg_idx {
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	REG_DR		= IDX(UART01x_DR),
	REG_RSR		= IDX(UART01x_RSR),
	REG_ST_DMAWM	= IDX(ST_UART011_DMAWM),
	REG_FR		= IDX(UART01x_FR),
	REG_ST_LCRH_RX  = IDX(ST_UART011_LCRH_RX),
	REG_ILPR	= IDX(UART01x_ILPR),
	REG_IBRD	= IDX(UART011_IBRD),
	REG_FBRD	= IDX(UART011_FBRD),
	REG_LCRH	= IDX(UART011_LCRH),
	REG_CR		= IDX(UART011_CR),
	REG_IFLS	= IDX(UART011_IFLS),
	REG_IMSC	= IDX(UART011_IMSC),
	REG_RIS		= IDX(UART011_RIS),
	REG_MIS		= IDX(UART011_MIS),
	REG_ICR		= IDX(UART011_ICR),
	REG_DMACR	= IDX(UART011_DMACR),
113 114
};

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static u16 arm_reg[] = {
	[REG_DR]		= UART01x_DR,
	[REG_RSR]		= UART01x_RSR,
	[REG_ST_DMAWM]		= ~0,
	[REG_FR]		= UART01x_FR,
	[REG_ST_LCRH_RX]	= ~0,
	[REG_ILPR]		= UART01x_ILPR,
	[REG_IBRD]		= UART011_IBRD,
	[REG_FBRD]		= UART011_FBRD,
	[REG_LCRH]		= UART011_LCRH,
	[REG_CR]		= UART011_CR,
	[REG_IFLS]		= UART011_IFLS,
	[REG_IMSC]		= UART011_IMSC,
	[REG_RIS]		= UART011_RIS,
	[REG_MIS]		= UART011_MIS,
	[REG_ICR]		= UART011_ICR,
	[REG_DMACR]		= UART011_DMACR,
};

134
#ifdef CONFIG_ARM_AMBA
135
static unsigned int get_fifosize_arm(struct amba_device *dev)
136
{
137
	return amba_rev(dev) < 3 ? 16 : 32;
138 139
}

140 141
static struct vendor_data vendor_arm = {
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
142 143 144 145
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
146 147
	.lcrh_tx		= REG_LCRH,
	.lcrh_rx		= REG_LCRH,
148
	.reg_lut		= arm_reg,
149
	.oversampling		= false,
150
	.dma_threshold		= false,
151
	.cts_event_workaround	= false,
152
	.always_enabled		= false,
153
	.fixed_options		= false,
154
	.get_fifosize		= get_fifosize_arm,
155
};
156
#endif
157

158
static struct vendor_data vendor_sbsa = {
159 160 161 162
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
163
	.reg_lut		= arm_reg,
164 165 166 167 168 169 170
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};

171
#ifdef CONFIG_ARM_AMBA
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
static u16 st_reg[] = {
	[REG_DR]		= UART01x_DR,
	[REG_RSR]		= UART01x_RSR,
	[REG_ST_DMAWM]		= ST_UART011_DMAWM,
	[REG_FR]		= UART01x_FR,
	[REG_ST_LCRH_RX]	= ST_UART011_LCRH_RX,
	[REG_ILPR]		= UART01x_ILPR,
	[REG_IBRD]		= UART011_IBRD,
	[REG_FBRD]		= UART011_FBRD,
	[REG_LCRH]		= UART011_LCRH,
	[REG_CR]		= UART011_CR,
	[REG_IFLS]		= UART011_IFLS,
	[REG_IMSC]		= UART011_IMSC,
	[REG_RIS]		= UART011_RIS,
	[REG_MIS]		= UART011_MIS,
	[REG_ICR]		= UART011_ICR,
	[REG_DMACR]		= UART011_DMACR,
};

191
static unsigned int get_fifosize_st(struct amba_device *dev)
192 193 194 195
{
	return 64;
}

196 197
static struct vendor_data vendor_st = {
	.ifls			= UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
198 199 200 201
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
202 203
	.lcrh_tx		= REG_LCRH,
	.lcrh_rx		= REG_ST_LCRH_RX,
204
	.reg_lut		= st_reg,
205
	.oversampling		= true,
206
	.dma_threshold		= true,
207
	.cts_event_workaround	= true,
208
	.always_enabled		= false,
209
	.fixed_options		= false,
210
	.get_fifosize		= get_fifosize_st,
L
Linus Torvalds 已提交
211
};
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
#endif

#ifdef CONFIG_SOC_ZX296702
static u16 zte_reg[] = {
	[REG_DR]		= ZX_UART01x_DR,
	[REG_RSR]		= UART01x_RSR,
	[REG_ST_DMAWM]		= ST_UART011_DMAWM,
	[REG_FR]		= ZX_UART01x_FR,
	[REG_ST_LCRH_RX]	= ST_UART011_LCRH_RX,
	[REG_ILPR]		= UART01x_ILPR,
	[REG_IBRD]		= UART011_IBRD,
	[REG_FBRD]		= UART011_FBRD,
	[REG_LCRH]		= ZX_UART011_LCRH_TX,
	[REG_CR]		= ZX_UART011_CR,
	[REG_IFLS]		= ZX_UART011_IFLS,
	[REG_IMSC]		= ZX_UART011_IMSC,
	[REG_RIS]		= ZX_UART011_RIS,
	[REG_MIS]		= ZX_UART011_MIS,
	[REG_ICR]		= ZX_UART011_ICR,
	[REG_DMACR]		= ZX_UART011_DMACR,
};

static struct vendor_data vendor_zte = {
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
	.fr_busy		= ZX_UART01x_FR_BUSY,
	.fr_dsr			= ZX_UART01x_FR_DSR,
	.fr_cts			= ZX_UART01x_FR_CTS,
	.fr_ri			= ZX_UART011_FR_RI,
	.lcrh_tx		= REG_LCRH,
	.lcrh_rx		= REG_ST_LCRH_RX,
	.reg_lut		= zte_reg,
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.fixed_options		= false,
};
#endif
L
Linus Torvalds 已提交
249

250
/* Deals with DMA transactions */
251 252 253 254 255 256 257 258 259 260 261 262 263 264

struct pl011_sgbuf {
	struct scatterlist sg;
	char *buf;
};

struct pl011_dmarx_data {
	struct dma_chan		*chan;
	struct completion	complete;
	bool			use_buf_b;
	struct pl011_sgbuf	sgbuf_a;
	struct pl011_sgbuf	sgbuf_b;
	dma_cookie_t		cookie;
	bool			running;
265 266 267 268 269 270
	struct timer_list	timer;
	unsigned int last_residue;
	unsigned long last_jiffies;
	bool auto_poll_rate;
	unsigned int poll_rate;
	unsigned int poll_timeout;
271 272
};

273 274 275 276 277 278 279
struct pl011_dmatx_data {
	struct dma_chan		*chan;
	struct scatterlist	sg;
	char			*buf;
	bool			queued;
};

280 281 282 283 284 285 286
/*
 * We wrap our port structure around the generic uart_port.
 */
struct uart_amba_port {
	struct uart_port	port;
	struct clk		*clk;
	const struct vendor_data *vendor;
287
	u16			*reg_lut;
288
	unsigned int		dmacr;		/* dma control reg */
289 290
	unsigned int		im;		/* interrupt mask */
	unsigned int		old_status;
291
	unsigned int		fifosize;	/* vendor-specific */
292 293 294 295
	unsigned int		fr_busy;        /* vendor-specific */
	unsigned int		fr_dsr;		/* vendor-specific */
	unsigned int		fr_cts;         /* vendor-specific */
	unsigned int		fr_ri;		/* vendor-specific */
296 297
	unsigned int		lcrh_tx;	/* vendor-specific */
	unsigned int		lcrh_rx;	/* vendor-specific */
298
	unsigned int		old_cr;		/* state during shutdown */
299
	bool			autorts;
300
	unsigned int		fixed_baud;	/* vendor-set fixed baud rate */
301
	char			type[12];
302 303
#ifdef CONFIG_DMA_ENGINE
	/* DMA stuff */
304 305 306
	bool			using_tx_dma;
	bool			using_rx_dma;
	struct pl011_dmarx_data dmarx;
307
	struct pl011_dmatx_data	dmatx;
308
	bool			dma_probed;
309 310 311
#endif
};

312 313 314 315 316
static bool is_implemented(struct uart_amba_port *uap, unsigned int reg)
{
	return uap->reg_lut[reg] != (u16)~0;
}

317 318 319
static unsigned int pl011_readw(struct uart_amba_port *uap, int index)
{
	WARN_ON(index > REG_NR);
320
	return readw_relaxed(uap->port.membase + uap->reg_lut[index]);
321 322 323 324 325
}

static void pl011_writew(struct uart_amba_port *uap, int val, int index)
{
	WARN_ON(index > REG_NR);
326
	writew_relaxed(val, uap->port.membase + uap->reg_lut[index]);
327 328 329 330 331
}

static void pl011_writeb(struct uart_amba_port *uap, u8 val, int index)
{
	WARN_ON(index > REG_NR);
332
	writeb_relaxed(val, uap->port.membase + uap->reg_lut[index]);
333 334
}

335 336 337 338 339 340 341 342 343 344 345 346
/*
 * Reads up to 256 characters from the FIFO or until it's empty and
 * inserts them into the TTY layer. Returns the number of characters
 * read from the FIFO.
 */
static int pl011_fifo_to_tty(struct uart_amba_port *uap)
{
	u16 status, ch;
	unsigned int flag, max_count = 256;
	int fifotaken = 0;

	while (max_count--) {
347
		status = pl011_readw(uap, REG_FR);
348 349 350 351
		if (status & UART01x_FR_RXFE)
			break;

		/* Take chars from the FIFO and update status */
352
		ch = pl011_readw(uap, REG_DR) |
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
			UART_DUMMY_DR_RX;
		flag = TTY_NORMAL;
		uap->port.icount.rx++;
		fifotaken++;

		if (unlikely(ch & UART_DR_ERROR)) {
			if (ch & UART011_DR_BE) {
				ch &= ~(UART011_DR_FE | UART011_DR_PE);
				uap->port.icount.brk++;
				if (uart_handle_break(&uap->port))
					continue;
			} else if (ch & UART011_DR_PE)
				uap->port.icount.parity++;
			else if (ch & UART011_DR_FE)
				uap->port.icount.frame++;
			if (ch & UART011_DR_OE)
				uap->port.icount.overrun++;

			ch &= uap->port.read_status_mask;

			if (ch & UART011_DR_BE)
				flag = TTY_BREAK;
			else if (ch & UART011_DR_PE)
				flag = TTY_PARITY;
			else if (ch & UART011_DR_FE)
				flag = TTY_FRAME;
		}

		if (uart_handle_sysrq_char(&uap->port, ch & 255))
			continue;

		uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
	}

	return fifotaken;
}


391 392 393 394 395 396 397 398 399
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE

#define PL011_DMA_BUFFER_SIZE PAGE_SIZE

400 401 402
static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
403 404 405 406
	dma_addr_t dma_addr;

	sg->buf = dma_alloc_coherent(chan->device->dev,
		PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
407 408 409
	if (!sg->buf)
		return -ENOMEM;

410 411 412 413
	sg_init_table(&sg->sg, 1);
	sg_set_page(&sg->sg, phys_to_page(dma_addr),
		PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
	sg_dma_address(&sg->sg) = dma_addr;
414
	sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
415 416 417 418 419 420 421 422

	return 0;
}

static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
	if (sg->buf) {
423 424 425
		dma_free_coherent(chan->device->dev,
			PL011_DMA_BUFFER_SIZE, sg->buf,
			sg_dma_address(&sg->sg));
426 427 428
	}
}

429
static void pl011_dma_probe(struct uart_amba_port *uap)
430 431
{
	/* DMA is the sole user of the platform data right now */
J
Jingoo Han 已提交
432
	struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
433
	struct device *dev = uap->port.dev;
434
	struct dma_slave_config tx_conf = {
435
		.dst_addr = uap->port.mapbase + uap->reg_lut[REG_DR],
436
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
437
		.direction = DMA_MEM_TO_DEV,
438
		.dst_maxburst = uap->fifosize >> 1,
439
		.device_fc = false,
440 441 442 443
	};
	struct dma_chan *chan;
	dma_cap_mask_t mask;

444 445 446 447 448 449 450
	uap->dma_probed = true;
	chan = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) == -EPROBE_DEFER) {
			uap->dma_probed = false;
			return;
		}
451

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
		/* We need platform data */
		if (!plat || !plat->dma_filter) {
			dev_info(uap->port.dev, "no DMA platform data\n");
			return;
		}

		/* Try to acquire a generic DMA engine slave TX channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

		chan = dma_request_channel(mask, plat->dma_filter,
						plat->dma_tx_param);
		if (!chan) {
			dev_err(uap->port.dev, "no TX DMA channel!\n");
			return;
		}
468 469 470 471 472 473 474
	}

	dmaengine_slave_config(chan, &tx_conf);
	uap->dmatx.chan = chan;

	dev_info(uap->port.dev, "DMA channel TX %s\n",
		 dma_chan_name(uap->dmatx.chan));
475 476

	/* Optionally make use of an RX channel as well */
477
	chan = dma_request_slave_channel(dev, "rx");
478

479 480 481 482 483 484 485 486 487 488
	if (!chan && plat->dma_rx_param) {
		chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);

		if (!chan) {
			dev_err(uap->port.dev, "no RX DMA channel!\n");
			return;
		}
	}

	if (chan) {
489
		struct dma_slave_config rx_conf = {
490
			.src_addr = uap->port.mapbase + uap->reg_lut[REG_DR],
491
			.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
492
			.direction = DMA_DEV_TO_MEM,
493
			.src_maxburst = uap->fifosize >> 2,
494
			.device_fc = false,
495
		};
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
		struct dma_slave_caps caps;

		/*
		 * Some DMA controllers provide information on their capabilities.
		 * If the controller does, check for suitable residue processing
		 * otherwise assime all is well.
		 */
		if (0 == dma_get_slave_caps(chan, &caps)) {
			if (caps.residue_granularity ==
					DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
				dma_release_channel(chan);
				dev_info(uap->port.dev,
					"RX DMA disabled - no residue processing\n");
				return;
			}
		}
512 513 514
		dmaengine_slave_config(chan, &rx_conf);
		uap->dmarx.chan = chan;

515
		uap->dmarx.auto_poll_rate = false;
516
		if (plat && plat->dma_rx_poll_enable) {
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
			/* Set poll rate if specified. */
			if (plat->dma_rx_poll_rate) {
				uap->dmarx.auto_poll_rate = false;
				uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
			} else {
				/*
				 * 100 ms defaults to poll rate if not
				 * specified. This will be adjusted with
				 * the baud rate at set_termios.
				 */
				uap->dmarx.auto_poll_rate = true;
				uap->dmarx.poll_rate =  100;
			}
			/* 3 secs defaults poll_timeout if not specified. */
			if (plat->dma_rx_poll_timeout)
				uap->dmarx.poll_timeout =
					plat->dma_rx_poll_timeout;
			else
				uap->dmarx.poll_timeout = 3000;
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
		} else if (!plat && dev->of_node) {
			uap->dmarx.auto_poll_rate = of_property_read_bool(
						dev->of_node, "auto-poll");
			if (uap->dmarx.auto_poll_rate) {
				u32 x;

				if (0 == of_property_read_u32(dev->of_node,
						"poll-rate-ms", &x))
					uap->dmarx.poll_rate = x;
				else
					uap->dmarx.poll_rate = 100;
				if (0 == of_property_read_u32(dev->of_node,
						"poll-timeout-ms", &x))
					uap->dmarx.poll_timeout = x;
				else
					uap->dmarx.poll_timeout = 3000;
			}
		}
554 555 556
		dev_info(uap->port.dev, "DMA channel RX %s\n",
			 dma_chan_name(uap->dmarx.chan));
	}
557 558 559 560 561 562
}

static void pl011_dma_remove(struct uart_amba_port *uap)
{
	if (uap->dmatx.chan)
		dma_release_channel(uap->dmatx.chan);
563 564
	if (uap->dmarx.chan)
		dma_release_channel(uap->dmarx.chan);
565 566
}

567
/* Forward declare these for the refill routine */
568
static int pl011_dma_tx_refill(struct uart_amba_port *uap);
569
static void pl011_start_tx_pio(struct uart_amba_port *uap);
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588

/*
 * The current DMA TX buffer has been sent.
 * Try to queue up another DMA buffer.
 */
static void pl011_dma_tx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	unsigned long flags;
	u16 dmacr;

	spin_lock_irqsave(&uap->port.lock, flags);
	if (uap->dmatx.queued)
		dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
			     DMA_TO_DEVICE);

	dmacr = uap->dmacr;
	uap->dmacr = dmacr & ~UART011_TXDMAE;
589
	pl011_writew(uap, uap->dmacr, REG_DMACR);
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606

	/*
	 * If TX DMA was disabled, it means that we've stopped the DMA for
	 * some reason (eg, XOFF received, or we want to send an X-char.)
	 *
	 * Note: we need to be careful here of a potential race between DMA
	 * and the rest of the driver - if the driver disables TX DMA while
	 * a TX buffer completing, we must update the tx queued status to
	 * get further refills (hence we check dmacr).
	 */
	if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
	    uart_circ_empty(&uap->port.state->xmit)) {
		uap->dmatx.queued = false;
		spin_unlock_irqrestore(&uap->port.lock, flags);
		return;
	}

607
	if (pl011_dma_tx_refill(uap) <= 0)
608 609 610 611
		/*
		 * We didn't queue a DMA buffer for some reason, but we
		 * have data pending to be sent.  Re-enable the TX IRQ.
		 */
612 613
		pl011_start_tx_pio(uap);

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

/*
 * Try to refill the TX DMA buffer.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   1 if we queued up a TX DMA buffer.
 *   0 if we didn't want to handle this by DMA
 *  <0 on error
 */
static int pl011_dma_tx_refill(struct uart_amba_port *uap)
{
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	struct dma_chan *chan = dmatx->chan;
	struct dma_device *dma_dev = chan->device;
	struct dma_async_tx_descriptor *desc;
	struct circ_buf *xmit = &uap->port.state->xmit;
	unsigned int count;

	/*
	 * Try to avoid the overhead involved in using DMA if the
	 * transaction fits in the first half of the FIFO, by using
	 * the standard interrupt handling.  This ensures that we
	 * issue a uart_write_wakeup() at the appropriate time.
	 */
	count = uart_circ_chars_pending(xmit);
	if (count < (uap->fifosize >> 1)) {
		uap->dmatx.queued = false;
		return 0;
	}

	/*
	 * Bodge: don't send the last character by DMA, as this
	 * will prevent XON from notifying us to restart DMA.
	 */
	count -= 1;

	/* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
	if (count > PL011_DMA_BUFFER_SIZE)
		count = PL011_DMA_BUFFER_SIZE;

	if (xmit->tail < xmit->head)
		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
	else {
		size_t first = UART_XMIT_SIZE - xmit->tail;
660 661 662 663 664
		size_t second;

		if (first > count)
			first = count;
		second = count - first;
665 666 667 668 669 670 671 672 673 674 675 676 677 678

		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
		if (second)
			memcpy(&dmatx->buf[first], &xmit->buf[0], second);
	}

	dmatx->sg.length = count;

	if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
		uap->dmatx.queued = false;
		dev_dbg(uap->port.dev, "unable to map TX DMA\n");
		return -EBUSY;
	}

679
	desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		/*
		 * If DMA cannot be used right now, we complete this
		 * transaction via IRQ and let the TTY layer retry.
		 */
		dev_dbg(uap->port.dev, "TX DMA busy\n");
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_tx_callback;
	desc->callback_param = uap;

	/* All errors should happen at prepare time */
	dmaengine_submit(desc);

	/* Fire the DMA transaction */
	dma_dev->device_issue_pending(chan);

	uap->dmacr |= UART011_TXDMAE;
703
	pl011_writew(uap, uap->dmacr, REG_DMACR);
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
	uap->dmatx.queued = true;

	/*
	 * Now we know that DMA will fire, so advance the ring buffer
	 * with the stuff we just dispatched.
	 */
	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
	uap->port.icount.tx += count;

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

	return 1;
}

/*
 * We received a transmit interrupt without a pending X-char but with
 * pending characters.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want to use PIO to transmit
 *   true if we queued a DMA buffer
 */
static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
729
	if (!uap->using_tx_dma)
730 731 732 733 734 735 736 737 738
		return false;

	/*
	 * If we already have a TX buffer queued, but received a
	 * TX interrupt, it will be because we've just sent an X-char.
	 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
	 */
	if (uap->dmatx.queued) {
		uap->dmacr |= UART011_TXDMAE;
739
		pl011_writew(uap, uap->dmacr, REG_DMACR);
740
		uap->im &= ~UART011_TXIM;
741
		pl011_writew(uap, uap->im, REG_IMSC);
742 743 744 745 746
		return true;
	}

	/*
	 * We don't have a TX buffer queued, so try to queue one.
L
Lucas De Marchi 已提交
747
	 * If we successfully queued a buffer, mask the TX IRQ.
748 749 750
	 */
	if (pl011_dma_tx_refill(uap) > 0) {
		uap->im &= ~UART011_TXIM;
751
		pl011_writew(uap, uap->im, REG_IMSC);
752 753 754 755 756 757 758 759 760 761 762 763 764
		return true;
	}
	return false;
}

/*
 * Stop the DMA transmit (eg, due to received XOFF).
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
	if (uap->dmatx.queued) {
		uap->dmacr &= ~UART011_TXDMAE;
765
		pl011_writew(uap, uap->dmacr, REG_DMACR);
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
	}
}

/*
 * Try to start a DMA transmit, or in the case of an XON/OFF
 * character queued for send, try to get that character out ASAP.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want the TX IRQ to be enabled
 *   true if we have a buffer queued
 */
static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	u16 dmacr;

781
	if (!uap->using_tx_dma)
782 783 784 785 786 787 788 789 790
		return false;

	if (!uap->port.x_char) {
		/* no X-char, try to push chars out in DMA mode */
		bool ret = true;

		if (!uap->dmatx.queued) {
			if (pl011_dma_tx_refill(uap) > 0) {
				uap->im &= ~UART011_TXIM;
791
				pl011_writew(uap, uap->im, REG_IMSC);
792
			} else
793 794 795
				ret = false;
		} else if (!(uap->dmacr & UART011_TXDMAE)) {
			uap->dmacr |= UART011_TXDMAE;
796
			pl011_writew(uap, uap->dmacr, REG_DMACR);
797 798 799 800 801 802 803 804 805 806
		}
		return ret;
	}

	/*
	 * We have an X-char to send.  Disable DMA to prevent it loading
	 * the TX fifo, and then see if we can stuff it into the FIFO.
	 */
	dmacr = uap->dmacr;
	uap->dmacr &= ~UART011_TXDMAE;
807
	pl011_writew(uap, uap->dmacr, REG_DMACR);
808

809
	if (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF) {
810 811 812 813 814 815 816 817
		/*
		 * No space in the FIFO, so enable the transmit interrupt
		 * so we know when there is space.  Note that once we've
		 * loaded the character, we should just re-enable DMA.
		 */
		return false;
	}

818
	pl011_writew(uap, uap->port.x_char, REG_DR);
819 820 821 822 823
	uap->port.icount.tx++;
	uap->port.x_char = 0;

	/* Success - restore the DMA state */
	uap->dmacr = dmacr;
824
	pl011_writew(uap, dmacr, REG_DMACR);
825 826 827 828 829 830 831 832 833

	return true;
}

/*
 * Flush the transmit buffer.
 * Locking: called with port lock held and IRQs disabled.
 */
static void pl011_dma_flush_buffer(struct uart_port *port)
834 835
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
836
{
837 838
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
839

840
	if (!uap->using_tx_dma)
841 842 843 844 845 846 847 848 849 850 851
		return;

	/* Avoid deadlock with the DMA engine callback */
	spin_unlock(&uap->port.lock);
	dmaengine_terminate_all(uap->dmatx.chan);
	spin_lock(&uap->port.lock);
	if (uap->dmatx.queued) {
		dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
			     DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		uap->dmacr &= ~UART011_TXDMAE;
852
		pl011_writew(uap, uap->dmacr, REG_DMACR);
853 854 855
	}
}

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
static void pl011_dma_rx_callback(void *data);

static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	struct dma_chan *rxchan = uap->dmarx.chan;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_async_tx_descriptor *desc;
	struct pl011_sgbuf *sgbuf;

	if (!rxchan)
		return -EIO;

	/* Start the RX DMA job */
	sgbuf = uap->dmarx.use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
871
	desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
872
					DMA_DEV_TO_MEM,
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	/*
	 * If the DMA engine is busy and cannot prepare a
	 * channel, no big deal, the driver will fall back
	 * to interrupt mode as a result of this error code.
	 */
	if (!desc) {
		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_rx_callback;
	desc->callback_param = uap;
	dmarx->cookie = dmaengine_submit(desc);
	dma_async_issue_pending(rxchan);

	uap->dmacr |= UART011_RXDMAE;
892
	pl011_writew(uap, uap->dmacr, REG_DMACR);
893 894 895
	uap->dmarx.running = true;

	uap->im &= ~UART011_RXIM;
896
	pl011_writew(uap, uap->im, REG_IMSC);
897 898 899 900 901 902 903 904 905 906 907 908 909

	return 0;
}

/*
 * This is called when either the DMA job is complete, or
 * the FIFO timeout interrupt occurred. This must be called
 * with the port spinlock uap->port.lock held.
 */
static void pl011_dma_rx_chars(struct uart_amba_port *uap,
			       u32 pending, bool use_buf_b,
			       bool readfifo)
{
J
Jiri Slaby 已提交
910
	struct tty_port *port = &uap->port.state->port;
911 912 913 914 915
	struct pl011_sgbuf *sgbuf = use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	int dma_count = 0;
	u32 fifotaken = 0; /* only used for vdbg() */

916 917 918 919 920 921 922 923 924 925 926 927
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	int dmataken = 0;

	if (uap->dmarx.poll_rate) {
		/* The data can be taken by polling */
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		/* Recalculate the pending size */
		if (pending >= dmataken)
			pending -= dmataken;
	}

	/* Pick the remain data from the DMA */
928 929 930 931 932 933 934
	if (pending) {

		/*
		 * First take all chars in the DMA pipe, then look in the FIFO.
		 * Note that tty_insert_flip_buf() tries to take as many chars
		 * as it can.
		 */
935 936
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				pending);
937 938 939 940 941 942 943

		uap->port.icount.rx += dma_count;
		if (dma_count < pending)
			dev_warn(uap->port.dev,
				 "couldn't insert all characters (TTY is full?)\n");
	}

944 945 946 947
	/* Reset the last_residue for Rx DMA poll */
	if (uap->dmarx.poll_rate)
		dmarx->last_residue = sgbuf->sg.length;

948 949 950 951 952 953
	/*
	 * Only continue with trying to read the FIFO if all DMA chars have
	 * been taken first.
	 */
	if (dma_count == pending && readfifo) {
		/* Clear any error flags */
954 955 956
		pl011_writew(uap,
			     UART011_OEIS | UART011_BEIS | UART011_PEIS
			     | UART011_FEIS, REG_ICR);
957 958 959

		/*
		 * If we read all the DMA'd characters, and we had an
960 961 962 963 964 965 966 967
		 * incomplete buffer, that could be due to an rx error, or
		 * maybe we just timed out. Read any pending chars and check
		 * the error status.
		 *
		 * Error conditions will only occur in the FIFO, these will
		 * trigger an immediate interrupt and stop the DMA job, so we
		 * will always find the error in the FIFO, never in the DMA
		 * buffer.
968
		 */
969
		fifotaken = pl011_fifo_to_tty(uap);
970 971 972 973 974 975
	}

	spin_unlock(&uap->port.lock);
	dev_vdbg(uap->port.dev,
		 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
		 dma_count, fifotaken);
J
Jiri Slaby 已提交
976
	tty_flip_buffer_push(port);
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	spin_lock(&uap->port.lock);
}

static void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = dmarx->chan;
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
	enum dma_status dmastat;

	/*
	 * Pause the transfer so we can trust the current counter,
	 * do this before we pause the PL011 block, else we may
	 * overflow the FIFO.
	 */
	if (dmaengine_pause(rxchan))
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");
	dmastat = rxchan->device->device_tx_status(rxchan,
						   dmarx->cookie, &state);
	if (dmastat != DMA_PAUSED)
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");

	/* Disable RX DMA - incoming data will wait in the FIFO */
	uap->dmacr &= ~UART011_RXDMAE;
1004
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	uap->dmarx.running = false;

	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

	/*
	 * This will take the chars we have so far and insert
	 * into the framework.
	 */
	pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);

	/* Switch buffer & re-trigger DMA job */
	dmarx->use_buf_b = !dmarx->use_buf_b;
	if (pl011_dma_rx_trigger_dma(uap)) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
1024
		pl011_writew(uap, uap->im, REG_IMSC);
1025 1026 1027 1028 1029 1030 1031
	}
}

static void pl011_dma_rx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
1032
	struct dma_chan *rxchan = dmarx->chan;
1033
	bool lastbuf = dmarx->use_buf_b;
1034 1035 1036 1037
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	int ret;

	/*
	 * This completion interrupt occurs typically when the
	 * RX buffer is totally stuffed but no timeout has yet
	 * occurred. When that happens, we just want the RX
	 * routine to flush out the secondary DMA buffer while
	 * we immediately trigger the next DMA job.
	 */
	spin_lock_irq(&uap->port.lock);
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	/*
	 * Rx data can be taken by the UART interrupts during
	 * the DMA irq handler. So we check the residue here.
	 */
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

1058 1059 1060 1061
	uap->dmarx.running = false;
	dmarx->use_buf_b = !lastbuf;
	ret = pl011_dma_rx_trigger_dma(uap);

1062
	pl011_dma_rx_chars(uap, pending, lastbuf, false);
1063 1064 1065 1066 1067 1068 1069 1070 1071
	spin_unlock_irq(&uap->port.lock);
	/*
	 * Do this check after we picked the DMA chars so we don't
	 * get some IRQ immediately from RX.
	 */
	if (ret) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
1072
		pl011_writew(uap, uap->im, REG_IMSC);
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	}
}

/*
 * Stop accepting received characters, when we're shutting down or
 * suspending this port.
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
	/* FIXME.  Just disable the DMA enable */
	uap->dmacr &= ~UART011_RXDMAE;
1085
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1086
}
1087

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
/*
 * Timer handler for Rx DMA polling.
 * Every polling, It checks the residue in the dma buffer and transfer
 * data to the tty. Also, last_residue is updated for the next polling.
 */
static void pl011_dma_rx_poll(unsigned long args)
{
	struct uart_amba_port *uap = (struct uart_amba_port *)args;
	struct tty_port *port = &uap->port.state->port;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = uap->dmarx.chan;
	unsigned long flags = 0;
	unsigned int dmataken = 0;
	unsigned int size = 0;
	struct pl011_sgbuf *sgbuf;
	int dma_count;
	struct dma_tx_state state;

	sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	if (likely(state.residue < dmarx->last_residue)) {
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		size = dmarx->last_residue - state.residue;
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				size);
		if (dma_count == size)
			dmarx->last_residue =  state.residue;
		dmarx->last_jiffies = jiffies;
	}
	tty_flip_buffer_push(port);

	/*
	 * If no data is received in poll_timeout, the driver will fall back
	 * to interrupt mode. We will retrigger DMA at the first interrupt.
	 */
	if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
			> uap->dmarx.poll_timeout) {

		spin_lock_irqsave(&uap->port.lock, flags);
		pl011_dma_rx_stop(uap);
1128
		uap->im |= UART011_RXIM;
1129
		pl011_writew(uap, uap->im, REG_IMSC);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
		spin_unlock_irqrestore(&uap->port.lock, flags);

		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		del_timer(&uap->dmarx.timer);
	} else {
		mod_timer(&uap->dmarx.timer,
			jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
	}
}

1141 1142
static void pl011_dma_startup(struct uart_amba_port *uap)
{
1143 1144
	int ret;

1145 1146 1147
	if (!uap->dma_probed)
		pl011_dma_probe(uap);

1148 1149 1150
	if (!uap->dmatx.chan)
		return;

1151
	uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
	if (!uap->dmatx.buf) {
		dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
		uap->port.fifosize = uap->fifosize;
		return;
	}

	sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);

	/* The DMA buffer is now the FIFO the TTY subsystem can use */
	uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	uap->using_tx_dma = true;

	if (!uap->dmarx.chan)
		goto skip_rx;

	/* Allocate and map DMA RX buffers */
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer A", ret);
		goto skip_rx;
	}
1175

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer B", ret);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
				 DMA_FROM_DEVICE);
		goto skip_rx;
	}

	uap->using_rx_dma = true;
1187

1188
skip_rx:
1189 1190
	/* Turn on DMA error (RX/TX will be enabled on demand) */
	uap->dmacr |= UART011_DMAONERR;
1191
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1192 1193 1194 1195 1196 1197 1198

	/*
	 * ST Micro variants has some specific dma burst threshold
	 * compensation. Set this to 16 bytes, so burst will only
	 * be issued above/below 16 bytes.
	 */
	if (uap->vendor->dma_threshold)
1199 1200 1201
		pl011_writew(uap,
			     ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
			     REG_ST_DMAWM);
1202 1203 1204 1205 1206

	if (uap->using_rx_dma) {
		if (pl011_dma_rx_trigger_dma(uap))
			dev_dbg(uap->port.dev, "could not trigger initial "
				"RX DMA job, fall back to interrupt mode\n");
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
		if (uap->dmarx.poll_rate) {
			init_timer(&(uap->dmarx.timer));
			uap->dmarx.timer.function = pl011_dma_rx_poll;
			uap->dmarx.timer.data = (unsigned long)uap;
			mod_timer(&uap->dmarx.timer,
				jiffies +
				msecs_to_jiffies(uap->dmarx.poll_rate));
			uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
			uap->dmarx.last_jiffies = jiffies;
		}
1217
	}
1218 1219 1220 1221
}

static void pl011_dma_shutdown(struct uart_amba_port *uap)
{
1222
	if (!(uap->using_tx_dma || uap->using_rx_dma))
1223 1224 1225
		return;

	/* Disable RX and TX DMA */
1226
	while (pl011_readw(uap, REG_FR) & uap->fr_busy)
1227 1228 1229 1230
		barrier();

	spin_lock_irq(&uap->port.lock);
	uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1231
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1232 1233
	spin_unlock_irq(&uap->port.lock);

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	if (uap->using_tx_dma) {
		/* In theory, this should already be done by pl011_dma_flush_buffer */
		dmaengine_terminate_all(uap->dmatx.chan);
		if (uap->dmatx.queued) {
			dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
				     DMA_TO_DEVICE);
			uap->dmatx.queued = false;
		}

		kfree(uap->dmatx.buf);
		uap->using_tx_dma = false;
1245 1246
	}

1247 1248 1249 1250 1251
	if (uap->using_rx_dma) {
		dmaengine_terminate_all(uap->dmarx.chan);
		/* Clean up the RX DMA */
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
1252 1253
		if (uap->dmarx.poll_rate)
			del_timer_sync(&uap->dmarx.timer);
1254 1255 1256
		uap->using_rx_dma = false;
	}
}
1257

1258 1259 1260
static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return uap->using_rx_dma;
1261 1262
}

1263 1264 1265 1266 1267
static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return uap->using_rx_dma && uap->dmarx.running;
}

1268 1269
#else
/* Blank functions if the DMA engine is not available */
1270
static inline void pl011_dma_probe(struct uart_amba_port *uap)
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
{
}

static inline void pl011_dma_remove(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_startup(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
	return false;
}

static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	return false;
}

1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
}

static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	return -EIO;
}

static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return false;
}

static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return false;
}

1323 1324 1325
#define pl011_dma_flush_buffer	NULL
#endif

1326
static void pl011_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1327
{
1328 1329
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1330 1331

	uap->im &= ~UART011_TXIM;
1332
	pl011_writew(uap, uap->im, REG_IMSC);
1333
	pl011_dma_tx_stop(uap);
L
Linus Torvalds 已提交
1334 1335
}

1336
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
1337 1338 1339 1340 1341

/* Start TX with programmed I/O only (no DMA) */
static void pl011_start_tx_pio(struct uart_amba_port *uap)
{
	uap->im |= UART011_TXIM;
1342
	pl011_writew(uap, uap->im, REG_IMSC);
1343
	pl011_tx_chars(uap, false);
1344 1345
}

1346
static void pl011_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1347
{
1348 1349
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1350

1351 1352
	if (!pl011_dma_tx_start(uap))
		pl011_start_tx_pio(uap);
L
Linus Torvalds 已提交
1353 1354 1355 1356
}

static void pl011_stop_rx(struct uart_port *port)
{
1357 1358
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1359 1360 1361

	uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
		     UART011_PEIM|UART011_BEIM|UART011_OEIM);
1362
	pl011_writew(uap, uap->im, REG_IMSC);
1363 1364

	pl011_dma_rx_stop(uap);
L
Linus Torvalds 已提交
1365 1366 1367 1368
}

static void pl011_enable_ms(struct uart_port *port)
{
1369 1370
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1371 1372

	uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1373
	pl011_writew(uap, uap->im, REG_IMSC);
L
Linus Torvalds 已提交
1374 1375
}

1376
static void pl011_rx_chars(struct uart_amba_port *uap)
1377 1378
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
L
Linus Torvalds 已提交
1379
{
1380
	pl011_fifo_to_tty(uap);
L
Linus Torvalds 已提交
1381

1382
	spin_unlock(&uap->port.lock);
J
Jiri Slaby 已提交
1383
	tty_flip_buffer_push(&uap->port.state->port);
1384 1385 1386 1387 1388 1389 1390 1391 1392
	/*
	 * If we were temporarily out of DMA mode for a while,
	 * attempt to switch back to DMA mode again.
	 */
	if (pl011_dma_rx_available(uap)) {
		if (pl011_dma_rx_trigger_dma(uap)) {
			dev_dbg(uap->port.dev, "could not trigger RX DMA job "
				"fall back to interrupt mode again\n");
			uap->im |= UART011_RXIM;
1393
			pl011_writew(uap, uap->im, REG_IMSC);
1394
		} else {
1395
#ifdef CONFIG_DMA_ENGINE
1396 1397 1398 1399 1400 1401 1402 1403
			/* Start Rx DMA poll */
			if (uap->dmarx.poll_rate) {
				uap->dmarx.last_jiffies = jiffies;
				uap->dmarx.last_residue	= PL011_DMA_BUFFER_SIZE;
				mod_timer(&uap->dmarx.timer,
					jiffies +
					msecs_to_jiffies(uap->dmarx.poll_rate));
			}
1404
#endif
1405
		}
1406
	}
1407
	spin_lock(&uap->port.lock);
L
Linus Torvalds 已提交
1408 1409
}

1410 1411
static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
			  bool from_irq)
1412
{
1413
	if (unlikely(!from_irq) &&
1414
	    pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
1415 1416
		return false; /* unable to transmit character */

1417
	pl011_writew(uap, c, REG_DR);
1418 1419
	uap->port.icount.tx++;

1420
	return true;
1421 1422
}

1423
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
L
Linus Torvalds 已提交
1424
{
A
Alan Cox 已提交
1425
	struct circ_buf *xmit = &uap->port.state->xmit;
1426
	int count = uap->fifosize >> 1;
1427

L
Linus Torvalds 已提交
1428
	if (uap->port.x_char) {
1429 1430
		if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
			return;
L
Linus Torvalds 已提交
1431
		uap->port.x_char = 0;
1432
		--count;
L
Linus Torvalds 已提交
1433 1434
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
1435
		pl011_stop_tx(&uap->port);
1436
		return;
L
Linus Torvalds 已提交
1437 1438
	}

1439 1440
	/* If we are using DMA mode, try to send some characters. */
	if (pl011_dma_tx_irq(uap))
1441
		return;
1442

1443 1444
	do {
		if (likely(from_irq) && count-- == 0)
L
Linus Torvalds 已提交
1445
			break;
1446 1447 1448 1449 1450 1451

		if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
			break;

		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
	} while (!uart_circ_empty(xmit));
L
Linus Torvalds 已提交
1452 1453 1454 1455

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

1456
	if (uart_circ_empty(xmit))
1457
		pl011_stop_tx(&uap->port);
L
Linus Torvalds 已提交
1458 1459 1460 1461 1462 1463
}

static void pl011_modem_status(struct uart_amba_port *uap)
{
	unsigned int status, delta;

1464
	status = pl011_readw(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	delta = status ^ uap->old_status;
	uap->old_status = status;

	if (!delta)
		return;

	if (delta & UART01x_FR_DCD)
		uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);

1475
	if (delta & uap->fr_dsr)
L
Linus Torvalds 已提交
1476 1477
		uap->port.icount.dsr++;

1478 1479
	if (delta & uap->fr_cts)
		uart_handle_cts_change(&uap->port, status & uap->fr_cts);
L
Linus Torvalds 已提交
1480

1481
	wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
1482 1483
}

1484 1485 1486 1487 1488 1489 1490 1491
static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
{
	unsigned int dummy_read;

	if (!uap->vendor->cts_event_workaround)
		return;

	/* workaround to make sure that all bits are unlocked.. */
1492
	pl011_writew(uap, 0x00, REG_ICR);
1493 1494 1495 1496 1497 1498

	/*
	 * WA: introduce 26ns(1 uart clk) delay before W1C;
	 * single apb access will incur 2 pclk(133.12Mhz) delay,
	 * so add 2 dummy reads
	 */
1499 1500
	dummy_read = pl011_readw(uap, REG_ICR);
	dummy_read = pl011_readw(uap, REG_ICR);
1501 1502
}

1503
static irqreturn_t pl011_int(int irq, void *dev_id)
L
Linus Torvalds 已提交
1504 1505
{
	struct uart_amba_port *uap = dev_id;
1506
	unsigned long flags;
L
Linus Torvalds 已提交
1507
	unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1508
	u16 imsc;
L
Linus Torvalds 已提交
1509 1510
	int handled = 0;

1511
	spin_lock_irqsave(&uap->port.lock, flags);
1512 1513
	imsc = pl011_readw(uap, REG_IMSC);
	status = pl011_readw(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1514 1515
	if (status) {
		do {
1516
			check_apply_cts_event_workaround(uap);
1517 1518
			pl011_writew(uap, status & ~(UART011_TXIS|UART011_RTIS|
				     UART011_RXIS), REG_ICR);
L
Linus Torvalds 已提交
1519

1520 1521 1522 1523 1524 1525
			if (status & (UART011_RTIS|UART011_RXIS)) {
				if (pl011_dma_rx_running(uap))
					pl011_dma_rx_irq(uap);
				else
					pl011_rx_chars(uap);
			}
L
Linus Torvalds 已提交
1526 1527 1528
			if (status & (UART011_DSRMIS|UART011_DCDMIS|
				      UART011_CTSMIS|UART011_RIMIS))
				pl011_modem_status(uap);
1529 1530
			if (status & UART011_TXIS)
				pl011_tx_chars(uap, true);
L
Linus Torvalds 已提交
1531

1532
			if (pass_counter-- == 0)
L
Linus Torvalds 已提交
1533 1534
				break;

1535
			status = pl011_readw(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1536 1537 1538 1539
		} while (status != 0);
		handled = 1;
	}

1540
	spin_unlock_irqrestore(&uap->port.lock, flags);
L
Linus Torvalds 已提交
1541 1542 1543 1544

	return IRQ_RETVAL(handled);
}

1545
static unsigned int pl011_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1546
{
1547 1548
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1549
	unsigned int status = pl011_readw(uap, REG_FR);
1550
	return status & (uap->fr_busy|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
L
Linus Torvalds 已提交
1551 1552
}

1553
static unsigned int pl011_get_mctrl(struct uart_port *port)
L
Linus Torvalds 已提交
1554
{
1555 1556
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1557
	unsigned int result = 0;
1558
	unsigned int status = pl011_readw(uap, REG_FR);
L
Linus Torvalds 已提交
1559

J
Jiri Slaby 已提交
1560
#define TIOCMBIT(uartbit, tiocmbit)	\
L
Linus Torvalds 已提交
1561 1562 1563
	if (status & uartbit)		\
		result |= tiocmbit

J
Jiri Slaby 已提交
1564
	TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1565 1566 1567
	TIOCMBIT(uap->fr_dsr, TIOCM_DSR);
	TIOCMBIT(uap->fr_cts, TIOCM_CTS);
	TIOCMBIT(uap->fr_ri, TIOCM_RNG);
J
Jiri Slaby 已提交
1568
#undef TIOCMBIT
L
Linus Torvalds 已提交
1569 1570 1571 1572 1573
	return result;
}

static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
1574 1575
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1576 1577
	unsigned int cr;

1578
	cr = pl011_readw(uap, REG_CR);
L
Linus Torvalds 已提交
1579

J
Jiri Slaby 已提交
1580
#define	TIOCMBIT(tiocmbit, uartbit)		\
L
Linus Torvalds 已提交
1581 1582 1583 1584 1585
	if (mctrl & tiocmbit)		\
		cr |= uartbit;		\
	else				\
		cr &= ~uartbit

J
Jiri Slaby 已提交
1586 1587 1588 1589 1590
	TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
	TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
	TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
	TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
	TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
1591 1592 1593 1594 1595

	if (uap->autorts) {
		/* We need to disable auto-RTS if we want to turn RTS off */
		TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
	}
J
Jiri Slaby 已提交
1596
#undef TIOCMBIT
L
Linus Torvalds 已提交
1597

1598
	pl011_writew(uap, cr, REG_CR);
L
Linus Torvalds 已提交
1599 1600 1601 1602
}

static void pl011_break_ctl(struct uart_port *port, int break_state)
{
1603 1604
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1605 1606 1607 1608
	unsigned long flags;
	unsigned int lcr_h;

	spin_lock_irqsave(&uap->port.lock, flags);
1609
	lcr_h = pl011_readw(uap, uap->lcrh_tx);
L
Linus Torvalds 已提交
1610 1611 1612 1613
	if (break_state == -1)
		lcr_h |= UART01x_LCRH_BRK;
	else
		lcr_h &= ~UART01x_LCRH_BRK;
1614
	pl011_writew(uap, lcr_h, uap->lcrh_tx);
L
Linus Torvalds 已提交
1615 1616 1617
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

J
Jason Wessel 已提交
1618
#ifdef CONFIG_CONSOLE_POLL
1619 1620 1621

static void pl011_quiesce_irqs(struct uart_port *port)
{
1622 1623
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1624

1625
	pl011_writew(uap, pl011_readw(uap, REG_MIS), REG_ICR);
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	/*
	 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
	 * we simply mask it. start_tx() will unmask it.
	 *
	 * Note we can race with start_tx(), and if the race happens, the
	 * polling user might get another interrupt just after we clear it.
	 * But it should be OK and can happen even w/o the race, e.g.
	 * controller immediately got some new data and raised the IRQ.
	 *
	 * And whoever uses polling routines assumes that it manages the device
	 * (including tx queue), so we're also fine with start_tx()'s caller
	 * side.
	 */
1639
	pl011_writew(uap, pl011_readw(uap, REG_IMSC) & ~UART011_TXIM, REG_IMSC);
1640 1641
}

1642
static int pl011_get_poll_char(struct uart_port *port)
J
Jason Wessel 已提交
1643
{
1644 1645
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1646 1647
	unsigned int status;

1648 1649 1650 1651 1652 1653
	/*
	 * The caller might need IRQs lowered, e.g. if used with KDB NMI
	 * debugger.
	 */
	pl011_quiesce_irqs(port);

1654
	status = pl011_readw(uap, REG_FR);
1655 1656
	if (status & UART01x_FR_RXFE)
		return NO_POLL_CHAR;
J
Jason Wessel 已提交
1657

1658
	return pl011_readw(uap, REG_DR);
J
Jason Wessel 已提交
1659 1660
}

1661
static void pl011_put_poll_char(struct uart_port *port,
J
Jason Wessel 已提交
1662 1663
			 unsigned char ch)
{
1664 1665
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1666

1667
	while (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
J
Jason Wessel 已提交
1668 1669
		barrier();

1670
	pl011_writew(uap, ch, REG_DR);
J
Jason Wessel 已提交
1671 1672 1673 1674
}

#endif /* CONFIG_CONSOLE_POLL */

1675
static int pl011_hwinit(struct uart_port *port)
L
Linus Torvalds 已提交
1676
{
1677 1678
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1679 1680
	int retval;

1681
	/* Optionaly enable pins to be muxed in and configured */
1682
	pinctrl_pm_select_default_state(port->dev);
1683

L
Linus Torvalds 已提交
1684 1685 1686
	/*
	 * Try to enable the clock producer.
	 */
1687
	retval = clk_prepare_enable(uap->clk);
L
Linus Torvalds 已提交
1688
	if (retval)
1689
		return retval;
L
Linus Torvalds 已提交
1690 1691 1692

	uap->port.uartclk = clk_get_rate(uap->clk);

1693
	/* Clear pending error and receive interrupts */
1694 1695
	pl011_writew(uap, UART011_OEIS | UART011_BEIS | UART011_PEIS |
		     UART011_FEIS | UART011_RTIS | UART011_RXIS, REG_ICR);
1696

1697 1698 1699 1700
	/*
	 * Save interrupts enable mask, and enable RX interrupts in case if
	 * the interrupt is used for NMI entry.
	 */
1701 1702
	uap->im = pl011_readw(uap, REG_IMSC);
	pl011_writew(uap, UART011_RTIM | UART011_RXIM, REG_IMSC);
1703

J
Jingoo Han 已提交
1704
	if (dev_get_platdata(uap->port.dev)) {
1705 1706
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1707
		plat = dev_get_platdata(uap->port.dev);
1708 1709 1710 1711 1712 1713
		if (plat->init)
			plat->init();
	}
	return 0;
}

1714 1715
static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
{
1716
	pl011_writew(uap, lcr_h, uap->lcrh_rx);
1717
	if (is_implemented(uap, REG_ST_LCRH_RX)) {
1718 1719 1720 1721 1722 1723
		int i;
		/*
		 * Wait 10 PCLKs before writing LCRH_TX register,
		 * to get this delay write read only register 10 times
		 */
		for (i = 0; i < 10; ++i)
1724 1725
			pl011_writew(uap, 0xff, REG_MIS);
		pl011_writew(uap, lcr_h, uap->lcrh_tx);
1726 1727 1728
	}
}

1729 1730
static int pl011_allocate_irq(struct uart_amba_port *uap)
{
1731
	pl011_writew(uap, uap->im, REG_IMSC);
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745

	return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
}

/*
 * Enable interrupts, only timeouts when using DMA
 * if initial RX DMA job failed, start in interrupt mode
 * as well.
 */
static void pl011_enable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* Clear out any spuriously appearing RX interrupts */
1746
	pl011_writew(uap, UART011_RTIS | UART011_RXIS, REG_ICR);
1747 1748 1749
	uap->im = UART011_RTIM;
	if (!pl011_dma_rx_running(uap))
		uap->im |= UART011_RXIM;
1750
	pl011_writew(uap, uap->im, REG_IMSC);
1751 1752 1753
	spin_unlock_irq(&uap->port.lock);
}

1754 1755
static int pl011_startup(struct uart_port *port)
{
1756 1757
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1758
	unsigned int cr;
1759 1760 1761 1762 1763 1764
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		goto clk_dis;

1765
	retval = pl011_allocate_irq(uap);
L
Linus Torvalds 已提交
1766 1767 1768
	if (retval)
		goto clk_dis;

1769
	pl011_writew(uap, uap->vendor->ifls, REG_IFLS);
L
Linus Torvalds 已提交
1770

1771
	spin_lock_irq(&uap->port.lock);
1772

1773 1774 1775
	/* restore RTS and DTR */
	cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
	cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
1776
	pl011_writew(uap, cr, REG_CR);
L
Linus Torvalds 已提交
1777

1778 1779
	spin_unlock_irq(&uap->port.lock);

L
Linus Torvalds 已提交
1780 1781 1782
	/*
	 * initialise the old status of the modem signals
	 */
1783
	uap->old_status = pl011_readw(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1784

1785 1786 1787
	/* Startup DMA */
	pl011_dma_startup(uap);

1788
	pl011_enable_interrupts(uap);
L
Linus Torvalds 已提交
1789 1790 1791 1792

	return 0;

 clk_dis:
1793
	clk_disable_unprepare(uap->clk);
L
Linus Torvalds 已提交
1794 1795 1796
	return retval;
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
static int sbsa_uart_startup(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		return retval;

	retval = pl011_allocate_irq(uap);
	if (retval)
		return retval;

	/* The SBSA UART does not support any modem status lines. */
	uap->old_status = 0;

	pl011_enable_interrupts(uap);

	return 0;
}

1819 1820 1821
static void pl011_shutdown_channel(struct uart_amba_port *uap,
					unsigned int lcrh)
{
1822
	unsigned long val;
1823

1824 1825 1826
	val = pl011_readw(uap, lcrh);
	val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
	pl011_writew(uap, val, lcrh);
1827 1828
}

1829 1830 1831 1832 1833 1834
/*
 * disable the port. It should not disable RTS and DTR.
 * Also RTS and DTR state should be preserved to restore
 * it during startup().
 */
static void pl011_disable_uart(struct uart_amba_port *uap)
L
Linus Torvalds 已提交
1835
{
1836
	unsigned int cr;
L
Linus Torvalds 已提交
1837

1838
	uap->autorts = false;
1839
	spin_lock_irq(&uap->port.lock);
1840
	cr = pl011_readw(uap, REG_CR);
1841 1842 1843
	uap->old_cr = cr;
	cr &= UART011_CR_RTS | UART011_CR_DTR;
	cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1844
	pl011_writew(uap, cr, REG_CR);
1845
	spin_unlock_irq(&uap->port.lock);
L
Linus Torvalds 已提交
1846 1847 1848 1849

	/*
	 * disable break condition and fifos
	 */
1850
	pl011_shutdown_channel(uap, uap->lcrh_rx);
1851
	if (is_implemented(uap, REG_ST_LCRH_RX))
1852
		pl011_shutdown_channel(uap, uap->lcrh_tx);
1853 1854 1855 1856 1857 1858 1859 1860
}

static void pl011_disable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* mask all interrupts and clear all pending ones */
	uap->im = 0;
1861
	pl011_writew(uap, uap->im, REG_IMSC);
1862
	pl011_writew(uap, 0xffff, REG_ICR);
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878

	spin_unlock_irq(&uap->port.lock);
}

static void pl011_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	pl011_dma_shutdown(uap);

	free_irq(uap->port.irq, uap);

	pl011_disable_uart(uap);
L
Linus Torvalds 已提交
1879 1880 1881 1882

	/*
	 * Shut down the clock producer
	 */
1883
	clk_disable_unprepare(uap->clk);
1884
	/* Optionally let pins go into sleep states */
1885
	pinctrl_pm_select_sleep_state(port->dev);
1886

J
Jingoo Han 已提交
1887
	if (dev_get_platdata(uap->port.dev)) {
1888 1889
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1890
		plat = dev_get_platdata(uap->port.dev);
1891 1892 1893 1894
		if (plat->exit)
			plat->exit();
	}

1895 1896
	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
L
Linus Torvalds 已提交
1897 1898
}

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
static void sbsa_uart_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	free_irq(uap->port.irq, uap);

	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
}

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
static void
pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
{
	port->read_status_mask = UART011_DR_OE | 255;
	if (termios->c_iflag & INPCK)
		port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
		port->read_status_mask |= UART011_DR_BE;

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & IGNBRK) {
		port->ignore_status_mask |= UART011_DR_BE;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			port->ignore_status_mask |= UART011_DR_OE;
	}

	/*
	 * Ignore all characters if CREAD is not set.
	 */
	if ((termios->c_cflag & CREAD) == 0)
		port->ignore_status_mask |= UART_DUMMY_DR_RX;
}

L
Linus Torvalds 已提交
1944
static void
A
Alan Cox 已提交
1945 1946
pl011_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1947
{
1948 1949
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1950 1951
	unsigned int lcr_h, old_cr;
	unsigned long flags;
1952 1953 1954 1955 1956 1957
	unsigned int baud, quot, clkdiv;

	if (uap->vendor->oversampling)
		clkdiv = 8;
	else
		clkdiv = 16;
L
Linus Torvalds 已提交
1958 1959 1960 1961

	/*
	 * Ask the core to calculate the divisor for us.
	 */
1962
	baud = uart_get_baud_rate(port, termios, old, 0,
1963
				  port->uartclk / clkdiv);
1964
#ifdef CONFIG_DMA_ENGINE
1965 1966 1967 1968 1969
	/*
	 * Adjust RX DMA polling rate with baud rate if not specified.
	 */
	if (uap->dmarx.auto_poll_rate)
		uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
1970
#endif
1971 1972 1973 1974 1975

	if (baud > port->uartclk/16)
		quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
	else
		quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
L
Linus Torvalds 已提交
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		lcr_h = UART01x_LCRH_WLEN_5;
		break;
	case CS6:
		lcr_h = UART01x_LCRH_WLEN_6;
		break;
	case CS7:
		lcr_h = UART01x_LCRH_WLEN_7;
		break;
	default: // CS8
		lcr_h = UART01x_LCRH_WLEN_8;
		break;
	}
	if (termios->c_cflag & CSTOPB)
		lcr_h |= UART01x_LCRH_STP2;
	if (termios->c_cflag & PARENB) {
		lcr_h |= UART01x_LCRH_PEN;
		if (!(termios->c_cflag & PARODD))
			lcr_h |= UART01x_LCRH_EPS;
	}
1998
	if (uap->fifosize > 1)
L
Linus Torvalds 已提交
1999 2000 2001 2002 2003 2004 2005 2006 2007
		lcr_h |= UART01x_LCRH_FEN;

	spin_lock_irqsave(&port->lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

2008
	pl011_setup_status_masks(port, termios);
L
Linus Torvalds 已提交
2009 2010 2011 2012 2013

	if (UART_ENABLE_MS(port, termios->c_cflag))
		pl011_enable_ms(port);

	/* first, disable everything */
2014 2015
	old_cr = pl011_readw(uap, REG_CR);
	pl011_writew(uap, 0, REG_CR);
L
Linus Torvalds 已提交
2016

2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
	if (termios->c_cflag & CRTSCTS) {
		if (old_cr & UART011_CR_RTS)
			old_cr |= UART011_CR_RTSEN;

		old_cr |= UART011_CR_CTSEN;
		uap->autorts = true;
	} else {
		old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
		uap->autorts = false;
	}

2028 2029
	if (uap->vendor->oversampling) {
		if (baud > port->uartclk / 16)
2030 2031 2032 2033 2034
			old_cr |= ST_UART011_CR_OVSFACT;
		else
			old_cr &= ~ST_UART011_CR_OVSFACT;
	}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
	/*
	 * Workaround for the ST Micro oversampling variants to
	 * increase the bitrate slightly, by lowering the divisor,
	 * to avoid delayed sampling of start bit at high speeds,
	 * else we see data corruption.
	 */
	if (uap->vendor->oversampling) {
		if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
			quot -= 1;
		else if ((baud > 3250000) && (quot > 2))
			quot -= 2;
	}
L
Linus Torvalds 已提交
2047
	/* Set baud rate */
2048 2049
	pl011_writew(uap, quot & 0x3f, REG_FBRD);
	pl011_writew(uap, quot >> 6, REG_IBRD);
L
Linus Torvalds 已提交
2050 2051 2052

	/*
	 * ----------v----------v----------v----------v-----
2053
	 * NOTE: lcrh_tx and lcrh_rx MUST BE WRITTEN AFTER
2054
	 * REG_FBRD & REG_IBRD.
L
Linus Torvalds 已提交
2055 2056
	 * ----------^----------^----------^----------^-----
	 */
2057
	pl011_write_lcr_h(uap, lcr_h);
2058
	pl011_writew(uap, old_cr, REG_CR);
L
Linus Torvalds 已提交
2059 2060 2061 2062

	spin_unlock_irqrestore(&port->lock, flags);
}

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
static void
sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		      struct ktermios *old)
{
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
	unsigned long flags;

	tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);

	/* The SBSA UART only supports 8n1 without hardware flow control. */
	termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
	termios->c_cflag &= ~(CMSPAR | CRTSCTS);
	termios->c_cflag |= CS8 | CLOCAL;

	spin_lock_irqsave(&port->lock, flags);
	uart_update_timeout(port, CS8, uap->fixed_baud);
	pl011_setup_status_masks(port, termios);
	spin_unlock_irqrestore(&port->lock, flags);
}

L
Linus Torvalds 已提交
2084 2085
static const char *pl011_type(struct uart_port *port)
{
2086 2087
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
2088
	return uap->port.type == PORT_AMBA ? uap->type : NULL;
L
Linus Torvalds 已提交
2089 2090 2091 2092 2093
}

/*
 * Release the memory region(s) being used by 'port'
 */
2094
static void pl011_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2095 2096 2097 2098 2099 2100 2101
{
	release_mem_region(port->mapbase, SZ_4K);
}

/*
 * Request the memory region(s) being used by 'port'
 */
2102
static int pl011_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2103 2104 2105 2106 2107 2108 2109 2110
{
	return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
			!= NULL ? 0 : -EBUSY;
}

/*
 * Configure/autoconfigure the port.
 */
2111
static void pl011_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
2112 2113 2114
{
	if (flags & UART_CONFIG_TYPE) {
		port->type = PORT_AMBA;
2115
		pl011_request_port(port);
L
Linus Torvalds 已提交
2116 2117 2118 2119 2120 2121
	}
}

/*
 * verify the new serial_struct (for TIOCSSERIAL).
 */
2122
static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
2123 2124 2125 2126
{
	int ret = 0;
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
		ret = -EINVAL;
Y
Yinghai Lu 已提交
2127
	if (ser->irq < 0 || ser->irq >= nr_irqs)
L
Linus Torvalds 已提交
2128 2129 2130 2131 2132 2133 2134
		ret = -EINVAL;
	if (ser->baud_base < 9600)
		ret = -EINVAL;
	return ret;
}

static struct uart_ops amba_pl011_pops = {
2135
	.tx_empty	= pl011_tx_empty,
L
Linus Torvalds 已提交
2136
	.set_mctrl	= pl011_set_mctrl,
2137
	.get_mctrl	= pl011_get_mctrl,
L
Linus Torvalds 已提交
2138 2139 2140 2141 2142 2143 2144
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.enable_ms	= pl011_enable_ms,
	.break_ctl	= pl011_break_ctl,
	.startup	= pl011_startup,
	.shutdown	= pl011_shutdown,
2145
	.flush_buffer	= pl011_dma_flush_buffer,
L
Linus Torvalds 已提交
2146 2147
	.set_termios	= pl011_set_termios,
	.type		= pl011_type,
2148 2149 2150 2151
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
J
Jason Wessel 已提交
2152
#ifdef CONFIG_CONSOLE_POLL
2153
	.poll_init     = pl011_hwinit,
2154 2155
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
J
Jason Wessel 已提交
2156
#endif
L
Linus Torvalds 已提交
2157 2158
};

2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
}

static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
{
	return 0;
}

static const struct uart_ops sbsa_uart_pops = {
	.tx_empty	= pl011_tx_empty,
	.set_mctrl	= sbsa_uart_set_mctrl,
	.get_mctrl	= sbsa_uart_get_mctrl,
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.startup	= sbsa_uart_startup,
	.shutdown	= sbsa_uart_shutdown,
	.set_termios	= sbsa_uart_set_termios,
	.type		= pl011_type,
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
#ifdef CONFIG_CONSOLE_POLL
	.poll_init     = pl011_hwinit,
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
#endif
};

L
Linus Torvalds 已提交
2190 2191 2192 2193
static struct uart_amba_port *amba_ports[UART_NR];

#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE

2194
static void pl011_console_putchar(struct uart_port *port, int ch)
L
Linus Torvalds 已提交
2195
{
2196 2197
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2198

2199
	while (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
2200
		barrier();
2201
	pl011_writew(uap, ch, REG_DR);
L
Linus Torvalds 已提交
2202 2203 2204 2205 2206 2207
}

static void
pl011_console_write(struct console *co, const char *s, unsigned int count)
{
	struct uart_amba_port *uap = amba_ports[co->index];
2208
	unsigned int status, old_cr = 0, new_cr;
2209 2210
	unsigned long flags;
	int locked = 1;
L
Linus Torvalds 已提交
2211 2212 2213

	clk_enable(uap->clk);

2214 2215 2216 2217 2218 2219 2220 2221
	local_irq_save(flags);
	if (uap->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&uap->port.lock);
	else
		spin_lock(&uap->port.lock);

L
Linus Torvalds 已提交
2222 2223 2224
	/*
	 *	First save the CR then disable the interrupts
	 */
2225
	if (!uap->vendor->always_enabled) {
2226
		old_cr = pl011_readw(uap, REG_CR);
2227 2228
		new_cr = old_cr & ~UART011_CR_CTSEN;
		new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
2229
		pl011_writew(uap, new_cr, REG_CR);
2230
	}
L
Linus Torvalds 已提交
2231

2232
	uart_console_write(&uap->port, s, count, pl011_console_putchar);
L
Linus Torvalds 已提交
2233 2234 2235 2236 2237 2238

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore the TCR
	 */
	do {
2239
		status = pl011_readw(uap, REG_FR);
2240
	} while (status & uap->fr_busy);
2241
	if (!uap->vendor->always_enabled)
2242
		pl011_writew(uap, old_cr, REG_CR);
L
Linus Torvalds 已提交
2243

2244 2245 2246 2247
	if (locked)
		spin_unlock(&uap->port.lock);
	local_irq_restore(flags);

L
Linus Torvalds 已提交
2248 2249 2250 2251 2252 2253 2254
	clk_disable(uap->clk);
}

static void __init
pl011_console_get_options(struct uart_amba_port *uap, int *baud,
			     int *parity, int *bits)
{
2255
	if (pl011_readw(uap, REG_CR) & UART01x_CR_UARTEN) {
L
Linus Torvalds 已提交
2256 2257
		unsigned int lcr_h, ibrd, fbrd;

2258
		lcr_h = pl011_readw(uap, uap->lcrh_tx);
L
Linus Torvalds 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272

		*parity = 'n';
		if (lcr_h & UART01x_LCRH_PEN) {
			if (lcr_h & UART01x_LCRH_EPS)
				*parity = 'e';
			else
				*parity = 'o';
		}

		if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
			*bits = 7;
		else
			*bits = 8;

2273 2274
		ibrd = pl011_readw(uap, REG_IBRD);
		fbrd = pl011_readw(uap, REG_FBRD);
L
Linus Torvalds 已提交
2275 2276

		*baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
2277

2278
		if (uap->vendor->oversampling) {
2279
			if (pl011_readw(uap, REG_CR)
2280 2281 2282
				  & ST_UART011_CR_OVSFACT)
				*baud *= 2;
		}
L
Linus Torvalds 已提交
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	}
}

static int __init pl011_console_setup(struct console *co, char *options)
{
	struct uart_amba_port *uap;
	int baud = 38400;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2293
	int ret;
L
Linus Torvalds 已提交
2294 2295 2296 2297 2298 2299 2300 2301 2302

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index >= UART_NR)
		co->index = 0;
	uap = amba_ports[co->index];
2303 2304
	if (!uap)
		return -ENODEV;
L
Linus Torvalds 已提交
2305

2306
	/* Allow pins to be muxed in and configured */
2307
	pinctrl_pm_select_default_state(uap->port.dev);
2308

2309 2310 2311 2312
	ret = clk_prepare(uap->clk);
	if (ret)
		return ret;

J
Jingoo Han 已提交
2313
	if (dev_get_platdata(uap->port.dev)) {
2314 2315
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
2316
		plat = dev_get_platdata(uap->port.dev);
2317 2318 2319 2320
		if (plat->init)
			plat->init();
	}

L
Linus Torvalds 已提交
2321 2322
	uap->port.uartclk = clk_get_rate(uap->clk);

2323 2324 2325 2326 2327 2328 2329 2330 2331
	if (uap->vendor->fixed_options) {
		baud = uap->fixed_baud;
	} else {
		if (options)
			uart_parse_options(options,
					   &baud, &parity, &bits, &flow);
		else
			pl011_console_get_options(uap, &baud, &parity, &bits);
	}
L
Linus Torvalds 已提交
2332 2333 2334 2335

	return uart_set_options(&uap->port, co, baud, parity, bits, flow);
}

2336
static struct uart_driver amba_reg;
L
Linus Torvalds 已提交
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
static struct console amba_console = {
	.name		= "ttyAMA",
	.write		= pl011_console_write,
	.device		= uart_console_device,
	.setup		= pl011_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &amba_reg,
};

#define AMBA_CONSOLE	(&amba_console)
2348 2349 2350

static void pl011_putc(struct uart_port *port, int c)
{
2351 2352 2353 2354
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);

	while (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
2355
		;
2356
	pl011_writeb(uap, c, REG_DR);
2357
	while (pl011_readw(uap, REG_FR) & uap->fr_busy)
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
		;
}

static void pl011_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, pl011_putc);
}

static int __init pl011_early_console_setup(struct earlycon_device *device,
					    const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = pl011_early_write;
	return 0;
}
EARLYCON_DECLARE(pl011, pl011_early_console_setup);
2378
OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
2379

L
Linus Torvalds 已提交
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
#else
#define AMBA_CONSOLE	NULL
#endif

static struct uart_driver amba_reg = {
	.owner			= THIS_MODULE,
	.driver_name		= "ttyAMA",
	.dev_name		= "ttyAMA",
	.major			= SERIAL_AMBA_MAJOR,
	.minor			= SERIAL_AMBA_MINOR,
	.nr			= UART_NR,
	.cons			= AMBA_CONSOLE,
};

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
static int pl011_probe_dt_alias(int index, struct device *dev)
{
	struct device_node *np;
	static bool seen_dev_with_alias = false;
	static bool seen_dev_without_alias = false;
	int ret = index;

	if (!IS_ENABLED(CONFIG_OF))
		return ret;

	np = dev->of_node;
	if (!np)
		return ret;

	ret = of_alias_get_id(np, "serial");
	if (IS_ERR_VALUE(ret)) {
		seen_dev_without_alias = true;
		ret = index;
	} else {
		seen_dev_with_alias = true;
		if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
			dev_warn(dev, "requested serial port %d  not available.\n", ret);
			ret = index;
		}
	}

	if (seen_dev_with_alias && seen_dev_without_alias)
		dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");

	return ret;
}

2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
/* unregisters the driver also if no more ports are left */
static void pl011_unregister_port(struct uart_amba_port *uap)
{
	int i;
	bool busy = false;

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		if (amba_ports[i] == uap)
			amba_ports[i] = NULL;
		else if (amba_ports[i])
			busy = true;
	}
	pl011_dma_remove(uap);
	if (!busy)
		uart_unregister_driver(&amba_reg);
}

2443
static int pl011_find_free_port(void)
L
Linus Torvalds 已提交
2444
{
2445
	int i;
L
Linus Torvalds 已提交
2446 2447 2448

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
		if (amba_ports[i] == NULL)
2449
			return i;
L
Linus Torvalds 已提交
2450

2451 2452
	return -EBUSY;
}
L
Linus Torvalds 已提交
2453

2454 2455 2456 2457
static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
			    struct resource *mmiobase, int index)
{
	void __iomem *base;
2458

2459
	base = devm_ioremap_resource(dev, mmiobase);
2460 2461
	if (IS_ERR(base))
		return PTR_ERR(base);
L
Linus Torvalds 已提交
2462

2463
	index = pl011_probe_dt_alias(index, dev);
L
Linus Torvalds 已提交
2464

2465
	uap->old_cr = 0;
2466 2467
	uap->port.dev = dev;
	uap->port.mapbase = mmiobase->start;
L
Linus Torvalds 已提交
2468 2469
	uap->port.membase = base;
	uap->port.iotype = UPIO_MEM;
2470
	uap->port.fifosize = uap->fifosize;
L
Linus Torvalds 已提交
2471
	uap->port.flags = UPF_BOOT_AUTOCONF;
2472
	uap->port.line = index;
L
Linus Torvalds 已提交
2473

2474
	amba_ports[index] = uap;
2475

2476 2477
	return 0;
}
2478

2479 2480 2481
static int pl011_register_port(struct uart_amba_port *uap)
{
	int ret;
L
Linus Torvalds 已提交
2482

2483
	/* Ensure interrupts from this UART are masked and cleared */
2484 2485
	pl011_writew(uap, 0, REG_IMSC);
	pl011_writew(uap, 0xffff, REG_ICR);
2486 2487 2488 2489

	if (!amba_reg.state) {
		ret = uart_register_driver(&amba_reg);
		if (ret < 0) {
2490
			dev_err(uap->port.dev,
2491
				"Failed to register AMBA-PL011 driver\n");
2492 2493 2494 2495
			return ret;
		}
	}

L
Linus Torvalds 已提交
2496
	ret = uart_add_one_port(&amba_reg, &uap->port);
2497 2498
	if (ret)
		pl011_unregister_port(uap);
2499

L
Linus Torvalds 已提交
2500 2501 2502
	return ret;
}

2503
#ifdef CONFIG_ARM_AMBA
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = id->data;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->clk = devm_clk_get(&dev->dev, NULL);
	if (IS_ERR(uap->clk))
		return PTR_ERR(uap->clk);

	uap->vendor = vendor;
2524
	uap->reg_lut = vendor->reg_lut;
2525 2526
	uap->lcrh_rx = vendor->lcrh_rx;
	uap->lcrh_tx = vendor->lcrh_tx;
2527 2528 2529 2530
	uap->fr_busy = vendor->fr_busy;
	uap->fr_dsr = vendor->fr_dsr;
	uap->fr_cts = vendor->fr_cts;
	uap->fr_ri = vendor->fr_ri;
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
	uap->fifosize = vendor->get_fifosize(dev);
	uap->port.irq = dev->irq[0];
	uap->port.ops = &amba_pl011_pops;

	snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));

	ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
	if (ret)
		return ret;

	amba_set_drvdata(dev, uap);

	return pl011_register_port(uap);
}

L
Linus Torvalds 已提交
2546 2547 2548 2549 2550
static int pl011_remove(struct amba_device *dev)
{
	struct uart_amba_port *uap = amba_get_drvdata(dev);

	uart_remove_one_port(&amba_reg, &uap->port);
2551
	pl011_unregister_port(uap);
L
Linus Torvalds 已提交
2552 2553
	return 0;
}
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
#endif

#ifdef CONFIG_SOC_ZX296702
static int zx_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = &vendor_zte;
	struct resource *res;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			GFP_KERNEL);
	if (!uap) {
		ret = -ENOMEM;
		goto out;
	}

	uap->clk = devm_clk_get(&pdev->dev, NULL);
	if (IS_ERR(uap->clk)) {
		ret = PTR_ERR(uap->clk);
		goto out;
	}

	uap->vendor	= vendor;
	uap->reg_lut	= vendor->reg_lut;
	uap->lcrh_rx	= vendor->lcrh_rx;
	uap->lcrh_tx	= vendor->lcrh_tx;
	uap->fr_busy	= vendor->fr_busy;
	uap->fr_dsr	= vendor->fr_dsr;
	uap->fr_cts	= vendor->fr_cts;
	uap->fr_ri	= vendor->fr_ri;
	uap->fifosize	= 16;
	uap->port.irq	= platform_get_irq(pdev, 0);
	uap->port.ops	= &amba_pl011_pops;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, res, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
out:
	return ret;
}

static int zx_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}
#endif
L
Linus Torvalds 已提交
2615

2616 2617
#ifdef CONFIG_PM_SLEEP
static int pl011_suspend(struct device *dev)
2618
{
2619
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2620 2621 2622 2623 2624 2625 2626

	if (!uap)
		return -EINVAL;

	return uart_suspend_port(&amba_reg, &uap->port);
}

2627
static int pl011_resume(struct device *dev)
2628
{
2629
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2630 2631 2632 2633 2634 2635 2636 2637

	if (!uap)
		return -EINVAL;

	return uart_resume_port(&amba_reg, &uap->port);
}
#endif

2638 2639
static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);

2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
static int sbsa_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct resource *r;
	int portnr, ret;
	int baudrate;

	/*
	 * Check the mandatory baud rate parameter in the DT node early
	 * so that we can easily exit with the error.
	 */
	if (pdev->dev.of_node) {
		struct device_node *np = pdev->dev.of_node;

		ret = of_property_read_u32(np, "current-speed", &baudrate);
		if (ret)
			return ret;
	} else {
		baudrate = 115200;
	}

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->vendor	= &vendor_sbsa;
2671
	uap->reg_lut	= vendor_sbsa.reg_lut;
2672 2673 2674 2675
	uap->fr_busy	= vendor_sbsa.fr_busy;
	uap->fr_dsr	= vendor_sbsa.fr_dsr;
	uap->fr_cts	= vendor_sbsa.fr_cts;
	uap->fr_ri	= vendor_sbsa.fr_ri;
2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
	uap->fifosize	= 32;
	uap->port.irq	= platform_get_irq(pdev, 0);
	uap->port.ops	= &sbsa_uart_pops;
	uap->fixed_baud = baudrate;

	snprintf(uap->type, sizeof(uap->type), "SBSA");

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
}

static int sbsa_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}

static const struct of_device_id sbsa_uart_of_match[] = {
	{ .compatible = "arm,sbsa-uart", },
	{},
};
MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);

2709 2710 2711 2712 2713 2714
static const struct acpi_device_id sbsa_uart_acpi_match[] = {
	{ "ARMH0011", 0 },
	{},
};
MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);

2715 2716 2717 2718 2719 2720
static struct platform_driver arm_sbsa_uart_platform_driver = {
	.probe		= sbsa_uart_probe,
	.remove		= sbsa_uart_remove,
	.driver	= {
		.name	= "sbsa-uart",
		.of_match_table = of_match_ptr(sbsa_uart_of_match),
2721
		.acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
2722 2723 2724
	},
};

2725
#ifdef CONFIG_ARM_AMBA
2726
static struct amba_id pl011_ids[] = {
L
Linus Torvalds 已提交
2727 2728 2729
	{
		.id	= 0x00041011,
		.mask	= 0x000fffff,
2730 2731 2732 2733 2734 2735
		.data	= &vendor_arm,
	},
	{
		.id	= 0x00380802,
		.mask	= 0x00ffffff,
		.data	= &vendor_st,
L
Linus Torvalds 已提交
2736 2737 2738 2739
	},
	{ 0, 0 },
};

2740 2741
MODULE_DEVICE_TABLE(amba, pl011_ids);

L
Linus Torvalds 已提交
2742 2743 2744
static struct amba_driver pl011_driver = {
	.drv = {
		.name	= "uart-pl011",
2745
		.pm	= &pl011_dev_pm_ops,
L
Linus Torvalds 已提交
2746 2747 2748 2749 2750
	},
	.id_table	= pl011_ids,
	.probe		= pl011_probe,
	.remove		= pl011_remove,
};
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
#endif

#ifdef CONFIG_SOC_ZX296702
static const struct of_device_id zx_uart_dt_ids[] = {
	{ .compatible = "zte,zx296702-uart", },
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, zx_uart_dt_ids);

static struct platform_driver zx_uart_driver = {
	.driver = {
		.name	= "zx-uart",
		.owner	= THIS_MODULE,
		.pm	= &pl011_dev_pm_ops,
		.of_match_table = zx_uart_dt_ids,
	},
	.probe		= zx_uart_probe,
	.remove		= zx_uart_remove,
};
#endif

L
Linus Torvalds 已提交
2772 2773 2774

static int __init pl011_init(void)
{
2775
	int ret;
L
Linus Torvalds 已提交
2776 2777
	printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");

2778 2779
	if (platform_driver_register(&arm_sbsa_uart_platform_driver))
		pr_warn("could not register SBSA UART platform driver\n");
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790

#ifdef CONFIG_SOC_ZX296702
	ret = platform_driver_register(&zx_uart_driver);
	if (ret)
		pr_warn("could not register ZX UART platform driver\n");
#endif

#ifdef CONFIG_ARM_AMBA
	ret = amba_driver_register(&pl011_driver);
#endif
	return ret;
L
Linus Torvalds 已提交
2791 2792 2793 2794
}

static void __exit pl011_exit(void)
{
2795
	platform_driver_unregister(&arm_sbsa_uart_platform_driver);
2796 2797 2798 2799
#ifdef CONFIG_SOC_ZX296702
	platform_driver_unregister(&zx_uart_driver);
#endif
#ifdef CONFIG_ARM_AMBA
L
Linus Torvalds 已提交
2800
	amba_driver_unregister(&pl011_driver);
2801
#endif
L
Linus Torvalds 已提交
2802 2803
}

2804 2805 2806 2807 2808
/*
 * While this can be a module, if builtin it's most likely the console
 * So let's leave module_exit but move module_init to an earlier place
 */
arch_initcall(pl011_init);
L
Linus Torvalds 已提交
2809 2810 2811 2812 2813
module_exit(pl011_exit);

MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
MODULE_DESCRIPTION("ARM AMBA serial port driver");
MODULE_LICENSE("GPL");