amba-pl011.c 65.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 *  Driver for AMBA serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Copyright 1999 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd.
8
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * This is a generic driver for ARM AMBA-type serial ports.  They
 * have a lot of 16550-like features, but are not register compatible.
 * Note that although they do have CTS, DCD and DSR inputs, they do
 * not have an RI input, nor do they have DTR or RTS outputs.  If
 * required, these have to be supplied via some other means (eg, GPIO)
 * and hooked into this driver.
 */

32

L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46
#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/device.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
47 48
#include <linux/amba/bus.h>
#include <linux/amba/serial.h>
49
#include <linux/clk.h>
50
#include <linux/slab.h>
51 52 53
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/scatterlist.h>
54
#include <linux/delay.h>
55
#include <linux/types.h>
56 57
#include <linux/of.h>
#include <linux/of_device.h>
58
#include <linux/pinctrl/consumer.h>
59
#include <linux/sizes.h>
60
#include <linux/io.h>
61
#include <linux/acpi.h>
L
Linus Torvalds 已提交
62

63 64
#include "amba-pl011.h"

L
Linus Torvalds 已提交
65 66 67 68 69 70 71 72
#define UART_NR			14

#define SERIAL_AMBA_MAJOR	204
#define SERIAL_AMBA_MINOR	64
#define SERIAL_AMBA_NR		UART_NR

#define AMBA_ISR_PASS_LIMIT	256

73 74
#define UART_DR_ERROR		(UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
#define UART_DUMMY_DR_RX	(1 << 16)
L
Linus Torvalds 已提交
75

76 77 78
static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = UART01x_DR,
	[REG_FR] = UART01x_FR,
79 80
	[REG_LCRH_RX] = UART011_LCRH,
	[REG_LCRH_TX] = UART011_LCRH,
81 82 83 84 85 86 87 88 89 90 91
	[REG_IBRD] = UART011_IBRD,
	[REG_FBRD] = UART011_FBRD,
	[REG_CR] = UART011_CR,
	[REG_IFLS] = UART011_IFLS,
	[REG_IMSC] = UART011_IMSC,
	[REG_RIS] = UART011_RIS,
	[REG_MIS] = UART011_MIS,
	[REG_ICR] = UART011_ICR,
	[REG_DMACR] = UART011_DMACR,
};

92 93
/* There is by now at least one vendor with differing details, so handle it */
struct vendor_data {
94
	const u16		*reg_offset;
95
	unsigned int		ifls;
96
	bool			access_32b;
97
	bool			oversampling;
98
	bool			dma_threshold;
99
	bool			cts_event_workaround;
100
	bool			always_enabled;
101
	bool			fixed_options;
102

103
	unsigned int (*get_fifosize)(struct amba_device *dev);
104 105
};

106
static unsigned int get_fifosize_arm(struct amba_device *dev)
107
{
108
	return amba_rev(dev) < 3 ? 16 : 32;
109 110
}

111
static struct vendor_data vendor_arm = {
112
	.reg_offset		= pl011_std_offsets,
113
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
114
	.oversampling		= false,
115
	.dma_threshold		= false,
116
	.cts_event_workaround	= false,
117
	.always_enabled		= false,
118
	.fixed_options		= false,
119
	.get_fifosize		= get_fifosize_arm,
120 121
};

122
static struct vendor_data vendor_sbsa = {
123
	.reg_offset		= pl011_std_offsets,
124 125 126 127 128 129 130
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};

131 132 133 134 135
static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = UART01x_DR,
	[REG_ST_DMAWM] = ST_UART011_DMAWM,
	[REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
	[REG_FR] = UART01x_FR,
136 137
	[REG_LCRH_RX] = ST_UART011_LCRH_RX,
	[REG_LCRH_TX] = ST_UART011_LCRH_TX,
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
	[REG_IBRD] = UART011_IBRD,
	[REG_FBRD] = UART011_FBRD,
	[REG_CR] = UART011_CR,
	[REG_IFLS] = UART011_IFLS,
	[REG_IMSC] = UART011_IMSC,
	[REG_RIS] = UART011_RIS,
	[REG_MIS] = UART011_MIS,
	[REG_ICR] = UART011_ICR,
	[REG_DMACR] = UART011_DMACR,
	[REG_ST_XFCR] = ST_UART011_XFCR,
	[REG_ST_XON1] = ST_UART011_XON1,
	[REG_ST_XON2] = ST_UART011_XON2,
	[REG_ST_XOFF1] = ST_UART011_XOFF1,
	[REG_ST_XOFF2] = ST_UART011_XOFF2,
	[REG_ST_ITCR] = ST_UART011_ITCR,
	[REG_ST_ITIP] = ST_UART011_ITIP,
	[REG_ST_ABCR] = ST_UART011_ABCR,
	[REG_ST_ABIMSC] = ST_UART011_ABIMSC,
};

158
static unsigned int get_fifosize_st(struct amba_device *dev)
159 160 161 162
{
	return 64;
}

163
static struct vendor_data vendor_st = {
164
	.reg_offset		= pl011_st_offsets,
165
	.ifls			= UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
166
	.oversampling		= true,
167
	.dma_threshold		= true,
168
	.cts_event_workaround	= true,
169
	.always_enabled		= false,
170
	.fixed_options		= false,
171
	.get_fifosize		= get_fifosize_st,
L
Linus Torvalds 已提交
172 173
};

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = ZX_UART011_DR,
	[REG_FR] = ZX_UART011_FR,
	[REG_LCRH_RX] = ZX_UART011_LCRH,
	[REG_LCRH_TX] = ZX_UART011_LCRH,
	[REG_IBRD] = ZX_UART011_IBRD,
	[REG_FBRD] = ZX_UART011_FBRD,
	[REG_CR] = ZX_UART011_CR,
	[REG_IFLS] = ZX_UART011_IFLS,
	[REG_IMSC] = ZX_UART011_IMSC,
	[REG_RIS] = ZX_UART011_RIS,
	[REG_MIS] = ZX_UART011_MIS,
	[REG_ICR] = ZX_UART011_ICR,
	[REG_DMACR] = ZX_UART011_DMACR,
};

static struct vendor_data vendor_zte = {
	.reg_offset		= pl011_zte_offsets,
	.access_32b		= true,
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
	.get_fifosize		= get_fifosize_arm,
};

197
/* Deals with DMA transactions */
198 199 200 201 202 203 204 205 206 207 208 209 210 211

struct pl011_sgbuf {
	struct scatterlist sg;
	char *buf;
};

struct pl011_dmarx_data {
	struct dma_chan		*chan;
	struct completion	complete;
	bool			use_buf_b;
	struct pl011_sgbuf	sgbuf_a;
	struct pl011_sgbuf	sgbuf_b;
	dma_cookie_t		cookie;
	bool			running;
212 213 214 215 216 217
	struct timer_list	timer;
	unsigned int last_residue;
	unsigned long last_jiffies;
	bool auto_poll_rate;
	unsigned int poll_rate;
	unsigned int poll_timeout;
218 219
};

220 221 222 223 224 225 226
struct pl011_dmatx_data {
	struct dma_chan		*chan;
	struct scatterlist	sg;
	char			*buf;
	bool			queued;
};

227 228 229 230 231
/*
 * We wrap our port structure around the generic uart_port.
 */
struct uart_amba_port {
	struct uart_port	port;
232
	const u16		*reg_offset;
233 234
	struct clk		*clk;
	const struct vendor_data *vendor;
235
	unsigned int		dmacr;		/* dma control reg */
236 237
	unsigned int		im;		/* interrupt mask */
	unsigned int		old_status;
238
	unsigned int		fifosize;	/* vendor-specific */
239
	unsigned int		old_cr;		/* state during shutdown */
240
	bool			autorts;
241
	unsigned int		fixed_baud;	/* vendor-set fixed baud rate */
242
	char			type[12];
243 244
#ifdef CONFIG_DMA_ENGINE
	/* DMA stuff */
245 246 247
	bool			using_tx_dma;
	bool			using_rx_dma;
	struct pl011_dmarx_data dmarx;
248
	struct pl011_dmatx_data	dmatx;
249
	bool			dma_probed;
250 251 252
#endif
};

253 254 255
static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
	unsigned int reg)
{
256
	return uap->reg_offset[reg];
257 258
}

259 260
static unsigned int pl011_read(const struct uart_amba_port *uap,
	unsigned int reg)
261
{
262 263
	void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);

264 265
	return (uap->port.iotype == UPIO_MEM32) ?
		readl_relaxed(addr) : readw_relaxed(addr);
266 267
}

268 269
static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
	unsigned int reg)
270
{
271 272
	void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);

273
	if (uap->port.iotype == UPIO_MEM32)
274
		writel_relaxed(val, addr);
275
	else
276
		writew_relaxed(val, addr);
277 278
}

279 280 281 282 283 284 285
/*
 * Reads up to 256 characters from the FIFO or until it's empty and
 * inserts them into the TTY layer. Returns the number of characters
 * read from the FIFO.
 */
static int pl011_fifo_to_tty(struct uart_amba_port *uap)
{
286 287
	u16 status;
	unsigned int ch, flag, max_count = 256;
288 289 290
	int fifotaken = 0;

	while (max_count--) {
291
		status = pl011_read(uap, REG_FR);
292 293 294 295
		if (status & UART01x_FR_RXFE)
			break;

		/* Take chars from the FIFO and update status */
296
		ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
		flag = TTY_NORMAL;
		uap->port.icount.rx++;
		fifotaken++;

		if (unlikely(ch & UART_DR_ERROR)) {
			if (ch & UART011_DR_BE) {
				ch &= ~(UART011_DR_FE | UART011_DR_PE);
				uap->port.icount.brk++;
				if (uart_handle_break(&uap->port))
					continue;
			} else if (ch & UART011_DR_PE)
				uap->port.icount.parity++;
			else if (ch & UART011_DR_FE)
				uap->port.icount.frame++;
			if (ch & UART011_DR_OE)
				uap->port.icount.overrun++;

			ch &= uap->port.read_status_mask;

			if (ch & UART011_DR_BE)
				flag = TTY_BREAK;
			else if (ch & UART011_DR_PE)
				flag = TTY_PARITY;
			else if (ch & UART011_DR_FE)
				flag = TTY_FRAME;
		}

		if (uart_handle_sysrq_char(&uap->port, ch & 255))
			continue;

		uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
	}

	return fifotaken;
}


334 335 336 337 338 339 340 341 342
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE

#define PL011_DMA_BUFFER_SIZE PAGE_SIZE

343 344 345
static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
346 347 348 349
	dma_addr_t dma_addr;

	sg->buf = dma_alloc_coherent(chan->device->dev,
		PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
350 351 352
	if (!sg->buf)
		return -ENOMEM;

353 354 355 356
	sg_init_table(&sg->sg, 1);
	sg_set_page(&sg->sg, phys_to_page(dma_addr),
		PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
	sg_dma_address(&sg->sg) = dma_addr;
357
	sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
358 359 360 361 362 363 364 365

	return 0;
}

static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
	if (sg->buf) {
366 367 368
		dma_free_coherent(chan->device->dev,
			PL011_DMA_BUFFER_SIZE, sg->buf,
			sg_dma_address(&sg->sg));
369 370 371
	}
}

372
static void pl011_dma_probe(struct uart_amba_port *uap)
373 374
{
	/* DMA is the sole user of the platform data right now */
J
Jingoo Han 已提交
375
	struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
376
	struct device *dev = uap->port.dev;
377
	struct dma_slave_config tx_conf = {
378 379
		.dst_addr = uap->port.mapbase +
				 pl011_reg_to_offset(uap, REG_DR),
380
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
381
		.direction = DMA_MEM_TO_DEV,
382
		.dst_maxburst = uap->fifosize >> 1,
383
		.device_fc = false,
384 385 386 387
	};
	struct dma_chan *chan;
	dma_cap_mask_t mask;

388 389 390 391 392 393 394
	uap->dma_probed = true;
	chan = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) == -EPROBE_DEFER) {
			uap->dma_probed = false;
			return;
		}
395

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
		/* We need platform data */
		if (!plat || !plat->dma_filter) {
			dev_info(uap->port.dev, "no DMA platform data\n");
			return;
		}

		/* Try to acquire a generic DMA engine slave TX channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

		chan = dma_request_channel(mask, plat->dma_filter,
						plat->dma_tx_param);
		if (!chan) {
			dev_err(uap->port.dev, "no TX DMA channel!\n");
			return;
		}
412 413 414 415 416 417 418
	}

	dmaengine_slave_config(chan, &tx_conf);
	uap->dmatx.chan = chan;

	dev_info(uap->port.dev, "DMA channel TX %s\n",
		 dma_chan_name(uap->dmatx.chan));
419 420

	/* Optionally make use of an RX channel as well */
421
	chan = dma_request_slave_channel(dev, "rx");
422

423 424 425 426 427 428 429 430 431 432
	if (!chan && plat->dma_rx_param) {
		chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);

		if (!chan) {
			dev_err(uap->port.dev, "no RX DMA channel!\n");
			return;
		}
	}

	if (chan) {
433
		struct dma_slave_config rx_conf = {
434 435
			.src_addr = uap->port.mapbase +
				pl011_reg_to_offset(uap, REG_DR),
436
			.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
437
			.direction = DMA_DEV_TO_MEM,
438
			.src_maxburst = uap->fifosize >> 2,
439
			.device_fc = false,
440
		};
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
		struct dma_slave_caps caps;

		/*
		 * Some DMA controllers provide information on their capabilities.
		 * If the controller does, check for suitable residue processing
		 * otherwise assime all is well.
		 */
		if (0 == dma_get_slave_caps(chan, &caps)) {
			if (caps.residue_granularity ==
					DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
				dma_release_channel(chan);
				dev_info(uap->port.dev,
					"RX DMA disabled - no residue processing\n");
				return;
			}
		}
457 458 459
		dmaengine_slave_config(chan, &rx_conf);
		uap->dmarx.chan = chan;

460
		uap->dmarx.auto_poll_rate = false;
461
		if (plat && plat->dma_rx_poll_enable) {
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
			/* Set poll rate if specified. */
			if (plat->dma_rx_poll_rate) {
				uap->dmarx.auto_poll_rate = false;
				uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
			} else {
				/*
				 * 100 ms defaults to poll rate if not
				 * specified. This will be adjusted with
				 * the baud rate at set_termios.
				 */
				uap->dmarx.auto_poll_rate = true;
				uap->dmarx.poll_rate =  100;
			}
			/* 3 secs defaults poll_timeout if not specified. */
			if (plat->dma_rx_poll_timeout)
				uap->dmarx.poll_timeout =
					plat->dma_rx_poll_timeout;
			else
				uap->dmarx.poll_timeout = 3000;
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
		} else if (!plat && dev->of_node) {
			uap->dmarx.auto_poll_rate = of_property_read_bool(
						dev->of_node, "auto-poll");
			if (uap->dmarx.auto_poll_rate) {
				u32 x;

				if (0 == of_property_read_u32(dev->of_node,
						"poll-rate-ms", &x))
					uap->dmarx.poll_rate = x;
				else
					uap->dmarx.poll_rate = 100;
				if (0 == of_property_read_u32(dev->of_node,
						"poll-timeout-ms", &x))
					uap->dmarx.poll_timeout = x;
				else
					uap->dmarx.poll_timeout = 3000;
			}
		}
499 500 501
		dev_info(uap->port.dev, "DMA channel RX %s\n",
			 dma_chan_name(uap->dmarx.chan));
	}
502 503 504 505 506 507
}

static void pl011_dma_remove(struct uart_amba_port *uap)
{
	if (uap->dmatx.chan)
		dma_release_channel(uap->dmatx.chan);
508 509
	if (uap->dmarx.chan)
		dma_release_channel(uap->dmarx.chan);
510 511
}

512
/* Forward declare these for the refill routine */
513
static int pl011_dma_tx_refill(struct uart_amba_port *uap);
514
static void pl011_start_tx_pio(struct uart_amba_port *uap);
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533

/*
 * The current DMA TX buffer has been sent.
 * Try to queue up another DMA buffer.
 */
static void pl011_dma_tx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	unsigned long flags;
	u16 dmacr;

	spin_lock_irqsave(&uap->port.lock, flags);
	if (uap->dmatx.queued)
		dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
			     DMA_TO_DEVICE);

	dmacr = uap->dmacr;
	uap->dmacr = dmacr & ~UART011_TXDMAE;
534
	pl011_write(uap->dmacr, uap, REG_DMACR);
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551

	/*
	 * If TX DMA was disabled, it means that we've stopped the DMA for
	 * some reason (eg, XOFF received, or we want to send an X-char.)
	 *
	 * Note: we need to be careful here of a potential race between DMA
	 * and the rest of the driver - if the driver disables TX DMA while
	 * a TX buffer completing, we must update the tx queued status to
	 * get further refills (hence we check dmacr).
	 */
	if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
	    uart_circ_empty(&uap->port.state->xmit)) {
		uap->dmatx.queued = false;
		spin_unlock_irqrestore(&uap->port.lock, flags);
		return;
	}

552
	if (pl011_dma_tx_refill(uap) <= 0)
553 554 555 556
		/*
		 * We didn't queue a DMA buffer for some reason, but we
		 * have data pending to be sent.  Re-enable the TX IRQ.
		 */
557 558
		pl011_start_tx_pio(uap);

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

/*
 * Try to refill the TX DMA buffer.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   1 if we queued up a TX DMA buffer.
 *   0 if we didn't want to handle this by DMA
 *  <0 on error
 */
static int pl011_dma_tx_refill(struct uart_amba_port *uap)
{
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	struct dma_chan *chan = dmatx->chan;
	struct dma_device *dma_dev = chan->device;
	struct dma_async_tx_descriptor *desc;
	struct circ_buf *xmit = &uap->port.state->xmit;
	unsigned int count;

	/*
	 * Try to avoid the overhead involved in using DMA if the
	 * transaction fits in the first half of the FIFO, by using
	 * the standard interrupt handling.  This ensures that we
	 * issue a uart_write_wakeup() at the appropriate time.
	 */
	count = uart_circ_chars_pending(xmit);
	if (count < (uap->fifosize >> 1)) {
		uap->dmatx.queued = false;
		return 0;
	}

	/*
	 * Bodge: don't send the last character by DMA, as this
	 * will prevent XON from notifying us to restart DMA.
	 */
	count -= 1;

	/* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
	if (count > PL011_DMA_BUFFER_SIZE)
		count = PL011_DMA_BUFFER_SIZE;

	if (xmit->tail < xmit->head)
		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
	else {
		size_t first = UART_XMIT_SIZE - xmit->tail;
605 606 607 608 609
		size_t second;

		if (first > count)
			first = count;
		second = count - first;
610 611 612 613 614 615 616 617 618 619 620 621 622 623

		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
		if (second)
			memcpy(&dmatx->buf[first], &xmit->buf[0], second);
	}

	dmatx->sg.length = count;

	if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
		uap->dmatx.queued = false;
		dev_dbg(uap->port.dev, "unable to map TX DMA\n");
		return -EBUSY;
	}

624
	desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		/*
		 * If DMA cannot be used right now, we complete this
		 * transaction via IRQ and let the TTY layer retry.
		 */
		dev_dbg(uap->port.dev, "TX DMA busy\n");
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_tx_callback;
	desc->callback_param = uap;

	/* All errors should happen at prepare time */
	dmaengine_submit(desc);

	/* Fire the DMA transaction */
	dma_dev->device_issue_pending(chan);

	uap->dmacr |= UART011_TXDMAE;
648
	pl011_write(uap->dmacr, uap, REG_DMACR);
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	uap->dmatx.queued = true;

	/*
	 * Now we know that DMA will fire, so advance the ring buffer
	 * with the stuff we just dispatched.
	 */
	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
	uap->port.icount.tx += count;

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

	return 1;
}

/*
 * We received a transmit interrupt without a pending X-char but with
 * pending characters.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want to use PIO to transmit
 *   true if we queued a DMA buffer
 */
static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
674
	if (!uap->using_tx_dma)
675 676 677 678 679 680 681 682 683
		return false;

	/*
	 * If we already have a TX buffer queued, but received a
	 * TX interrupt, it will be because we've just sent an X-char.
	 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
	 */
	if (uap->dmatx.queued) {
		uap->dmacr |= UART011_TXDMAE;
684
		pl011_write(uap->dmacr, uap, REG_DMACR);
685
		uap->im &= ~UART011_TXIM;
686
		pl011_write(uap->im, uap, REG_IMSC);
687 688 689 690 691
		return true;
	}

	/*
	 * We don't have a TX buffer queued, so try to queue one.
L
Lucas De Marchi 已提交
692
	 * If we successfully queued a buffer, mask the TX IRQ.
693 694 695
	 */
	if (pl011_dma_tx_refill(uap) > 0) {
		uap->im &= ~UART011_TXIM;
696
		pl011_write(uap->im, uap, REG_IMSC);
697 698 699 700 701 702 703 704 705 706 707 708 709
		return true;
	}
	return false;
}

/*
 * Stop the DMA transmit (eg, due to received XOFF).
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
	if (uap->dmatx.queued) {
		uap->dmacr &= ~UART011_TXDMAE;
710
		pl011_write(uap->dmacr, uap, REG_DMACR);
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
	}
}

/*
 * Try to start a DMA transmit, or in the case of an XON/OFF
 * character queued for send, try to get that character out ASAP.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want the TX IRQ to be enabled
 *   true if we have a buffer queued
 */
static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	u16 dmacr;

726
	if (!uap->using_tx_dma)
727 728 729 730 731 732 733 734 735
		return false;

	if (!uap->port.x_char) {
		/* no X-char, try to push chars out in DMA mode */
		bool ret = true;

		if (!uap->dmatx.queued) {
			if (pl011_dma_tx_refill(uap) > 0) {
				uap->im &= ~UART011_TXIM;
736
				pl011_write(uap->im, uap, REG_IMSC);
737
			} else
738 739 740
				ret = false;
		} else if (!(uap->dmacr & UART011_TXDMAE)) {
			uap->dmacr |= UART011_TXDMAE;
741
			pl011_write(uap->dmacr, uap, REG_DMACR);
742 743 744 745 746 747 748 749 750 751
		}
		return ret;
	}

	/*
	 * We have an X-char to send.  Disable DMA to prevent it loading
	 * the TX fifo, and then see if we can stuff it into the FIFO.
	 */
	dmacr = uap->dmacr;
	uap->dmacr &= ~UART011_TXDMAE;
752
	pl011_write(uap->dmacr, uap, REG_DMACR);
753

754
	if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
755 756 757 758 759 760 761 762
		/*
		 * No space in the FIFO, so enable the transmit interrupt
		 * so we know when there is space.  Note that once we've
		 * loaded the character, we should just re-enable DMA.
		 */
		return false;
	}

763
	pl011_write(uap->port.x_char, uap, REG_DR);
764 765 766 767 768
	uap->port.icount.tx++;
	uap->port.x_char = 0;

	/* Success - restore the DMA state */
	uap->dmacr = dmacr;
769
	pl011_write(dmacr, uap, REG_DMACR);
770 771 772 773 774 775 776 777 778

	return true;
}

/*
 * Flush the transmit buffer.
 * Locking: called with port lock held and IRQs disabled.
 */
static void pl011_dma_flush_buffer(struct uart_port *port)
779 780
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
781
{
782 783
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
784

785
	if (!uap->using_tx_dma)
786 787 788 789 790 791 792 793 794 795 796
		return;

	/* Avoid deadlock with the DMA engine callback */
	spin_unlock(&uap->port.lock);
	dmaengine_terminate_all(uap->dmatx.chan);
	spin_lock(&uap->port.lock);
	if (uap->dmatx.queued) {
		dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
			     DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		uap->dmacr &= ~UART011_TXDMAE;
797
		pl011_write(uap->dmacr, uap, REG_DMACR);
798 799 800
	}
}

801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
static void pl011_dma_rx_callback(void *data);

static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	struct dma_chan *rxchan = uap->dmarx.chan;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_async_tx_descriptor *desc;
	struct pl011_sgbuf *sgbuf;

	if (!rxchan)
		return -EIO;

	/* Start the RX DMA job */
	sgbuf = uap->dmarx.use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
816
	desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
817
					DMA_DEV_TO_MEM,
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	/*
	 * If the DMA engine is busy and cannot prepare a
	 * channel, no big deal, the driver will fall back
	 * to interrupt mode as a result of this error code.
	 */
	if (!desc) {
		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_rx_callback;
	desc->callback_param = uap;
	dmarx->cookie = dmaengine_submit(desc);
	dma_async_issue_pending(rxchan);

	uap->dmacr |= UART011_RXDMAE;
837
	pl011_write(uap->dmacr, uap, REG_DMACR);
838 839 840
	uap->dmarx.running = true;

	uap->im &= ~UART011_RXIM;
841
	pl011_write(uap->im, uap, REG_IMSC);
842 843 844 845 846 847 848 849 850 851 852 853 854

	return 0;
}

/*
 * This is called when either the DMA job is complete, or
 * the FIFO timeout interrupt occurred. This must be called
 * with the port spinlock uap->port.lock held.
 */
static void pl011_dma_rx_chars(struct uart_amba_port *uap,
			       u32 pending, bool use_buf_b,
			       bool readfifo)
{
J
Jiri Slaby 已提交
855
	struct tty_port *port = &uap->port.state->port;
856 857 858 859 860
	struct pl011_sgbuf *sgbuf = use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	int dma_count = 0;
	u32 fifotaken = 0; /* only used for vdbg() */

861 862 863 864 865 866 867 868 869 870 871 872
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	int dmataken = 0;

	if (uap->dmarx.poll_rate) {
		/* The data can be taken by polling */
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		/* Recalculate the pending size */
		if (pending >= dmataken)
			pending -= dmataken;
	}

	/* Pick the remain data from the DMA */
873 874 875 876 877 878 879
	if (pending) {

		/*
		 * First take all chars in the DMA pipe, then look in the FIFO.
		 * Note that tty_insert_flip_buf() tries to take as many chars
		 * as it can.
		 */
880 881
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				pending);
882 883 884 885 886 887 888

		uap->port.icount.rx += dma_count;
		if (dma_count < pending)
			dev_warn(uap->port.dev,
				 "couldn't insert all characters (TTY is full?)\n");
	}

889 890 891 892
	/* Reset the last_residue for Rx DMA poll */
	if (uap->dmarx.poll_rate)
		dmarx->last_residue = sgbuf->sg.length;

893 894 895 896 897 898
	/*
	 * Only continue with trying to read the FIFO if all DMA chars have
	 * been taken first.
	 */
	if (dma_count == pending && readfifo) {
		/* Clear any error flags */
899
		pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
900
			    UART011_FEIS, uap, REG_ICR);
901 902 903

		/*
		 * If we read all the DMA'd characters, and we had an
904 905 906 907 908 909 910 911
		 * incomplete buffer, that could be due to an rx error, or
		 * maybe we just timed out. Read any pending chars and check
		 * the error status.
		 *
		 * Error conditions will only occur in the FIFO, these will
		 * trigger an immediate interrupt and stop the DMA job, so we
		 * will always find the error in the FIFO, never in the DMA
		 * buffer.
912
		 */
913
		fifotaken = pl011_fifo_to_tty(uap);
914 915 916 917 918 919
	}

	spin_unlock(&uap->port.lock);
	dev_vdbg(uap->port.dev,
		 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
		 dma_count, fifotaken);
J
Jiri Slaby 已提交
920
	tty_flip_buffer_push(port);
921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
	spin_lock(&uap->port.lock);
}

static void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = dmarx->chan;
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
	enum dma_status dmastat;

	/*
	 * Pause the transfer so we can trust the current counter,
	 * do this before we pause the PL011 block, else we may
	 * overflow the FIFO.
	 */
	if (dmaengine_pause(rxchan))
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");
	dmastat = rxchan->device->device_tx_status(rxchan,
						   dmarx->cookie, &state);
	if (dmastat != DMA_PAUSED)
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");

	/* Disable RX DMA - incoming data will wait in the FIFO */
	uap->dmacr &= ~UART011_RXDMAE;
948
	pl011_write(uap->dmacr, uap, REG_DMACR);
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	uap->dmarx.running = false;

	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

	/*
	 * This will take the chars we have so far and insert
	 * into the framework.
	 */
	pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);

	/* Switch buffer & re-trigger DMA job */
	dmarx->use_buf_b = !dmarx->use_buf_b;
	if (pl011_dma_rx_trigger_dma(uap)) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
968
		pl011_write(uap->im, uap, REG_IMSC);
969 970 971 972 973 974 975
	}
}

static void pl011_dma_rx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
976
	struct dma_chan *rxchan = dmarx->chan;
977
	bool lastbuf = dmarx->use_buf_b;
978 979 980 981
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
982 983 984 985 986 987 988 989 990 991
	int ret;

	/*
	 * This completion interrupt occurs typically when the
	 * RX buffer is totally stuffed but no timeout has yet
	 * occurred. When that happens, we just want the RX
	 * routine to flush out the secondary DMA buffer while
	 * we immediately trigger the next DMA job.
	 */
	spin_lock_irq(&uap->port.lock);
992 993 994 995 996 997 998 999 1000 1001
	/*
	 * Rx data can be taken by the UART interrupts during
	 * the DMA irq handler. So we check the residue here.
	 */
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

1002 1003 1004 1005
	uap->dmarx.running = false;
	dmarx->use_buf_b = !lastbuf;
	ret = pl011_dma_rx_trigger_dma(uap);

1006
	pl011_dma_rx_chars(uap, pending, lastbuf, false);
1007 1008 1009 1010 1011 1012 1013 1014 1015
	spin_unlock_irq(&uap->port.lock);
	/*
	 * Do this check after we picked the DMA chars so we don't
	 * get some IRQ immediately from RX.
	 */
	if (ret) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
1016
		pl011_write(uap->im, uap, REG_IMSC);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	}
}

/*
 * Stop accepting received characters, when we're shutting down or
 * suspending this port.
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
	/* FIXME.  Just disable the DMA enable */
	uap->dmacr &= ~UART011_RXDMAE;
1029
	pl011_write(uap->dmacr, uap, REG_DMACR);
1030
}
1031

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
/*
 * Timer handler for Rx DMA polling.
 * Every polling, It checks the residue in the dma buffer and transfer
 * data to the tty. Also, last_residue is updated for the next polling.
 */
static void pl011_dma_rx_poll(unsigned long args)
{
	struct uart_amba_port *uap = (struct uart_amba_port *)args;
	struct tty_port *port = &uap->port.state->port;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = uap->dmarx.chan;
	unsigned long flags = 0;
	unsigned int dmataken = 0;
	unsigned int size = 0;
	struct pl011_sgbuf *sgbuf;
	int dma_count;
	struct dma_tx_state state;

	sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	if (likely(state.residue < dmarx->last_residue)) {
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		size = dmarx->last_residue - state.residue;
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				size);
		if (dma_count == size)
			dmarx->last_residue =  state.residue;
		dmarx->last_jiffies = jiffies;
	}
	tty_flip_buffer_push(port);

	/*
	 * If no data is received in poll_timeout, the driver will fall back
	 * to interrupt mode. We will retrigger DMA at the first interrupt.
	 */
	if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
			> uap->dmarx.poll_timeout) {

		spin_lock_irqsave(&uap->port.lock, flags);
		pl011_dma_rx_stop(uap);
1072
		uap->im |= UART011_RXIM;
1073
		pl011_write(uap->im, uap, REG_IMSC);
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		spin_unlock_irqrestore(&uap->port.lock, flags);

		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		del_timer(&uap->dmarx.timer);
	} else {
		mod_timer(&uap->dmarx.timer,
			jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
	}
}

1085 1086
static void pl011_dma_startup(struct uart_amba_port *uap)
{
1087 1088
	int ret;

1089 1090 1091
	if (!uap->dma_probed)
		pl011_dma_probe(uap);

1092 1093 1094
	if (!uap->dmatx.chan)
		return;

1095
	uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	if (!uap->dmatx.buf) {
		dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
		uap->port.fifosize = uap->fifosize;
		return;
	}

	sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);

	/* The DMA buffer is now the FIFO the TTY subsystem can use */
	uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	uap->using_tx_dma = true;

	if (!uap->dmarx.chan)
		goto skip_rx;

	/* Allocate and map DMA RX buffers */
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer A", ret);
		goto skip_rx;
	}
1119

1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer B", ret);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
				 DMA_FROM_DEVICE);
		goto skip_rx;
	}

	uap->using_rx_dma = true;
1131

1132
skip_rx:
1133 1134
	/* Turn on DMA error (RX/TX will be enabled on demand) */
	uap->dmacr |= UART011_DMAONERR;
1135
	pl011_write(uap->dmacr, uap, REG_DMACR);
1136 1137 1138 1139 1140 1141 1142

	/*
	 * ST Micro variants has some specific dma burst threshold
	 * compensation. Set this to 16 bytes, so burst will only
	 * be issued above/below 16 bytes.
	 */
	if (uap->vendor->dma_threshold)
1143
		pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
1144
			    uap, REG_ST_DMAWM);
1145 1146 1147 1148 1149

	if (uap->using_rx_dma) {
		if (pl011_dma_rx_trigger_dma(uap))
			dev_dbg(uap->port.dev, "could not trigger initial "
				"RX DMA job, fall back to interrupt mode\n");
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
		if (uap->dmarx.poll_rate) {
			init_timer(&(uap->dmarx.timer));
			uap->dmarx.timer.function = pl011_dma_rx_poll;
			uap->dmarx.timer.data = (unsigned long)uap;
			mod_timer(&uap->dmarx.timer,
				jiffies +
				msecs_to_jiffies(uap->dmarx.poll_rate));
			uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
			uap->dmarx.last_jiffies = jiffies;
		}
1160
	}
1161 1162 1163 1164
}

static void pl011_dma_shutdown(struct uart_amba_port *uap)
{
1165
	if (!(uap->using_tx_dma || uap->using_rx_dma))
1166 1167 1168
		return;

	/* Disable RX and TX DMA */
1169
	while (pl011_read(uap, REG_FR) & UART01x_FR_BUSY)
1170 1171 1172 1173
		barrier();

	spin_lock_irq(&uap->port.lock);
	uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1174
	pl011_write(uap->dmacr, uap, REG_DMACR);
1175 1176
	spin_unlock_irq(&uap->port.lock);

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	if (uap->using_tx_dma) {
		/* In theory, this should already be done by pl011_dma_flush_buffer */
		dmaengine_terminate_all(uap->dmatx.chan);
		if (uap->dmatx.queued) {
			dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
				     DMA_TO_DEVICE);
			uap->dmatx.queued = false;
		}

		kfree(uap->dmatx.buf);
		uap->using_tx_dma = false;
1188 1189
	}

1190 1191 1192 1193 1194
	if (uap->using_rx_dma) {
		dmaengine_terminate_all(uap->dmarx.chan);
		/* Clean up the RX DMA */
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
1195 1196
		if (uap->dmarx.poll_rate)
			del_timer_sync(&uap->dmarx.timer);
1197 1198 1199
		uap->using_rx_dma = false;
	}
}
1200

1201 1202 1203
static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return uap->using_rx_dma;
1204 1205
}

1206 1207 1208 1209 1210
static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return uap->using_rx_dma && uap->dmarx.running;
}

1211 1212
#else
/* Blank functions if the DMA engine is not available */
1213
static inline void pl011_dma_probe(struct uart_amba_port *uap)
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
{
}

static inline void pl011_dma_remove(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_startup(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
	return false;
}

static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	return false;
}

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
}

static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	return -EIO;
}

static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return false;
}

static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return false;
}

1266 1267 1268
#define pl011_dma_flush_buffer	NULL
#endif

1269
static void pl011_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1270
{
1271 1272
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1273 1274

	uap->im &= ~UART011_TXIM;
1275
	pl011_write(uap->im, uap, REG_IMSC);
1276
	pl011_dma_tx_stop(uap);
L
Linus Torvalds 已提交
1277 1278
}

1279
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
1280 1281 1282 1283 1284

/* Start TX with programmed I/O only (no DMA) */
static void pl011_start_tx_pio(struct uart_amba_port *uap)
{
	uap->im |= UART011_TXIM;
1285
	pl011_write(uap->im, uap, REG_IMSC);
1286
	pl011_tx_chars(uap, false);
1287 1288
}

1289
static void pl011_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1290
{
1291 1292
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1293

1294 1295
	if (!pl011_dma_tx_start(uap))
		pl011_start_tx_pio(uap);
L
Linus Torvalds 已提交
1296 1297 1298 1299
}

static void pl011_stop_rx(struct uart_port *port)
{
1300 1301
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1302 1303 1304

	uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
		     UART011_PEIM|UART011_BEIM|UART011_OEIM);
1305
	pl011_write(uap->im, uap, REG_IMSC);
1306 1307

	pl011_dma_rx_stop(uap);
L
Linus Torvalds 已提交
1308 1309 1310 1311
}

static void pl011_enable_ms(struct uart_port *port)
{
1312 1313
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1314 1315

	uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1316
	pl011_write(uap->im, uap, REG_IMSC);
L
Linus Torvalds 已提交
1317 1318
}

1319
static void pl011_rx_chars(struct uart_amba_port *uap)
1320 1321
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
L
Linus Torvalds 已提交
1322
{
1323
	pl011_fifo_to_tty(uap);
L
Linus Torvalds 已提交
1324

1325
	spin_unlock(&uap->port.lock);
J
Jiri Slaby 已提交
1326
	tty_flip_buffer_push(&uap->port.state->port);
1327 1328 1329 1330 1331 1332 1333 1334 1335
	/*
	 * If we were temporarily out of DMA mode for a while,
	 * attempt to switch back to DMA mode again.
	 */
	if (pl011_dma_rx_available(uap)) {
		if (pl011_dma_rx_trigger_dma(uap)) {
			dev_dbg(uap->port.dev, "could not trigger RX DMA job "
				"fall back to interrupt mode again\n");
			uap->im |= UART011_RXIM;
1336
			pl011_write(uap->im, uap, REG_IMSC);
1337
		} else {
1338
#ifdef CONFIG_DMA_ENGINE
1339 1340 1341 1342 1343 1344 1345 1346
			/* Start Rx DMA poll */
			if (uap->dmarx.poll_rate) {
				uap->dmarx.last_jiffies = jiffies;
				uap->dmarx.last_residue	= PL011_DMA_BUFFER_SIZE;
				mod_timer(&uap->dmarx.timer,
					jiffies +
					msecs_to_jiffies(uap->dmarx.poll_rate));
			}
1347
#endif
1348
		}
1349
	}
1350
	spin_lock(&uap->port.lock);
L
Linus Torvalds 已提交
1351 1352
}

1353 1354
static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
			  bool from_irq)
1355
{
1356
	if (unlikely(!from_irq) &&
1357
	    pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
1358 1359
		return false; /* unable to transmit character */

1360
	pl011_write(c, uap, REG_DR);
1361 1362
	uap->port.icount.tx++;

1363
	return true;
1364 1365
}

1366
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
L
Linus Torvalds 已提交
1367
{
A
Alan Cox 已提交
1368
	struct circ_buf *xmit = &uap->port.state->xmit;
1369
	int count = uap->fifosize >> 1;
1370

L
Linus Torvalds 已提交
1371
	if (uap->port.x_char) {
1372 1373
		if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
			return;
L
Linus Torvalds 已提交
1374
		uap->port.x_char = 0;
1375
		--count;
L
Linus Torvalds 已提交
1376 1377
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
1378
		pl011_stop_tx(&uap->port);
1379
		return;
L
Linus Torvalds 已提交
1380 1381
	}

1382 1383
	/* If we are using DMA mode, try to send some characters. */
	if (pl011_dma_tx_irq(uap))
1384
		return;
1385

1386 1387
	do {
		if (likely(from_irq) && count-- == 0)
L
Linus Torvalds 已提交
1388
			break;
1389 1390 1391 1392 1393 1394

		if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
			break;

		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
	} while (!uart_circ_empty(xmit));
L
Linus Torvalds 已提交
1395 1396 1397 1398

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

1399
	if (uart_circ_empty(xmit))
1400
		pl011_stop_tx(&uap->port);
L
Linus Torvalds 已提交
1401 1402 1403 1404 1405 1406
}

static void pl011_modem_status(struct uart_amba_port *uap)
{
	unsigned int status, delta;

1407
	status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417

	delta = status ^ uap->old_status;
	uap->old_status = status;

	if (!delta)
		return;

	if (delta & UART01x_FR_DCD)
		uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);

1418
	if (delta & UART01x_FR_DSR)
L
Linus Torvalds 已提交
1419 1420
		uap->port.icount.dsr++;

1421 1422
	if (delta & UART01x_FR_CTS)
		uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
L
Linus Torvalds 已提交
1423

1424
	wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
1425 1426
}

1427 1428 1429 1430 1431 1432 1433 1434
static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
{
	unsigned int dummy_read;

	if (!uap->vendor->cts_event_workaround)
		return;

	/* workaround to make sure that all bits are unlocked.. */
1435
	pl011_write(0x00, uap, REG_ICR);
1436 1437 1438 1439 1440 1441

	/*
	 * WA: introduce 26ns(1 uart clk) delay before W1C;
	 * single apb access will incur 2 pclk(133.12Mhz) delay,
	 * so add 2 dummy reads
	 */
1442 1443
	dummy_read = pl011_read(uap, REG_ICR);
	dummy_read = pl011_read(uap, REG_ICR);
1444 1445
}

1446
static irqreturn_t pl011_int(int irq, void *dev_id)
L
Linus Torvalds 已提交
1447 1448
{
	struct uart_amba_port *uap = dev_id;
1449
	unsigned long flags;
L
Linus Torvalds 已提交
1450
	unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1451
	u16 imsc;
L
Linus Torvalds 已提交
1452 1453
	int handled = 0;

1454
	spin_lock_irqsave(&uap->port.lock, flags);
1455 1456
	imsc = pl011_read(uap, REG_IMSC);
	status = pl011_read(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1457 1458
	if (status) {
		do {
1459
			check_apply_cts_event_workaround(uap);
1460

1461 1462
			pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
					       UART011_RXIS),
1463
				    uap, REG_ICR);
L
Linus Torvalds 已提交
1464

1465 1466 1467 1468 1469 1470
			if (status & (UART011_RTIS|UART011_RXIS)) {
				if (pl011_dma_rx_running(uap))
					pl011_dma_rx_irq(uap);
				else
					pl011_rx_chars(uap);
			}
L
Linus Torvalds 已提交
1471 1472 1473
			if (status & (UART011_DSRMIS|UART011_DCDMIS|
				      UART011_CTSMIS|UART011_RIMIS))
				pl011_modem_status(uap);
1474 1475
			if (status & UART011_TXIS)
				pl011_tx_chars(uap, true);
L
Linus Torvalds 已提交
1476

1477
			if (pass_counter-- == 0)
L
Linus Torvalds 已提交
1478 1479
				break;

1480
			status = pl011_read(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1481 1482 1483 1484
		} while (status != 0);
		handled = 1;
	}

1485
	spin_unlock_irqrestore(&uap->port.lock, flags);
L
Linus Torvalds 已提交
1486 1487 1488 1489

	return IRQ_RETVAL(handled);
}

1490
static unsigned int pl011_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1491
{
1492 1493
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1494
	unsigned int status = pl011_read(uap, REG_FR);
1495
	return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
L
Linus Torvalds 已提交
1496 1497
}

1498
static unsigned int pl011_get_mctrl(struct uart_port *port)
L
Linus Torvalds 已提交
1499
{
1500 1501
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1502
	unsigned int result = 0;
1503
	unsigned int status = pl011_read(uap, REG_FR);
L
Linus Torvalds 已提交
1504

J
Jiri Slaby 已提交
1505
#define TIOCMBIT(uartbit, tiocmbit)	\
L
Linus Torvalds 已提交
1506 1507 1508
	if (status & uartbit)		\
		result |= tiocmbit

J
Jiri Slaby 已提交
1509
	TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1510 1511 1512
	TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
	TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
	TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
J
Jiri Slaby 已提交
1513
#undef TIOCMBIT
L
Linus Torvalds 已提交
1514 1515 1516 1517 1518
	return result;
}

static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
1519 1520
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1521 1522
	unsigned int cr;

1523
	cr = pl011_read(uap, REG_CR);
L
Linus Torvalds 已提交
1524

J
Jiri Slaby 已提交
1525
#define	TIOCMBIT(tiocmbit, uartbit)		\
L
Linus Torvalds 已提交
1526 1527 1528 1529 1530
	if (mctrl & tiocmbit)		\
		cr |= uartbit;		\
	else				\
		cr &= ~uartbit

J
Jiri Slaby 已提交
1531 1532 1533 1534 1535
	TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
	TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
	TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
	TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
	TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
1536 1537 1538 1539 1540

	if (uap->autorts) {
		/* We need to disable auto-RTS if we want to turn RTS off */
		TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
	}
J
Jiri Slaby 已提交
1541
#undef TIOCMBIT
L
Linus Torvalds 已提交
1542

1543
	pl011_write(cr, uap, REG_CR);
L
Linus Torvalds 已提交
1544 1545 1546 1547
}

static void pl011_break_ctl(struct uart_port *port, int break_state)
{
1548 1549
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1550 1551 1552 1553
	unsigned long flags;
	unsigned int lcr_h;

	spin_lock_irqsave(&uap->port.lock, flags);
1554
	lcr_h = pl011_read(uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
1555 1556 1557 1558
	if (break_state == -1)
		lcr_h |= UART01x_LCRH_BRK;
	else
		lcr_h &= ~UART01x_LCRH_BRK;
1559
	pl011_write(lcr_h, uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
1560 1561 1562
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

J
Jason Wessel 已提交
1563
#ifdef CONFIG_CONSOLE_POLL
1564 1565 1566

static void pl011_quiesce_irqs(struct uart_port *port)
{
1567 1568
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1569

1570
	pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	/*
	 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
	 * we simply mask it. start_tx() will unmask it.
	 *
	 * Note we can race with start_tx(), and if the race happens, the
	 * polling user might get another interrupt just after we clear it.
	 * But it should be OK and can happen even w/o the race, e.g.
	 * controller immediately got some new data and raised the IRQ.
	 *
	 * And whoever uses polling routines assumes that it manages the device
	 * (including tx queue), so we're also fine with start_tx()'s caller
	 * side.
	 */
1584 1585
	pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
		    REG_IMSC);
1586 1587
}

1588
static int pl011_get_poll_char(struct uart_port *port)
J
Jason Wessel 已提交
1589
{
1590 1591
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1592 1593
	unsigned int status;

1594 1595 1596 1597 1598 1599
	/*
	 * The caller might need IRQs lowered, e.g. if used with KDB NMI
	 * debugger.
	 */
	pl011_quiesce_irqs(port);

1600
	status = pl011_read(uap, REG_FR);
1601 1602
	if (status & UART01x_FR_RXFE)
		return NO_POLL_CHAR;
J
Jason Wessel 已提交
1603

1604
	return pl011_read(uap, REG_DR);
J
Jason Wessel 已提交
1605 1606
}

1607
static void pl011_put_poll_char(struct uart_port *port,
J
Jason Wessel 已提交
1608 1609
			 unsigned char ch)
{
1610 1611
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1612

1613
	while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
J
Jason Wessel 已提交
1614 1615
		barrier();

1616
	pl011_write(ch, uap, REG_DR);
J
Jason Wessel 已提交
1617 1618 1619 1620
}

#endif /* CONFIG_CONSOLE_POLL */

1621
static int pl011_hwinit(struct uart_port *port)
L
Linus Torvalds 已提交
1622
{
1623 1624
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1625 1626
	int retval;

1627
	/* Optionaly enable pins to be muxed in and configured */
1628
	pinctrl_pm_select_default_state(port->dev);
1629

L
Linus Torvalds 已提交
1630 1631 1632
	/*
	 * Try to enable the clock producer.
	 */
1633
	retval = clk_prepare_enable(uap->clk);
L
Linus Torvalds 已提交
1634
	if (retval)
1635
		return retval;
L
Linus Torvalds 已提交
1636 1637 1638

	uap->port.uartclk = clk_get_rate(uap->clk);

1639
	/* Clear pending error and receive interrupts */
1640 1641
	pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
		    UART011_FEIS | UART011_RTIS | UART011_RXIS,
1642
		    uap, REG_ICR);
1643

1644 1645 1646 1647
	/*
	 * Save interrupts enable mask, and enable RX interrupts in case if
	 * the interrupt is used for NMI entry.
	 */
1648 1649
	uap->im = pl011_read(uap, REG_IMSC);
	pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
1650

J
Jingoo Han 已提交
1651
	if (dev_get_platdata(uap->port.dev)) {
1652 1653
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1654
		plat = dev_get_platdata(uap->port.dev);
1655 1656 1657 1658 1659 1660
		if (plat->init)
			plat->init();
	}
	return 0;
}

1661 1662
static bool pl011_split_lcrh(const struct uart_amba_port *uap)
{
1663 1664
	return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
	       pl011_reg_to_offset(uap, REG_LCRH_TX);
1665 1666
}

1667 1668
static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
{
1669
	pl011_write(lcr_h, uap, REG_LCRH_RX);
1670
	if (pl011_split_lcrh(uap)) {
1671 1672 1673 1674 1675 1676
		int i;
		/*
		 * Wait 10 PCLKs before writing LCRH_TX register,
		 * to get this delay write read only register 10 times
		 */
		for (i = 0; i < 10; ++i)
1677
			pl011_write(0xff, uap, REG_MIS);
1678
		pl011_write(lcr_h, uap, REG_LCRH_TX);
1679 1680 1681
	}
}

1682 1683
static int pl011_allocate_irq(struct uart_amba_port *uap)
{
1684
	pl011_write(uap->im, uap, REG_IMSC);
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698

	return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
}

/*
 * Enable interrupts, only timeouts when using DMA
 * if initial RX DMA job failed, start in interrupt mode
 * as well.
 */
static void pl011_enable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* Clear out any spuriously appearing RX interrupts */
1699
	pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
1700 1701 1702
	uap->im = UART011_RTIM;
	if (!pl011_dma_rx_running(uap))
		uap->im |= UART011_RXIM;
1703
	pl011_write(uap->im, uap, REG_IMSC);
1704 1705 1706
	spin_unlock_irq(&uap->port.lock);
}

1707 1708
static int pl011_startup(struct uart_port *port)
{
1709 1710
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1711
	unsigned int cr;
1712 1713 1714 1715 1716 1717
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		goto clk_dis;

1718
	retval = pl011_allocate_irq(uap);
L
Linus Torvalds 已提交
1719 1720 1721
	if (retval)
		goto clk_dis;

1722
	pl011_write(uap->vendor->ifls, uap, REG_IFLS);
L
Linus Torvalds 已提交
1723

1724
	spin_lock_irq(&uap->port.lock);
1725

1726 1727 1728
	/* restore RTS and DTR */
	cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
	cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
1729
	pl011_write(cr, uap, REG_CR);
L
Linus Torvalds 已提交
1730

1731 1732
	spin_unlock_irq(&uap->port.lock);

L
Linus Torvalds 已提交
1733 1734 1735
	/*
	 * initialise the old status of the modem signals
	 */
1736
	uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1737

1738 1739 1740
	/* Startup DMA */
	pl011_dma_startup(uap);

1741
	pl011_enable_interrupts(uap);
L
Linus Torvalds 已提交
1742 1743 1744 1745

	return 0;

 clk_dis:
1746
	clk_disable_unprepare(uap->clk);
L
Linus Torvalds 已提交
1747 1748 1749
	return retval;
}

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
static int sbsa_uart_startup(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		return retval;

	retval = pl011_allocate_irq(uap);
	if (retval)
		return retval;

	/* The SBSA UART does not support any modem status lines. */
	uap->old_status = 0;

	pl011_enable_interrupts(uap);

	return 0;
}

1772 1773 1774
static void pl011_shutdown_channel(struct uart_amba_port *uap,
					unsigned int lcrh)
{
1775
      unsigned long val;
1776

1777
      val = pl011_read(uap, lcrh);
1778
      val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
1779
      pl011_write(val, uap, lcrh);
1780 1781
}

1782 1783 1784 1785 1786 1787
/*
 * disable the port. It should not disable RTS and DTR.
 * Also RTS and DTR state should be preserved to restore
 * it during startup().
 */
static void pl011_disable_uart(struct uart_amba_port *uap)
L
Linus Torvalds 已提交
1788
{
1789
	unsigned int cr;
L
Linus Torvalds 已提交
1790

1791
	uap->autorts = false;
1792
	spin_lock_irq(&uap->port.lock);
1793
	cr = pl011_read(uap, REG_CR);
1794 1795 1796
	uap->old_cr = cr;
	cr &= UART011_CR_RTS | UART011_CR_DTR;
	cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1797
	pl011_write(cr, uap, REG_CR);
1798
	spin_unlock_irq(&uap->port.lock);
L
Linus Torvalds 已提交
1799 1800 1801 1802

	/*
	 * disable break condition and fifos
	 */
1803
	pl011_shutdown_channel(uap, REG_LCRH_RX);
1804
	if (pl011_split_lcrh(uap))
1805
		pl011_shutdown_channel(uap, REG_LCRH_TX);
1806 1807 1808 1809 1810 1811 1812 1813
}

static void pl011_disable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* mask all interrupts and clear all pending ones */
	uap->im = 0;
1814 1815
	pl011_write(uap->im, uap, REG_IMSC);
	pl011_write(0xffff, uap, REG_ICR);
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831

	spin_unlock_irq(&uap->port.lock);
}

static void pl011_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	pl011_dma_shutdown(uap);

	free_irq(uap->port.irq, uap);

	pl011_disable_uart(uap);
L
Linus Torvalds 已提交
1832 1833 1834 1835

	/*
	 * Shut down the clock producer
	 */
1836
	clk_disable_unprepare(uap->clk);
1837
	/* Optionally let pins go into sleep states */
1838
	pinctrl_pm_select_sleep_state(port->dev);
1839

J
Jingoo Han 已提交
1840
	if (dev_get_platdata(uap->port.dev)) {
1841 1842
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1843
		plat = dev_get_platdata(uap->port.dev);
1844 1845 1846 1847
		if (plat->exit)
			plat->exit();
	}

1848 1849
	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
L
Linus Torvalds 已提交
1850 1851
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
static void sbsa_uart_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	free_irq(uap->port.irq, uap);

	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
static void
pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
{
	port->read_status_mask = UART011_DR_OE | 255;
	if (termios->c_iflag & INPCK)
		port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
		port->read_status_mask |= UART011_DR_BE;

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & IGNBRK) {
		port->ignore_status_mask |= UART011_DR_BE;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			port->ignore_status_mask |= UART011_DR_OE;
	}

	/*
	 * Ignore all characters if CREAD is not set.
	 */
	if ((termios->c_cflag & CREAD) == 0)
		port->ignore_status_mask |= UART_DUMMY_DR_RX;
}

L
Linus Torvalds 已提交
1897
static void
A
Alan Cox 已提交
1898 1899
pl011_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1900
{
1901 1902
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1903 1904
	unsigned int lcr_h, old_cr;
	unsigned long flags;
1905 1906 1907 1908 1909 1910
	unsigned int baud, quot, clkdiv;

	if (uap->vendor->oversampling)
		clkdiv = 8;
	else
		clkdiv = 16;
L
Linus Torvalds 已提交
1911 1912 1913 1914

	/*
	 * Ask the core to calculate the divisor for us.
	 */
1915
	baud = uart_get_baud_rate(port, termios, old, 0,
1916
				  port->uartclk / clkdiv);
1917
#ifdef CONFIG_DMA_ENGINE
1918 1919 1920 1921 1922
	/*
	 * Adjust RX DMA polling rate with baud rate if not specified.
	 */
	if (uap->dmarx.auto_poll_rate)
		uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
1923
#endif
1924 1925 1926 1927 1928

	if (baud > port->uartclk/16)
		quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
	else
		quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
L
Linus Torvalds 已提交
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		lcr_h = UART01x_LCRH_WLEN_5;
		break;
	case CS6:
		lcr_h = UART01x_LCRH_WLEN_6;
		break;
	case CS7:
		lcr_h = UART01x_LCRH_WLEN_7;
		break;
	default: // CS8
		lcr_h = UART01x_LCRH_WLEN_8;
		break;
	}
	if (termios->c_cflag & CSTOPB)
		lcr_h |= UART01x_LCRH_STP2;
	if (termios->c_cflag & PARENB) {
		lcr_h |= UART01x_LCRH_PEN;
		if (!(termios->c_cflag & PARODD))
			lcr_h |= UART01x_LCRH_EPS;
	}
1951
	if (uap->fifosize > 1)
L
Linus Torvalds 已提交
1952 1953 1954 1955 1956 1957 1958 1959 1960
		lcr_h |= UART01x_LCRH_FEN;

	spin_lock_irqsave(&port->lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

1961
	pl011_setup_status_masks(port, termios);
L
Linus Torvalds 已提交
1962 1963 1964 1965 1966

	if (UART_ENABLE_MS(port, termios->c_cflag))
		pl011_enable_ms(port);

	/* first, disable everything */
1967 1968
	old_cr = pl011_read(uap, REG_CR);
	pl011_write(0, uap, REG_CR);
L
Linus Torvalds 已提交
1969

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	if (termios->c_cflag & CRTSCTS) {
		if (old_cr & UART011_CR_RTS)
			old_cr |= UART011_CR_RTSEN;

		old_cr |= UART011_CR_CTSEN;
		uap->autorts = true;
	} else {
		old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
		uap->autorts = false;
	}

1981 1982
	if (uap->vendor->oversampling) {
		if (baud > port->uartclk / 16)
1983 1984 1985 1986 1987
			old_cr |= ST_UART011_CR_OVSFACT;
		else
			old_cr &= ~ST_UART011_CR_OVSFACT;
	}

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	/*
	 * Workaround for the ST Micro oversampling variants to
	 * increase the bitrate slightly, by lowering the divisor,
	 * to avoid delayed sampling of start bit at high speeds,
	 * else we see data corruption.
	 */
	if (uap->vendor->oversampling) {
		if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
			quot -= 1;
		else if ((baud > 3250000) && (quot > 2))
			quot -= 2;
	}
L
Linus Torvalds 已提交
2000
	/* Set baud rate */
2001 2002
	pl011_write(quot & 0x3f, uap, REG_FBRD);
	pl011_write(quot >> 6, uap, REG_IBRD);
L
Linus Torvalds 已提交
2003 2004 2005

	/*
	 * ----------v----------v----------v----------v-----
2006
	 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
2007
	 * REG_FBRD & REG_IBRD.
L
Linus Torvalds 已提交
2008 2009
	 * ----------^----------^----------^----------^-----
	 */
2010
	pl011_write_lcr_h(uap, lcr_h);
2011
	pl011_write(old_cr, uap, REG_CR);
L
Linus Torvalds 已提交
2012 2013 2014 2015

	spin_unlock_irqrestore(&port->lock, flags);
}

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
static void
sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		      struct ktermios *old)
{
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
	unsigned long flags;

	tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);

	/* The SBSA UART only supports 8n1 without hardware flow control. */
	termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
	termios->c_cflag &= ~(CMSPAR | CRTSCTS);
	termios->c_cflag |= CS8 | CLOCAL;

	spin_lock_irqsave(&port->lock, flags);
	uart_update_timeout(port, CS8, uap->fixed_baud);
	pl011_setup_status_masks(port, termios);
	spin_unlock_irqrestore(&port->lock, flags);
}

L
Linus Torvalds 已提交
2037 2038
static const char *pl011_type(struct uart_port *port)
{
2039 2040
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
2041
	return uap->port.type == PORT_AMBA ? uap->type : NULL;
L
Linus Torvalds 已提交
2042 2043 2044 2045 2046
}

/*
 * Release the memory region(s) being used by 'port'
 */
2047
static void pl011_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2048 2049 2050 2051 2052 2053 2054
{
	release_mem_region(port->mapbase, SZ_4K);
}

/*
 * Request the memory region(s) being used by 'port'
 */
2055
static int pl011_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2056 2057 2058 2059 2060 2061 2062 2063
{
	return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
			!= NULL ? 0 : -EBUSY;
}

/*
 * Configure/autoconfigure the port.
 */
2064
static void pl011_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
2065 2066 2067
{
	if (flags & UART_CONFIG_TYPE) {
		port->type = PORT_AMBA;
2068
		pl011_request_port(port);
L
Linus Torvalds 已提交
2069 2070 2071 2072 2073 2074
	}
}

/*
 * verify the new serial_struct (for TIOCSSERIAL).
 */
2075
static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
2076 2077 2078 2079
{
	int ret = 0;
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
		ret = -EINVAL;
Y
Yinghai Lu 已提交
2080
	if (ser->irq < 0 || ser->irq >= nr_irqs)
L
Linus Torvalds 已提交
2081 2082 2083 2084 2085 2086 2087
		ret = -EINVAL;
	if (ser->baud_base < 9600)
		ret = -EINVAL;
	return ret;
}

static struct uart_ops amba_pl011_pops = {
2088
	.tx_empty	= pl011_tx_empty,
L
Linus Torvalds 已提交
2089
	.set_mctrl	= pl011_set_mctrl,
2090
	.get_mctrl	= pl011_get_mctrl,
L
Linus Torvalds 已提交
2091 2092 2093 2094 2095 2096 2097
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.enable_ms	= pl011_enable_ms,
	.break_ctl	= pl011_break_ctl,
	.startup	= pl011_startup,
	.shutdown	= pl011_shutdown,
2098
	.flush_buffer	= pl011_dma_flush_buffer,
L
Linus Torvalds 已提交
2099 2100
	.set_termios	= pl011_set_termios,
	.type		= pl011_type,
2101 2102 2103 2104
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
J
Jason Wessel 已提交
2105
#ifdef CONFIG_CONSOLE_POLL
2106
	.poll_init     = pl011_hwinit,
2107 2108
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
J
Jason Wessel 已提交
2109
#endif
L
Linus Torvalds 已提交
2110 2111
};

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
}

static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
{
	return 0;
}

static const struct uart_ops sbsa_uart_pops = {
	.tx_empty	= pl011_tx_empty,
	.set_mctrl	= sbsa_uart_set_mctrl,
	.get_mctrl	= sbsa_uart_get_mctrl,
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.startup	= sbsa_uart_startup,
	.shutdown	= sbsa_uart_shutdown,
	.set_termios	= sbsa_uart_set_termios,
	.type		= pl011_type,
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
#ifdef CONFIG_CONSOLE_POLL
	.poll_init     = pl011_hwinit,
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
#endif
};

L
Linus Torvalds 已提交
2143 2144 2145 2146
static struct uart_amba_port *amba_ports[UART_NR];

#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE

2147
static void pl011_console_putchar(struct uart_port *port, int ch)
L
Linus Torvalds 已提交
2148
{
2149 2150
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2151

2152
	while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
2153
		barrier();
2154
	pl011_write(ch, uap, REG_DR);
L
Linus Torvalds 已提交
2155 2156 2157 2158 2159 2160
}

static void
pl011_console_write(struct console *co, const char *s, unsigned int count)
{
	struct uart_amba_port *uap = amba_ports[co->index];
2161
	unsigned int status, old_cr = 0, new_cr;
2162 2163
	unsigned long flags;
	int locked = 1;
L
Linus Torvalds 已提交
2164 2165 2166

	clk_enable(uap->clk);

2167 2168 2169 2170 2171 2172 2173 2174
	local_irq_save(flags);
	if (uap->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&uap->port.lock);
	else
		spin_lock(&uap->port.lock);

L
Linus Torvalds 已提交
2175 2176 2177
	/*
	 *	First save the CR then disable the interrupts
	 */
2178
	if (!uap->vendor->always_enabled) {
2179
		old_cr = pl011_read(uap, REG_CR);
2180 2181
		new_cr = old_cr & ~UART011_CR_CTSEN;
		new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
2182
		pl011_write(new_cr, uap, REG_CR);
2183
	}
L
Linus Torvalds 已提交
2184

2185
	uart_console_write(&uap->port, s, count, pl011_console_putchar);
L
Linus Torvalds 已提交
2186 2187 2188 2189 2190 2191

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore the TCR
	 */
	do {
2192
		status = pl011_read(uap, REG_FR);
2193
	} while (status & UART01x_FR_BUSY);
2194
	if (!uap->vendor->always_enabled)
2195
		pl011_write(old_cr, uap, REG_CR);
L
Linus Torvalds 已提交
2196

2197 2198 2199 2200
	if (locked)
		spin_unlock(&uap->port.lock);
	local_irq_restore(flags);

L
Linus Torvalds 已提交
2201 2202 2203 2204 2205 2206 2207
	clk_disable(uap->clk);
}

static void __init
pl011_console_get_options(struct uart_amba_port *uap, int *baud,
			     int *parity, int *bits)
{
2208
	if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
L
Linus Torvalds 已提交
2209 2210
		unsigned int lcr_h, ibrd, fbrd;

2211
		lcr_h = pl011_read(uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225

		*parity = 'n';
		if (lcr_h & UART01x_LCRH_PEN) {
			if (lcr_h & UART01x_LCRH_EPS)
				*parity = 'e';
			else
				*parity = 'o';
		}

		if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
			*bits = 7;
		else
			*bits = 8;

2226 2227
		ibrd = pl011_read(uap, REG_IBRD);
		fbrd = pl011_read(uap, REG_FBRD);
L
Linus Torvalds 已提交
2228 2229

		*baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
2230

2231
		if (uap->vendor->oversampling) {
2232
			if (pl011_read(uap, REG_CR)
2233 2234 2235
				  & ST_UART011_CR_OVSFACT)
				*baud *= 2;
		}
L
Linus Torvalds 已提交
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
	}
}

static int __init pl011_console_setup(struct console *co, char *options)
{
	struct uart_amba_port *uap;
	int baud = 38400;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2246
	int ret;
L
Linus Torvalds 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index >= UART_NR)
		co->index = 0;
	uap = amba_ports[co->index];
2256 2257
	if (!uap)
		return -ENODEV;
L
Linus Torvalds 已提交
2258

2259
	/* Allow pins to be muxed in and configured */
2260
	pinctrl_pm_select_default_state(uap->port.dev);
2261

2262 2263 2264 2265
	ret = clk_prepare(uap->clk);
	if (ret)
		return ret;

J
Jingoo Han 已提交
2266
	if (dev_get_platdata(uap->port.dev)) {
2267 2268
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
2269
		plat = dev_get_platdata(uap->port.dev);
2270 2271 2272 2273
		if (plat->init)
			plat->init();
	}

L
Linus Torvalds 已提交
2274 2275
	uap->port.uartclk = clk_get_rate(uap->clk);

2276 2277 2278 2279 2280 2281 2282 2283 2284
	if (uap->vendor->fixed_options) {
		baud = uap->fixed_baud;
	} else {
		if (options)
			uart_parse_options(options,
					   &baud, &parity, &bits, &flow);
		else
			pl011_console_get_options(uap, &baud, &parity, &bits);
	}
L
Linus Torvalds 已提交
2285 2286 2287 2288

	return uart_set_options(&uap->port, co, baud, parity, bits, flow);
}

2289
static struct uart_driver amba_reg;
L
Linus Torvalds 已提交
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
static struct console amba_console = {
	.name		= "ttyAMA",
	.write		= pl011_console_write,
	.device		= uart_console_device,
	.setup		= pl011_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &amba_reg,
};

#define AMBA_CONSOLE	(&amba_console)
2301 2302 2303

static void pl011_putc(struct uart_port *port, int c)
{
2304
	while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2305
		;
2306 2307 2308 2309
	if (port->iotype == UPIO_MEM32)
		writel(c, port->membase + UART01x_DR);
	else
		writeb(c, port->membase + UART01x_DR);
2310
	while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
		;
}

static void pl011_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, pl011_putc);
}

static int __init pl011_early_console_setup(struct earlycon_device *device,
					    const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = pl011_early_write;
	return 0;
}
2330
OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
2331

L
Linus Torvalds 已提交
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
#else
#define AMBA_CONSOLE	NULL
#endif

static struct uart_driver amba_reg = {
	.owner			= THIS_MODULE,
	.driver_name		= "ttyAMA",
	.dev_name		= "ttyAMA",
	.major			= SERIAL_AMBA_MAJOR,
	.minor			= SERIAL_AMBA_MINOR,
	.nr			= UART_NR,
	.cons			= AMBA_CONSOLE,
};

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
static int pl011_probe_dt_alias(int index, struct device *dev)
{
	struct device_node *np;
	static bool seen_dev_with_alias = false;
	static bool seen_dev_without_alias = false;
	int ret = index;

	if (!IS_ENABLED(CONFIG_OF))
		return ret;

	np = dev->of_node;
	if (!np)
		return ret;

	ret = of_alias_get_id(np, "serial");
	if (IS_ERR_VALUE(ret)) {
		seen_dev_without_alias = true;
		ret = index;
	} else {
		seen_dev_with_alias = true;
		if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
			dev_warn(dev, "requested serial port %d  not available.\n", ret);
			ret = index;
		}
	}

	if (seen_dev_with_alias && seen_dev_without_alias)
		dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");

	return ret;
}

2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
/* unregisters the driver also if no more ports are left */
static void pl011_unregister_port(struct uart_amba_port *uap)
{
	int i;
	bool busy = false;

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		if (amba_ports[i] == uap)
			amba_ports[i] = NULL;
		else if (amba_ports[i])
			busy = true;
	}
	pl011_dma_remove(uap);
	if (!busy)
		uart_unregister_driver(&amba_reg);
}

2395
static int pl011_find_free_port(void)
L
Linus Torvalds 已提交
2396
{
2397
	int i;
L
Linus Torvalds 已提交
2398 2399 2400

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
		if (amba_ports[i] == NULL)
2401
			return i;
L
Linus Torvalds 已提交
2402

2403 2404
	return -EBUSY;
}
L
Linus Torvalds 已提交
2405

2406 2407 2408 2409
static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
			    struct resource *mmiobase, int index)
{
	void __iomem *base;
2410

2411
	base = devm_ioremap_resource(dev, mmiobase);
2412 2413
	if (IS_ERR(base))
		return PTR_ERR(base);
L
Linus Torvalds 已提交
2414

2415
	index = pl011_probe_dt_alias(index, dev);
L
Linus Torvalds 已提交
2416

2417
	uap->old_cr = 0;
2418 2419
	uap->port.dev = dev;
	uap->port.mapbase = mmiobase->start;
L
Linus Torvalds 已提交
2420
	uap->port.membase = base;
2421
	uap->port.fifosize = uap->fifosize;
L
Linus Torvalds 已提交
2422
	uap->port.flags = UPF_BOOT_AUTOCONF;
2423
	uap->port.line = index;
L
Linus Torvalds 已提交
2424

2425
	amba_ports[index] = uap;
2426

2427 2428
	return 0;
}
2429

2430 2431 2432
static int pl011_register_port(struct uart_amba_port *uap)
{
	int ret;
L
Linus Torvalds 已提交
2433

2434
	/* Ensure interrupts from this UART are masked and cleared */
2435 2436
	pl011_write(0, uap, REG_IMSC);
	pl011_write(0xffff, uap, REG_ICR);
2437 2438 2439 2440

	if (!amba_reg.state) {
		ret = uart_register_driver(&amba_reg);
		if (ret < 0) {
2441
			dev_err(uap->port.dev,
2442
				"Failed to register AMBA-PL011 driver\n");
2443 2444 2445 2446
			return ret;
		}
	}

L
Linus Torvalds 已提交
2447
	ret = uart_add_one_port(&amba_reg, &uap->port);
2448 2449
	if (ret)
		pl011_unregister_port(uap);
2450

L
Linus Torvalds 已提交
2451 2452 2453
	return ret;
}

2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = id->data;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->clk = devm_clk_get(&dev->dev, NULL);
	if (IS_ERR(uap->clk))
		return PTR_ERR(uap->clk);

2473
	uap->reg_offset = vendor->reg_offset;
2474 2475
	uap->vendor = vendor;
	uap->fifosize = vendor->get_fifosize(dev);
2476
	uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
	uap->port.irq = dev->irq[0];
	uap->port.ops = &amba_pl011_pops;

	snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));

	ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
	if (ret)
		return ret;

	amba_set_drvdata(dev, uap);

	return pl011_register_port(uap);
}

L
Linus Torvalds 已提交
2491 2492 2493 2494 2495
static int pl011_remove(struct amba_device *dev)
{
	struct uart_amba_port *uap = amba_get_drvdata(dev);

	uart_remove_one_port(&amba_reg, &uap->port);
2496
	pl011_unregister_port(uap);
L
Linus Torvalds 已提交
2497 2498 2499
	return 0;
}

2500 2501
#ifdef CONFIG_PM_SLEEP
static int pl011_suspend(struct device *dev)
2502
{
2503
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2504 2505 2506 2507 2508 2509 2510

	if (!uap)
		return -EINVAL;

	return uart_suspend_port(&amba_reg, &uap->port);
}

2511
static int pl011_resume(struct device *dev)
2512
{
2513
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2514 2515 2516 2517 2518 2519 2520 2521

	if (!uap)
		return -EINVAL;

	return uart_resume_port(&amba_reg, &uap->port);
}
#endif

2522 2523
static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
static int sbsa_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct resource *r;
	int portnr, ret;
	int baudrate;

	/*
	 * Check the mandatory baud rate parameter in the DT node early
	 * so that we can easily exit with the error.
	 */
	if (pdev->dev.of_node) {
		struct device_node *np = pdev->dev.of_node;

		ret = of_property_read_u32(np, "current-speed", &baudrate);
		if (ret)
			return ret;
	} else {
		baudrate = 115200;
	}

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

2554
	uap->reg_offset	= vendor_sbsa.reg_offset;
2555 2556
	uap->vendor	= &vendor_sbsa;
	uap->fifosize	= 32;
2557
	uap->port.iotype = vendor_sbsa.access_32b ? UPIO_MEM32 : UPIO_MEM;
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
	uap->port.irq	= platform_get_irq(pdev, 0);
	uap->port.ops	= &sbsa_uart_pops;
	uap->fixed_baud = baudrate;

	snprintf(uap->type, sizeof(uap->type), "SBSA");

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
}

static int sbsa_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}

static const struct of_device_id sbsa_uart_of_match[] = {
	{ .compatible = "arm,sbsa-uart", },
	{},
};
MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);

2590 2591 2592 2593 2594 2595
static const struct acpi_device_id sbsa_uart_acpi_match[] = {
	{ "ARMH0011", 0 },
	{},
};
MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);

2596 2597 2598 2599 2600 2601
static struct platform_driver arm_sbsa_uart_platform_driver = {
	.probe		= sbsa_uart_probe,
	.remove		= sbsa_uart_remove,
	.driver	= {
		.name	= "sbsa-uart",
		.of_match_table = of_match_ptr(sbsa_uart_of_match),
2602
		.acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
2603 2604 2605
	},
};

2606
static struct amba_id pl011_ids[] = {
L
Linus Torvalds 已提交
2607 2608 2609
	{
		.id	= 0x00041011,
		.mask	= 0x000fffff,
2610 2611 2612 2613 2614 2615
		.data	= &vendor_arm,
	},
	{
		.id	= 0x00380802,
		.mask	= 0x00ffffff,
		.data	= &vendor_st,
L
Linus Torvalds 已提交
2616 2617 2618 2619
	},
	{ 0, 0 },
};

2620 2621
MODULE_DEVICE_TABLE(amba, pl011_ids);

L
Linus Torvalds 已提交
2622 2623 2624
static struct amba_driver pl011_driver = {
	.drv = {
		.name	= "uart-pl011",
2625
		.pm	= &pl011_dev_pm_ops,
L
Linus Torvalds 已提交
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
	},
	.id_table	= pl011_ids,
	.probe		= pl011_probe,
	.remove		= pl011_remove,
};

static int __init pl011_init(void)
{
	printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");

2636 2637
	if (platform_driver_register(&arm_sbsa_uart_platform_driver))
		pr_warn("could not register SBSA UART platform driver\n");
2638
	return amba_driver_register(&pl011_driver);
L
Linus Torvalds 已提交
2639 2640 2641 2642
}

static void __exit pl011_exit(void)
{
2643
	platform_driver_unregister(&arm_sbsa_uart_platform_driver);
L
Linus Torvalds 已提交
2644 2645 2646
	amba_driver_unregister(&pl011_driver);
}

2647 2648 2649 2650 2651
/*
 * While this can be a module, if builtin it's most likely the console
 * So let's leave module_exit but move module_init to an earlier place
 */
arch_initcall(pl011_init);
L
Linus Torvalds 已提交
2652 2653 2654 2655 2656
module_exit(pl011_exit);

MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
MODULE_DESCRIPTION("ARM AMBA serial port driver");
MODULE_LICENSE("GPL");