intel_ddi.c 158.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
572 573 574 575 576 577 578 579 580 581 582 583 584
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x64, 0x30, 0x00, 0x0F },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x64, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
587
	u32 cri_txdeemph_override_5_0;
588 589 590
	u32 cri_txdeemph_override_17_12;
};

591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
606
				/* Voltage swing  pre-emphasis */
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
631 632
};

633 634 635 636 637 638
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

639
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
640 641
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
642 643
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
644 645 646 647 648 649 650 651 652 653 654 655 656 657
	{ 0x0, 0x0, 0x18 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
658 659
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
660
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
661 662 663 664 665 666
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

667 668 669 670 671 672 673 674 675 676 677 678 679 680
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

709
static const struct ddi_buf_trans *
710
bdw_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
711
{
712 713
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

714 715 716 717 718 719 720 721 722
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

723
static const struct ddi_buf_trans *
724
skl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
725
{
726 727
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

728
	if (IS_SKL_ULX(dev_priv)) {
729
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
730
		return skl_y_ddi_translations_dp;
731
	} else if (IS_SKL_ULT(dev_priv)) {
732
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
733
		return skl_u_ddi_translations_dp;
734 735
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
736
		return skl_ddi_translations_dp;
737 738 739
	}
}

740
static const struct ddi_buf_trans *
741
kbl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
742
{
743 744
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

745 746 747
	if (IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
748 749
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
750 751 752
	} else if (IS_KBL_ULT(dev_priv) ||
		   IS_CFL_ULT(dev_priv) ||
		   IS_CML_ULT(dev_priv)) {
753 754 755 756 757 758 759 760
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

761
static const struct ddi_buf_trans *
762
skl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
763
{
764 765
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

766
	if (dev_priv->vbt.edp.low_vswing) {
767 768 769 770
		if (IS_SKL_ULX(dev_priv) ||
		    IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv) ||
		    IS_CML_ULX(dev_priv)) {
771
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
772
			return skl_y_ddi_translations_edp;
773 774 775 776
		} else if (IS_SKL_ULT(dev_priv) ||
			   IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv) ||
			   IS_CML_ULT(dev_priv)) {
777
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
778
			return skl_u_ddi_translations_edp;
779 780
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
781
			return skl_ddi_translations_edp;
782 783
		}
	}
784

785 786 787
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv))
788
		return kbl_get_buf_trans_dp(encoder, n_entries);
789
	else
790
		return skl_get_buf_trans_dp(encoder, n_entries);
791 792 793
}

static const struct ddi_buf_trans *
794
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
795
{
796 797 798 799
	if (IS_SKL_ULX(dev_priv) ||
	    IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
800
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
801
		return skl_y_ddi_translations_hdmi;
802 803
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
804
		return skl_ddi_translations_hdmi;
805 806 807
	}
}

808 809 810 811 812 813 814 815 816
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

817
static const struct ddi_buf_trans *
818
intel_ddi_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
819
{
820 821
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

822 823 824
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv)) {
825
		const struct ddi_buf_trans *ddi_translations =
826
			kbl_get_buf_trans_dp(encoder, n_entries);
827
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
828
		return ddi_translations;
829
	} else if (IS_SKYLAKE(dev_priv)) {
830
		const struct ddi_buf_trans *ddi_translations =
831
			skl_get_buf_trans_dp(encoder, n_entries);
832
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
833
		return ddi_translations;
834 835 836 837 838 839 840 841 842 843 844 845 846
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
847
intel_ddi_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
848
{
849 850
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

851
	if (IS_GEN9_BC(dev_priv)) {
852
		const struct ddi_buf_trans *ddi_translations =
853
			skl_get_buf_trans_edp(encoder, n_entries);
854
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
855
		return ddi_translations;
856
	} else if (IS_BROADWELL(dev_priv)) {
857
		return bdw_get_buf_trans_edp(encoder, n_entries);
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

883
static const struct ddi_buf_trans *
884
intel_ddi_get_buf_trans_hdmi(struct intel_encoder *encoder,
885 886
			     int *n_entries)
{
887 888
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

889 890 891 892 893 894 895 896 897 898 899 900 901 902
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

903
static const struct bxt_ddi_buf_trans *
904
bxt_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
905 906 907 908 909 910
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
911
bxt_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
912
{
913 914
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

915 916 917 918 919
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

920
	return bxt_get_buf_trans_dp(encoder, n_entries);
921 922 923
}

static const struct bxt_ddi_buf_trans *
924
bxt_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
925 926 927 928 929
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

930
static const struct cnl_ddi_buf_trans *
931
cnl_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
932
{
933
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
934
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
935 936 937 938 939 940 941 942 943 944

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
945 946
	} else {
		*n_entries = 1; /* shut up gcc */
947
		MISSING_CASE(voltage);
948
	}
949 950 951 952
	return NULL;
}

static const struct cnl_ddi_buf_trans *
953
cnl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
954
{
955
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
956
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
957 958 959 960 961 962 963 964 965 966

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
967 968
	} else {
		*n_entries = 1; /* shut up gcc */
969
		MISSING_CASE(voltage);
970
	}
971 972 973 974
	return NULL;
}

static const struct cnl_ddi_buf_trans *
975
cnl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
976
{
977
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
978
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
979 980 981 982 983 984 985 986 987 988 989

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
990 991
		} else {
			*n_entries = 1; /* shut up gcc */
992
			MISSING_CASE(voltage);
993
		}
994 995
		return NULL;
	} else {
996
		return cnl_get_buf_trans_dp(encoder, n_entries);
997 998 999
	}
}

1000
static const struct cnl_ddi_buf_trans *
1001
icl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
1002
			int *n_entries)
1003
{
1004 1005
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1006 1007 1008 1009 1010 1011 1012 1013 1014
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1015
	}
1016 1017 1018

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
1019 1020
}

1021
static const struct icl_mg_phy_ddi_buf_trans *
1022
icl_get_mg_buf_trans(struct intel_encoder *encoder, int type, int rate,
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
		     int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
		return icl_mg_phy_ddi_translations_hdmi;
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
	}

	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
	return icl_mg_phy_ddi_translations_rbr_hbr;
}

1037
static const struct cnl_ddi_buf_trans *
1038
ehl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
1039 1040
			int *n_entries)
{
1041 1042 1043
	if (type != INTEL_OUTPUT_HDMI && type != INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
		return ehl_combo_phy_ddi_translations_dp;
1044 1045
	}

1046
	return icl_get_combo_buf_trans(encoder, type, rate, n_entries);
1047 1048
}

1049
static const struct cnl_ddi_buf_trans *
1050
tgl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
1051 1052
			int *n_entries)
{
1053
	if (type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_EDP) {
1054
		return icl_get_combo_buf_trans(encoder, type, rate, n_entries);
1055 1056 1057 1058 1059 1060 1061 1062 1063
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
		return tgl_combo_phy_ddi_translations_dp_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
	return tgl_combo_phy_ddi_translations_dp_hbr;
}

1064
static const struct tgl_dkl_phy_ddi_buf_trans *
1065
tgl_get_dkl_buf_trans(struct intel_encoder *encoder, int type, int rate,
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
		      int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		return tgl_dkl_phy_hdmi_ddi_trans;
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
		return tgl_dkl_phy_dp_ddi_trans_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
	return tgl_dkl_phy_dp_ddi_trans;
}

1080
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
1081
{
1082
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1083
	int n_entries, level, default_entry;
1084
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1085

1086 1087
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1088
			tgl_get_combo_buf_trans(encoder, INTEL_OUTPUT_HDMI,
1089 1090
						0, &n_entries);
		else
1091
			tgl_get_dkl_buf_trans(encoder, INTEL_OUTPUT_HDMI, 0,
1092
					      &n_entries);
1093 1094
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1095
		if (intel_phy_is_combo(dev_priv, phy))
1096
			icl_get_combo_buf_trans(encoder, INTEL_OUTPUT_HDMI,
1097
						0, &n_entries);
1098
		else
1099
			icl_get_mg_buf_trans(encoder, INTEL_OUTPUT_HDMI, 0,
1100
					     &n_entries);
1101 1102
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1103
		cnl_get_buf_trans_hdmi(encoder, &n_entries);
1104
		default_entry = n_entries - 1;
1105
	} else if (IS_GEN9_LP(dev_priv)) {
1106
		bxt_get_buf_trans_hdmi(encoder, &n_entries);
1107
		default_entry = n_entries - 1;
1108
	} else if (IS_GEN9_BC(dev_priv)) {
1109
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1110
		default_entry = 8;
1111
	} else if (IS_BROADWELL(dev_priv)) {
1112
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1113
		default_entry = 7;
1114
	} else if (IS_HASWELL(dev_priv)) {
1115
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1116
		default_entry = 6;
1117
	} else {
1118
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1119
		return 0;
1120 1121
	}

1122
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1123
		return 0;
1124

1125 1126
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1127 1128
		level = default_entry;

1129
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1130
		level = n_entries - 1;
1131

1132
	return level;
1133 1134
}

1135 1136
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1137 1138
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1139
 */
1140 1141
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1142
{
1143
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1144
	u32 iboost_bit = 0;
1145
	int i, n_entries;
1146
	enum port port = encoder->port;
1147
	const struct ddi_buf_trans *ddi_translations;
1148

1149 1150 1151 1152
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1153
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
1154
							       &n_entries);
1155
	else
1156
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
1157
							      &n_entries);
1158

1159
	/* If we're boosting the current, set bit 31 of trans1 */
1160
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1161
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1162

1163
	for (i = 0; i < n_entries; i++) {
1164 1165 1166 1167
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1168
	}
1169 1170 1171 1172 1173 1174 1175
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1176
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1177
					   int level)
1178 1179 1180
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1181
	int n_entries;
1182
	enum port port = encoder->port;
1183
	const struct ddi_buf_trans *ddi_translations;
1184

1185
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1186

1187
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1188
		return;
1189
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1190
		level = n_entries - 1;
1191

1192
	/* If we're boosting the current, set bit 31 of trans1 */
1193
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1194
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1195

1196
	/* Entry 9 is for HDMI: */
1197 1198 1199 1200
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1201 1202
}

1203 1204 1205
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1206 1207 1208
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
1209
	}
1210 1211 1212 1213 1214

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
1215
}
1216

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
	if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

1232
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1233
{
1234
	switch (pll->info->id) {
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1248
		MISSING_CASE(pll->info->id);
1249 1250 1251 1252
		return PORT_CLK_SEL_NONE;
	}
}

1253
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1254
				  const struct intel_crtc_state *crtc_state)
1255
{
1256 1257
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1258 1259 1260 1261
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1262 1263 1264 1265
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1266 1267
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1280
			return DDI_CLK_SEL_NONE;
1281
		}
1282 1283 1284 1285
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1286 1287
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1288 1289 1290 1291
		return DDI_CLK_SEL_MG;
	}
}

1292 1293 1294 1295 1296 1297 1298 1299 1300
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1301
void hsw_fdi_link_train(struct intel_encoder *encoder,
1302
			const struct intel_crtc_state *crtc_state)
1303
{
1304 1305
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1306
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1307

1308
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1309

1310 1311 1312 1313
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1314 1315
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1316
	 */
1317 1318
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1319 1320

	/* Enable the PCH Receiver FDI PLL */
1321
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1322
		     FDI_RX_PLL_ENABLE |
1323
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1324 1325
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1326 1327 1328 1329
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1330
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1331 1332

	/* Configure Port Clock Select */
1333
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1334
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1335
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1336 1337 1338

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1339
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1340
		/* Configure DP_TP_CTL with auto-training */
1341
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1342 1343 1344 1345
			       DP_TP_CTL_FDI_AUTOTRAIN |
			       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
			       DP_TP_CTL_LINK_TRAIN_PAT1 |
			       DP_TP_CTL_ENABLE);
1346

1347 1348 1349 1350
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1351 1352 1353
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1354 1355 1356

		udelay(600);

1357
		/* Program PCH FDI Receiver TU */
1358
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1359 1360 1361

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1362 1363
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1364 1365 1366 1367 1368

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1369
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1370
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1371 1372
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1373 1374 1375

		/* Wait for FDI auto training time */
		udelay(5);
1376

1377
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1378
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1379 1380
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1381 1382
			break;
		}
1383

1384 1385 1386 1387 1388
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1389
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1390
			break;
1391
		}
1392

1393
		rx_ctl_val &= ~FDI_RX_ENABLE;
1394 1395
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1396

1397
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1398
		temp &= ~DDI_BUF_CTL_ENABLE;
1399 1400
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1401

1402
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1403
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1404 1405
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1406 1407
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1408 1409

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1410 1411

		/* Reset FDI_RX_MISC pwrdn lanes */
1412
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1413 1414
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1415 1416
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1417 1418
	}

1419
	/* Enable normal pixel sending for FDI */
1420
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1421 1422 1423 1424
		       DP_TP_CTL_FDI_AUTOTRAIN |
		       DP_TP_CTL_LINK_TRAIN_NORMAL |
		       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		       DP_TP_CTL_ENABLE);
1425
}
1426

1427
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1428
{
1429
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1430
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1431

1432
	intel_dp->DP = dig_port->saved_port_bits |
1433
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1434
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1435 1436
}

1437 1438 1439
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1440
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1459 1460 1461 1462 1463 1464 1465
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1466
	else if (intel_crtc_has_dp_encoder(pipe_config))
1467 1468
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1469 1470
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1471 1472 1473
	else
		dotclock = pipe_config->port_clock;

1474 1475
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1476 1477
		dotclock *= 2;

1478 1479 1480
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1481
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1482
}
1483

1484 1485
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1486
{
1487
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1488
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1489

1490
	if (intel_phy_is_tc(dev_priv, phy) &&
1491 1492 1493 1494 1495
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1496 1497
		pipe_config->port_clock =
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1498 1499

	ddi_dotclock_get(pipe_config);
1500 1501
}

1502 1503
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1504
{
1505
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1506
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1507
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1508
	u32 temp;
1509

1510 1511
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1512

1513
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1514

1515
	temp = DP_MSA_MISC_SYNC_CLOCK;
1516

1517 1518
	switch (crtc_state->pipe_bpp) {
	case 18:
1519
		temp |= DP_MSA_MISC_6_BPC;
1520 1521
		break;
	case 24:
1522
		temp |= DP_MSA_MISC_8_BPC;
1523 1524
		break;
	case 30:
1525
		temp |= DP_MSA_MISC_10_BPC;
1526 1527
		break;
	case 36:
1528
		temp |= DP_MSA_MISC_12_BPC;
1529 1530 1531 1532
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1533
	}
1534

1535
	/* nonsense combination */
1536 1537
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1538 1539

	if (crtc_state->limited_color_range)
1540
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1541

1542 1543 1544
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1545
	 * colorspace information.
1546 1547
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1548
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1549

1550 1551 1552
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1553 1554
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1555
	 */
1556
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1557
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1558

1559
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1560 1561
}

1562 1563 1564 1565 1566 1567 1568 1569
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1570 1571 1572 1573 1574 1575 1576
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1577 1578
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1579
{
1580
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1581 1582
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1583
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1584
	enum port port = encoder->port;
1585
	u32 temp;
1586

1587 1588
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1589 1590 1591 1592
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1593

1594
	switch (crtc_state->pipe_bpp) {
1595
	case 18:
1596
		temp |= TRANS_DDI_BPC_6;
1597 1598
		break;
	case 24:
1599
		temp |= TRANS_DDI_BPC_8;
1600 1601
		break;
	case 30:
1602
		temp |= TRANS_DDI_BPC_10;
1603 1604
		break;
	case 36:
1605
		temp |= TRANS_DDI_BPC_12;
1606 1607
		break;
	default:
1608
		BUG();
1609
	}
1610

1611
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1612
		temp |= TRANS_DDI_PVSYNC;
1613
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1614
		temp |= TRANS_DDI_PHSYNC;
1615

1616 1617 1618
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1619 1620 1621 1622
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1623
			if (crtc_state->pch_pfit.force_thru)
1624 1625 1626
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1640
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1641
		if (crtc_state->has_hdmi_sink)
1642
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1643
		else
1644
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1645 1646

		if (crtc_state->hdmi_scrambling)
1647
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1648 1649
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1650
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1651
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1652
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1653
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1654
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1655
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1656

1657 1658 1659 1660
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1661 1662
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1663 1664
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1665
	} else {
1666 1667
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1668 1669
	}

1670 1671 1672 1673 1674 1675 1676 1677 1678
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

1679 1680 1681
	return temp;
}

1682 1683
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1684
{
1685
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1686 1687
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1688 1689 1690 1691 1692 1693

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
1694 1695
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
1696

1697
			ctl2 |= PORT_SYNC_MODE_ENABLE |
1698
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
1699 1700 1701 1702 1703 1704
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

1705 1706 1707
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
1708 1709 1710 1711 1712 1713 1714
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
1715 1716
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1717
{
1718
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1719 1720
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1721
	u32 ctl;
1722

1723
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1724 1725
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1726
}
1727

1728
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1729
{
1730
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1731 1732
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1733
	u32 ctl;
1734

1735 1736 1737 1738 1739
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1740

1741
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
1742

1743 1744 1745 1746
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

1747
	if (INTEL_GEN(dev_priv) >= 12) {
1748
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
1749
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
1750 1751
				 TRANS_DDI_MODE_SELECT_MASK);
		}
1752
	} else {
1753
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1754
	}
1755

1756
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1757 1758 1759

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1760 1761
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
1762 1763 1764
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1765 1766
}

S
Sean Paul 已提交
1767 1768 1769 1770 1771
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1772
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1773 1774
	enum pipe pipe = 0;
	int ret = 0;
1775
	u32 tmp;
S
Sean Paul 已提交
1776

1777 1778
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
1779
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
1780 1781
		return -ENXIO;

1782 1783
	if (drm_WARN_ON(dev,
			!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
S
Sean Paul 已提交
1784 1785 1786 1787
		ret = -EIO;
		goto out;
	}

1788
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(pipe));
S
Sean Paul 已提交
1789 1790 1791 1792
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1793
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe), tmp);
S
Sean Paul 已提交
1794
out:
1795
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1796 1797 1798
	return ret;
}

1799 1800 1801
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1802
	struct drm_i915_private *dev_priv = to_i915(dev);
1803
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1804
	int type = intel_connector->base.connector_type;
1805
	enum port port = encoder->port;
1806
	enum transcoder cpu_transcoder;
1807 1808
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1809
	u32 tmp;
1810
	bool ret;
1811

1812 1813 1814
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1815 1816
		return false;

1817
	if (!encoder->get_hw_state(encoder, &pipe)) {
1818 1819 1820
		ret = false;
		goto out;
	}
1821

1822
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
1823 1824
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1825
		cpu_transcoder = (enum transcoder) pipe;
1826

1827
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1828 1829 1830 1831

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1832 1833
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1834 1835

	case TRANS_DDI_MODE_SELECT_DP_SST:
1836 1837 1838 1839
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1840 1841 1842
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1843 1844
		ret = false;
		break;
1845 1846

	case TRANS_DDI_MODE_SELECT_FDI:
1847 1848
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1849 1850

	default:
1851 1852
		ret = false;
		break;
1853
	}
1854 1855

out:
1856
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1857 1858

	return ret;
1859 1860
}

1861 1862
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
1863 1864
{
	struct drm_device *dev = encoder->base.dev;
1865
	struct drm_i915_private *dev_priv = to_i915(dev);
1866
	enum port port = encoder->port;
1867
	intel_wakeref_t wakeref;
1868
	enum pipe p;
1869
	u32 tmp;
1870 1871 1872 1873
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
1874

1875 1876 1877
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1878
		return;
1879

1880
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
1881
	if (!(tmp & DDI_BUF_CTL_ENABLE))
1882
		goto out;
1883

1884
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
1885 1886
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1887

1888
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1889 1890 1891
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
1892 1893
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
1894
			*pipe_mask = BIT(PIPE_A);
1895 1896
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
1897
			*pipe_mask = BIT(PIPE_B);
1898 1899
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
1900
			*pipe_mask = BIT(PIPE_C);
1901 1902 1903
			break;
		}

1904 1905
		goto out;
	}
1906

1907
	mst_pipe_mask = 0;
1908
	for_each_pipe(dev_priv, p) {
1909
		enum transcoder cpu_transcoder = (enum transcoder)p;
1910
		unsigned int port_mask, ddi_select;
1911 1912 1913 1914 1915 1916
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
1917 1918 1919 1920 1921 1922 1923 1924

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
1925

1926 1927
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
1928 1929
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
1930

1931
		if ((tmp & port_mask) != ddi_select)
1932
			continue;
1933

1934 1935 1936
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
1937

1938
		*pipe_mask |= BIT(p);
1939 1940
	}

1941
	if (!*pipe_mask)
1942 1943 1944
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
1945 1946

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
1947 1948 1949 1950
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
1951 1952 1953 1954
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
1955 1956 1957 1958
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
1959 1960
	else
		*is_dp_mst = mst_pipe_mask;
1961

1962
out:
1963
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
1964
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
1965 1966
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
1967
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1968 1969 1970
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
1971 1972
	}

1973
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1974
}
1975

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
1990 1991
}

1992
static enum intel_display_power_domain
I
Imre Deak 已提交
1993
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
1994
{
1995
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2007
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2008
					      intel_aux_power_domain(dig_port);
2009 2010
}

2011 2012
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2013
{
2014
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2015
	struct intel_digital_port *dig_port;
2016
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2017

2018 2019
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2020 2021
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2022
	 */
2023 2024
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2025
		return;
2026

2027
	dig_port = enc_to_dig_port(encoder);
2028 2029 2030 2031 2032

	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
2033

2034 2035 2036 2037 2038
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2039
	    intel_phy_is_tc(dev_priv, phy))
2040 2041
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
2042

2043 2044 2045
	/*
	 * VDSC power is needed when DSC is enabled
	 */
2046
	if (crtc_state->dsc.compression_enable)
2047 2048
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
2049 2050
}

2051 2052
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2053
{
2054
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2055
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2056
	enum port port = encoder->port;
2057
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2058

2059 2060
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2061 2062 2063
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2064
		else
2065 2066 2067
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2068
	}
2069 2070
}

2071
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2072
{
2073
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2074
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2075

2076 2077
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2078 2079 2080
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2081
		else
2082 2083 2084
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2085
	}
2086 2087
}

2088
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2089
				enum port port, u8 iboost)
2090
{
2091 2092
	u32 tmp;

2093
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2094 2095 2096 2097 2098
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2099
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2100 2101
}

2102 2103
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2104
{
2105
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2106
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2107
	u8 iboost;
2108

2109
	if (type == INTEL_OUTPUT_HDMI)
2110
		iboost = intel_bios_hdmi_boost_level(encoder);
2111
	else
2112
		iboost = intel_bios_dp_boost_level(encoder);
2113

2114 2115 2116 2117 2118
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
2119
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
2120
		else if (type == INTEL_OUTPUT_EDP)
2121 2122
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
								       &n_entries);
2123
		else
2124 2125
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
								      &n_entries);
2126

2127
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2128
			return;
2129
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2130 2131
			level = n_entries - 1;

2132
		iboost = ddi_translations[level].i_boost;
2133 2134 2135 2136
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2137
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2138 2139 2140
		return;
	}

2141
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
2142

2143
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
2144
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2145 2146
}

2147 2148
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2149
{
2150
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2151
	const struct bxt_ddi_buf_trans *ddi_translations;
2152
	enum port port = encoder->port;
2153
	int n_entries;
2154 2155

	if (type == INTEL_OUTPUT_HDMI)
2156
		ddi_translations = bxt_get_buf_trans_hdmi(encoder, &n_entries);
2157
	else if (type == INTEL_OUTPUT_EDP)
2158
		ddi_translations = bxt_get_buf_trans_edp(encoder, &n_entries);
2159
	else
2160
		ddi_translations = bxt_get_buf_trans_dp(encoder, &n_entries);
2161

2162
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2163
		return;
2164
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2165 2166
		level = n_entries - 1;

2167 2168 2169 2170 2171
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2172 2173
}

2174
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp)
2175
{
2176
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2177
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2178
	enum port port = encoder->port;
2179
	enum phy phy = intel_port_to_phy(dev_priv, port);
2180 2181
	int n_entries;

2182 2183
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2184
			tgl_get_combo_buf_trans(encoder, encoder->type,
2185 2186
						intel_dp->link_rate, &n_entries);
		else
2187
			tgl_get_dkl_buf_trans(encoder, encoder->type,
2188
					      intel_dp->link_rate, &n_entries);
2189
	} else if (INTEL_GEN(dev_priv) == 11) {
2190
		if (IS_ELKHARTLAKE(dev_priv))
2191
			ehl_get_combo_buf_trans(encoder, encoder->type,
2192 2193
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2194
			icl_get_combo_buf_trans(encoder, encoder->type,
2195
						intel_dp->link_rate, &n_entries);
2196
		else
2197
			icl_get_mg_buf_trans(encoder, encoder->type,
2198
					     intel_dp->link_rate, &n_entries);
2199
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2200
		if (encoder->type == INTEL_OUTPUT_EDP)
2201
			cnl_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2202
		else
2203
			cnl_get_buf_trans_dp(encoder, &n_entries);
2204 2205
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
2206
			bxt_get_buf_trans_edp(encoder, &n_entries);
2207
		else
2208
			bxt_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2209 2210
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2211
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2212
		else
2213
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2214
	}
2215

2216
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2217
		n_entries = 1;
2218 2219
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2220 2221 2222 2223 2224 2225
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2226 2227 2228 2229 2230
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
2231
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2232
{
2233
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
2234 2235
}

2236 2237
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2238
{
2239 2240
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2241
	enum port port = encoder->port;
2242 2243
	int n_entries, ln;
	u32 val;
2244

2245
	if (type == INTEL_OUTPUT_HDMI)
2246
		ddi_translations = cnl_get_buf_trans_hdmi(encoder, &n_entries);
2247
	else if (type == INTEL_OUTPUT_EDP)
2248
		ddi_translations = cnl_get_buf_trans_edp(encoder, &n_entries);
2249
	else
2250
		ddi_translations = cnl_get_buf_trans_dp(encoder, &n_entries);
2251

2252
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2253
		return;
2254
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2255 2256 2257
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2258
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2259
	val &= ~SCALING_MODE_SEL_MASK;
2260
	val |= SCALING_MODE_SEL(2);
2261
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2262 2263

	/* Program PORT_TX_DW2 */
2264
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2265 2266
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2267 2268 2269 2270
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2271
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2272

2273
	/* Program PORT_TX_DW4 */
2274 2275
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2276
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2277 2278
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2279 2280 2281
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2282
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2283 2284
	}

2285
	/* Program PORT_TX_DW5 */
2286
	/* All DW5 values are fixed for every table entry */
2287
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2288
	val &= ~RTERM_SELECT_MASK;
2289 2290
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2291
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2292

2293
	/* Program PORT_TX_DW7 */
2294
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2295
	val &= ~N_SCALAR_MASK;
2296
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2297
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2298 2299
}

2300 2301
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2302
{
2303
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2304
	enum port port = encoder->port;
2305
	int width, rate, ln;
2306
	u32 val;
2307

2308
	if (type == INTEL_OUTPUT_HDMI) {
2309
		width = 4;
2310
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2311
	} else {
2312
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2313 2314 2315

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2316
	}
2317 2318 2319 2320 2321 2322

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2323
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2324
	if (type != INTEL_OUTPUT_HDMI)
2325 2326 2327
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2328
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2329 2330 2331

	/* 2. Program loadgen select */
	/*
2332 2333 2334 2335
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2336
	 */
2337
	for (ln = 0; ln <= 3; ln++) {
2338
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2339 2340
		val &= ~LOADGEN_SELECT;

2341 2342
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2343 2344
			val |= LOADGEN_SELECT;
		}
2345
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2346
	}
2347 2348

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2349
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2350
	val |= SUS_CLOCK_CONFIG;
2351
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2352 2353

	/* 4. Clear training enable to change swing values */
2354
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2355
	val &= ~TX_TRAINING_EN;
2356
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2357 2358

	/* 5. Program swing and de-emphasis */
2359
	cnl_ddi_vswing_program(encoder, level, type);
2360 2361

	/* 6. Set training enable to trigger update */
2362
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2363
	val |= TX_TRAINING_EN;
2364
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2365 2366
}

2367
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
2368
					 u32 level, int type, int rate)
2369
{
2370
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2371
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2372
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2373 2374 2375
	u32 n_entries, val;
	int ln;

2376
	if (INTEL_GEN(dev_priv) >= 12)
2377
		ddi_translations = tgl_get_combo_buf_trans(encoder, type, rate,
2378
							   &n_entries);
2379
	else if (IS_ELKHARTLAKE(dev_priv))
2380
		ddi_translations = ehl_get_combo_buf_trans(encoder, type, rate,
2381
							   &n_entries);
2382
	else
2383
		ddi_translations = icl_get_combo_buf_trans(encoder, type, rate,
2384
							   &n_entries);
2385 2386 2387 2388
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2389 2390 2391
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2392 2393 2394
		level = n_entries - 1;
	}

2395
	/* Set PORT_TX_DW5 */
2396
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2397 2398 2399
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2400
	val |= RTERM_SELECT(0x6);
2401
	val |= TAP3_DISABLE;
2402
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2403 2404

	/* Program PORT_TX_DW2 */
2405
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2406 2407
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2408 2409
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2410
	/* Program Rcomp scalar for every table entry */
2411
	val |= RCOMP_SCALAR(0x98);
2412
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2413 2414 2415 2416

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2417
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2418 2419
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2420 2421 2422
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2423
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2424
	}
2425 2426

	/* Program PORT_TX_DW7 */
2427
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2428 2429
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2430
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2431 2432 2433 2434 2435 2436 2437
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2438
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2439 2440 2441 2442 2443 2444 2445 2446 2447
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2448
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2459
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2460 2461 2462 2463
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2464
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2465 2466 2467 2468 2469 2470 2471 2472 2473

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2474
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2475 2476 2477 2478 2479 2480
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2481
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2482 2483 2484
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2485
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2486
	val |= SUS_CLOCK_CONFIG;
2487
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2488 2489

	/* 4. Clear training enable to change swing values */
2490
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2491
	val &= ~TX_TRAINING_EN;
2492
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2493 2494

	/* 5. Program swing and de-emphasis */
2495
	icl_ddi_combo_vswing_program(encoder, level, type, rate);
2496 2497

	/* 6. Set training enable to trigger update */
2498
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2499
	val |= TX_TRAINING_EN;
2500
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2501 2502
}

2503
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2504 2505
					   int link_clock, u32 level,
					   enum intel_output_type type)
2506 2507
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2508
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2509 2510
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
2511 2512 2513 2514 2515 2516 2517
	int ln, rate = 0;

	if (type != INTEL_OUTPUT_HDMI) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
	}
2518

2519
	ddi_translations = icl_get_mg_buf_trans(encoder, type, rate,
2520
						&n_entries);
2521 2522
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2523 2524 2525
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2526 2527 2528 2529 2530
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2531
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2532
		val &= ~CRI_USE_FS32;
2533
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2534

2535
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2536
		val &= ~CRI_USE_FS32;
2537
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2538 2539 2540 2541
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2542
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2543 2544 2545
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2546
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2547

2548
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2549 2550 2551
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2552
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2553 2554 2555 2556
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2557
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2558 2559 2560 2561 2562 2563 2564
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2565
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2566

2567
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2568 2569 2570 2571 2572 2573 2574
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2575
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2586
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2587 2588 2589 2590
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2591
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2592 2593 2594 2595
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2596
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2597 2598 2599 2600 2601 2602 2603
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2604
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2605

2606
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2607 2608 2609 2610 2611 2612 2613
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2614
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2615 2616 2617 2618
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2619 2620
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2621
		val |= CRI_CALCINIT;
2622 2623
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2624

2625 2626
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2627
		val |= CRI_CALCINIT;
2628 2629
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2630 2631 2632 2633 2634 2635
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2636 2637
				    enum intel_output_type type)
{
2638
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2639
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2640

2641
	if (intel_phy_is_combo(dev_priv, phy))
2642 2643
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2644 2645
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level,
					       type);
2646 2647
}

2648 2649
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
2650
				u32 level, enum intel_output_type type)
2651 2652 2653 2654 2655
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;
2656
	int rate = 0;
2657

2658
	if (type == INTEL_OUTPUT_HDMI) {
2659 2660 2661
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
2662
	}
2663

2664
	ddi_translations = tgl_get_dkl_buf_trans(encoder, encoder->type, rate,
2665 2666
						 &n_entries);

2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2678 2679
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2680

2681
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2682

2683
		/* All the registers are RMW */
2684
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2685 2686
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2687
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2688

2689
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2690 2691
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2692
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2693

2694
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2695
		val &= ~DKL_TX_DP20BITMODE;
2696
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2711
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level, type);
2712 2713
}

2714
static u32 translate_signal_level(struct intel_dp *intel_dp, int signal_levels)
2715
{
2716
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2717
	int i;
2718

2719 2720 2721
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2722 2723
	}

2724 2725 2726
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
2727 2728

	return 0;
2729 2730
}

2731
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2732
{
2733
	u8 train_set = intel_dp->train_set[0];
2734 2735 2736
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

2737
	return translate_signal_level(intel_dp, signal_levels);
2738 2739
}

2740 2741
static void
tgl_set_signal_levels(struct intel_dp *intel_dp)
2742
{
2743
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2744
	int level = intel_ddi_dp_level(intel_dp);
2745

2746 2747 2748
	tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
				level, encoder->type);
}
2749

2750 2751 2752 2753 2754 2755 2756 2757
static void
icl_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
				level, encoder->type);
2758 2759
}

2760 2761
static void
cnl_set_signal_levels(struct intel_dp *intel_dp)
2762
{
2763
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2764
	int level = intel_ddi_dp_level(intel_dp);
2765

2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
	cnl_ddi_vswing_sequence(encoder, level, encoder->type);
}

static void
bxt_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	bxt_ddi_vswing_sequence(encoder, level, encoder->type);
}

static void
hsw_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

2795
	if (IS_GEN9_BC(dev_priv))
2796
		skl_ddi_set_iboost(encoder, level, encoder->type);
2797

2798 2799
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
2800 2801
}

2802 2803
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
2804
{
2805 2806 2807 2808 2809
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2810 2811 2812 2813 2814 2815 2816

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2817 2818
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2819
{
2820
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2821
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2822
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2823
	u32 val;
2824

2825
	mutex_lock(&dev_priv->dpll.lock);
2826

2827
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2828 2829
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
2830

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
2844 2845
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
2846
	}
2847

2848
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2849
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2850

2851
	mutex_unlock(&dev_priv->dpll.lock);
2852 2853
}

2854
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
2855
{
2856
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2857
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2858
	u32 val;
2859

2860
	mutex_lock(&dev_priv->dpll.lock);
2861

2862
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2863
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2864
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2865

2866
	mutex_unlock(&dev_priv->dpll.lock);
2867 2868
}

2869 2870 2871 2872 2873 2874
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

2875
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
2876 2877
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
2878 2879
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
2880

2881
		if (ddi_clk_needed == !ddi_clk_off)
2882 2883 2884 2885 2886 2887
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
2888
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
2889 2890
			continue;

2891 2892 2893
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
2894
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
2895
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
2896 2897 2898
	}
}

2899 2900 2901
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2902 2903
	u32 port_mask;
	bool ddi_clk_needed;
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2921
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
2922 2923
			return;
	}
2924

2925 2926
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
2927

2928 2929
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
2930

2931 2932 2933 2934 2935 2936 2937 2938 2939
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

2940 2941
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
2942 2943 2944
				return;
		}
		/*
2945 2946
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
2947
		 */
2948
		ddi_clk_needed = false;
2949 2950
	}

2951
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
2952 2953
}

2954
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2955
				 const struct intel_crtc_state *crtc_state)
2956
{
2957
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2958
	enum port port = encoder->port;
2959
	enum phy phy = intel_port_to_phy(dev_priv, port);
2960
	u32 val;
2961
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2962

2963
	if (drm_WARN_ON(&dev_priv->drm, !pll))
2964 2965
		return;

2966
	mutex_lock(&dev_priv->dpll.lock);
2967

2968
	if (INTEL_GEN(dev_priv) >= 11) {
2969
		if (!intel_phy_is_combo(dev_priv, phy))
2970 2971
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
2972 2973 2974 2975 2976
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
2977 2978
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
2979
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2980
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2981
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
2982
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
2983
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
2984
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
2985

R
Rodrigo Vivi 已提交
2986 2987 2988 2989 2990
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
2991
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2992
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
2993
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
2994
	} else if (IS_GEN9_BC(dev_priv)) {
2995
		/* DDI -> PLL mapping  */
2996
		val = intel_de_read(dev_priv, DPLL_CTRL2);
2997 2998

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2999
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3000
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3001 3002
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

3003
		intel_de_write(dev_priv, DPLL_CTRL2, val);
3004

3005
	} else if (INTEL_GEN(dev_priv) < 9) {
3006 3007
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
3008
	}
3009

3010
	mutex_unlock(&dev_priv->dpll.lock);
3011 3012
}

3013 3014 3015
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3016
	enum port port = encoder->port;
3017
	enum phy phy = intel_port_to_phy(dev_priv, port);
3018

3019
	if (INTEL_GEN(dev_priv) >= 11) {
3020 3021
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
3022 3023
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
3024
	} else if (IS_CANNONLAKE(dev_priv)) {
3025 3026
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3027
	} else if (IS_GEN9_BC(dev_priv)) {
3028 3029
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3030
	} else if (INTEL_GEN(dev_priv) < 9) {
3031 3032
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
3033
	}
3034 3035
}

3036
static void
3037
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3038
		       const struct intel_crtc_state *crtc_state)
3039
{
3040 3041
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3042 3043
	u32 ln0, ln1, pin_assignment;
	u8 width;
3044

3045
	if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3046 3047
		return;

3048
	if (INTEL_GEN(dev_priv) >= 12) {
3049 3050 3051 3052 3053 3054
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3055
	} else {
3056 3057
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3058
	}
3059

3060
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3061
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3062

3063
	/* DPPATC */
3064
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3065
	width = crtc_state->lane_count;
3066

3067 3068
	switch (pin_assignment) {
	case 0x0:
3069
		drm_WARN_ON(&dev_priv->drm,
3070
			    dig_port->tc_mode != TC_PORT_LEGACY);
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3093 3094
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3095 3096 3097
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3098 3099
		}
		break;
3100 3101 3102 3103 3104 3105 3106 3107 3108
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3109 3110
		break;
	default:
3111
		MISSING_CASE(pin_assignment);
3112 3113
	}

3114
	if (INTEL_GEN(dev_priv) >= 12) {
3115 3116 3117 3118 3119 3120
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3121
	} else {
3122 3123
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3124
	}
3125 3126
}

3127 3128 3129
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3130 3131
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3132 3133 3134 3135
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3136 3137
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3138 3139
}

3140 3141 3142 3143
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3144
	struct intel_dp *intel_dp;
3145 3146 3147 3148 3149
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3150
	intel_dp = enc_to_intel_dp(encoder);
3151
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3152
	val |= DP_TP_CTL_FEC_ENABLE;
3153
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3154

3155
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3156
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3157 3158
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
3159 3160
}

A
Anusha Srivatsa 已提交
3161 3162 3163 3164
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3165
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3166 3167 3168 3169 3170
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3171
	intel_dp = enc_to_intel_dp(encoder);
3172
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3173
	val &= ~DP_TP_CTL_FEC_ENABLE;
3174 3175
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3176 3177
}

3178 3179
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3180 3181 3182
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3183
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3184 3185
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3186
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3187 3188
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3189
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3190 3191 3192 3193

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3194 3195 3196
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3197 3198 3199 3200 3201 3202
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3203

3204
	/* 2. Enable Panel Power if PPS is required */
3205 3206 3207
	intel_edp_panel_on(intel_dp);

	/*
3208 3209 3210 3211
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3212
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3213 3214
	 */

3215 3216 3217 3218
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3219
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3220 3221
	 * configure the PLL to port mapping here.
	 */
3222 3223
	intel_ddi_clk_select(encoder, crtc_state);

3224
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3225 3226 3227 3228 3229
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3230
	/* 6. Program DP_MODE */
3231
	icl_program_mg_dp_mode(dig_port, crtc_state);
3232 3233

	/*
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3246
	 */
3247
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3248

3249 3250 3251 3252
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3253
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3254

3255 3256 3257 3258 3259 3260 3261 3262 3263
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3264
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3265 3266
				encoder->type);

3267 3268 3269 3270
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3271 3272 3273 3274 3275 3276 3277 3278 3279
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3280 3281 3282 3283 3284 3285 3286 3287
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3300 3301 3302 3303 3304 3305 3306 3307

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3308 3309
	intel_dp_start_link_train(intel_dp);

3310
	/* 7.k Set DP_TP_CTL link training to Normal */
3311 3312
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3313

3314
	/* 7.l Configure and enable FEC if needed */
3315 3316 3317 3318
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

3319 3320
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3321 3322
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3323
{
3324
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3325
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3326
	enum port port = encoder->port;
3327
	enum phy phy = intel_port_to_phy(dev_priv, port);
3328
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3329
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3330
	int level = intel_ddi_dp_level(intel_dp);
3331

3332
	if (INTEL_GEN(dev_priv) < 11)
3333 3334
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3335
	else
3336
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3337

3338 3339
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3340 3341

	intel_edp_panel_on(intel_dp);
3342

3343
	intel_ddi_clk_select(encoder, crtc_state);
3344

3345
	if (!intel_phy_is_tc(dev_priv, phy) ||
3346 3347 3348
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3349

3350
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3351

3352
	if (INTEL_GEN(dev_priv) >= 11)
3353 3354
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3355
	else if (IS_CANNONLAKE(dev_priv))
3356
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3357
	else if (IS_GEN9_LP(dev_priv))
3358
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3359
	else
3360
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3361

3362
	if (intel_phy_is_combo(dev_priv, phy)) {
3363 3364 3365
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3366
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3367 3368 3369 3370
					       crtc_state->lane_count,
					       lane_reversal);
	}

3371
	intel_ddi_init_dp_buf_reg(encoder);
3372 3373
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3374 3375
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3376
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3377
	intel_dp_start_link_train(intel_dp);
3378 3379
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3380
		intel_dp_stop_link_train(intel_dp);
3381

3382 3383
	intel_ddi_enable_fec(encoder, crtc_state);

3384
	if (!is_mst)
3385
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3386 3387

	intel_dsc_enable(encoder, crtc_state);
3388
}
3389

3390 3391
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3392 3393 3394 3395 3396 3397
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3398
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3399
	else
3400
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3401

3402 3403 3404
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3405
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3406
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3407

3408 3409
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3410 3411
}

3412 3413
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3414
				      const struct intel_crtc_state *crtc_state,
3415
				      const struct drm_connector_state *conn_state)
3416
{
3417 3418
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3419
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3420
	int level = intel_ddi_hdmi_level(encoder);
3421

3422
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3423
	intel_ddi_clk_select(encoder, crtc_state);
3424 3425 3426

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3427
	icl_program_mg_dp_mode(dig_port, crtc_state);
3428

3429 3430 3431 3432
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3433 3434
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3435
	else if (IS_CANNONLAKE(dev_priv))
3436
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3437
	else if (IS_GEN9_LP(dev_priv))
3438
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3439
	else
3440
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3441 3442

	if (IS_GEN9_BC(dev_priv))
3443
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3444

3445
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3446

3447 3448 3449
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
3450
}
3451

3452 3453
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3454
				 const struct intel_crtc_state *crtc_state,
3455
				 const struct drm_connector_state *conn_state)
3456
{
3457
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3458 3459
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3460

3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3474
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3475

3476 3477 3478
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3479 3480
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3481
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3482 3483
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3484 3485
	} else {
		struct intel_lspcon *lspcon =
3486
				enc_to_intel_lspcon(encoder);
3487

3488 3489
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3490 3491
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
3492
					enc_to_dig_port(encoder);
3493 3494 3495 3496 3497 3498

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3499 3500
}

A
Anusha Srivatsa 已提交
3501 3502
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3503 3504
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3505
	enum port port = encoder->port;
3506 3507 3508
	bool wait = false;
	u32 val;

3509
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3510 3511
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3512
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3513 3514 3515
		wait = true;
	}

3516
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3517
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3518

3519
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3520 3521
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3522
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3523
	}
3524

A
Anusha Srivatsa 已提交
3525 3526 3527
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3528 3529 3530 3531
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3532 3533
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3534 3535
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3536
{
3537
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3538
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3539
	struct intel_dp *intel_dp = &dig_port->dp;
3540 3541
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3542
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3543

3544 3545 3546
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
3547

3548 3549 3550 3551 3552 3553
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3554 3555 3556 3557 3558
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3559 3560
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3561 3562
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3563 3564 3565
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3566 3567 3568 3569 3570
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3571

A
Anusha Srivatsa 已提交
3572
	intel_disable_ddi_buf(encoder, old_crtc_state);
3573

3574 3575 3576 3577 3578 3579 3580 3581
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3582 3583
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3584

3585
	if (!intel_phy_is_tc(dev_priv, phy) ||
3586 3587 3588
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3589

3590 3591
	intel_ddi_clk_disable(encoder);
}
3592

3593 3594
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3595 3596 3597 3598
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3599
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3600
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3601

3602
	dig_port->set_infoframes(encoder, false,
3603 3604
				 old_crtc_state, old_conn_state);

3605 3606
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3607
	intel_disable_ddi_buf(encoder, old_crtc_state);
3608

3609 3610
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3611

3612 3613 3614 3615 3616
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3617 3618
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3619 3620 3621
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3622
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3623
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3624 3625
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3626

3627 3628
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3629

3630
		intel_disable_pipe(old_crtc_state);
3631

3632
		intel_ddi_disable_transcoder_func(old_crtc_state);
3633

3634
		intel_dsc_disable(old_crtc_state);
3635

3636 3637 3638 3639 3640
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3641

3642
	/*
3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3653
	 */
3654 3655

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3656 3657
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
3658
	else
3659 3660
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
3661 3662 3663

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3664 3665 3666 3667 3668 3669 3670

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3671 3672
}

3673 3674
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3675 3676
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3677
{
3678
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3679
	u32 val;
3680 3681 3682 3683 3684 3685 3686

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3687
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3688
	val &= ~FDI_RX_ENABLE;
3689
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3690

A
Anusha Srivatsa 已提交
3691
	intel_disable_ddi_buf(encoder, old_crtc_state);
3692
	intel_ddi_clk_disable(encoder);
3693

3694
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3695 3696
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3697
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3698

3699
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3700
	val &= ~FDI_PCDCLK;
3701
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3702

3703
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3704
	val &= ~FDI_RX_PLL_ENABLE;
3705
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3706 3707
}

3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder));
	}

	usleep_range(200, 400);

	intel_dp_stop_link_train(enc_to_intel_dp(encoder));
}

3743 3744
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3745 3746
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3747
{
3748
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3749
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3750
	enum port port = encoder->port;
3751

3752 3753
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3754

3755
	intel_edp_backlight_on(crtc_state, conn_state);
3756
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3757
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3758
	intel_edp_drrs_enable(intel_dp, crtc_state);
3759

3760 3761
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3762 3763

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3764 3765
}

3766 3767 3768 3769
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3770 3771 3772 3773 3774 3775
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3776 3777
	};

3778
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3779

3780
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3781 3782
		port = PORT_A;

3783
	return CHICKEN_TRANS(trans[port]);
3784 3785
}

3786 3787
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3788 3789 3790 3791
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3792
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3793
	struct drm_connector *connector = conn_state->connector;
3794
	enum port port = encoder->port;
3795

3796 3797 3798
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3799 3800 3801
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3802

3803 3804 3805 3806 3807 3808 3809 3810
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3811
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3812 3813
		u32 val;

3814
		val = intel_de_read(dev_priv, reg);
3815 3816 3817 3818 3819 3820 3821 3822

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3823 3824
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3825 3826 3827 3828 3829 3830 3831 3832 3833 3834

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3835
		intel_de_write(dev_priv, reg, val);
3836 3837
	}

3838 3839 3840 3841
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
3842 3843
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3844

3845 3846 3847 3848
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3849 3850
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3851 3852 3853
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3854
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3855

3856
	intel_ddi_enable_transcoder_func(encoder, crtc_state);
3857

3858 3859 3860 3861
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3862
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3863
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3864
	else
3865
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3866 3867 3868 3869

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3870
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3871
				  crtc_state->cpu_transcoder,
3872
				  (u8)conn_state->hdcp_content_type);
3873 3874
}

3875 3876
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3877 3878
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3879
{
3880
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3881

3882 3883
	intel_dp->link_trained = false;

3884
	if (old_crtc_state->has_audio)
3885 3886
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3887

3888 3889 3890
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3891 3892 3893
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3894
}
S
Shashank Sharma 已提交
3895

3896 3897
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3898 3899 3900
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3901
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3902 3903
	struct drm_connector *connector = old_conn_state->connector;

3904
	if (old_crtc_state->has_audio)
3905 3906
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3907

3908 3909
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3910 3911 3912
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3913 3914
}

3915 3916
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3917 3918 3919
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3920 3921
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3922
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3923 3924
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3925
	else
3926 3927
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3928
}
P
Paulo Zanoni 已提交
3929

3930 3931
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3932 3933 3934
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3935
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3936

3937
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3938

3939
	intel_psr_update(intel_dp, crtc_state, conn_state);
3940
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3941
	intel_edp_drrs_enable(intel_dp, crtc_state);
3942

3943
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3944 3945
}

3946 3947
static void intel_ddi_update_pipe(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3948 3949 3950
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3951

3952
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3953 3954
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3955

3956
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3957 3958
}

3959 3960 3961 3962 3963 3964 3965 3966 3967
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3968
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3969

3970 3971
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3972
	if (crtc_state && crtc_state->hw.active)
3973 3974 3975 3976 3977 3978 3979 3980
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3981
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3982 3983
}

I
Imre Deak 已提交
3984
static void
3985 3986
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3987 3988
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3989
{
I
Imre Deak 已提交
3990
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3991
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3992 3993
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3994

3995 3996 3997 3998
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
3999 4000 4001
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

4002 4003 4004 4005 4006 4007 4008
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4009 4010 4011 4012
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

4013
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
4014
{
4015 4016 4017
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4018
	u32 dp_tp_ctl, ddi_buf_ctl;
4019
	bool wait = false;
4020

4021
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4022 4023

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4024
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4025
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4026 4027
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4028 4029 4030
			wait = true;
		}

4031 4032
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4033 4034
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4035 4036 4037 4038 4039

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4040 4041
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
4042
	if (intel_dp->link_mst)
4043
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4044
	else {
4045
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4046
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4047
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4048
	}
4049 4050
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4051 4052

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4053 4054
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4055

4056
	intel_wait_ddi_buf_active(dev_priv, port);
4057
}
P
Paulo Zanoni 已提交
4058

4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
				     u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
	enum port port = dp_to_dig_port(intel_dp)->base.port;
	u32 temp;

	temp = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);

	if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
		temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
	else
		temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	switch (dp_train_pat & train_pat_mask) {
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, temp);

	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
}

4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

4127 4128
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4129
{
4130 4131
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4132

4133 4134 4135
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4136
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4137
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4138 4139
}

4140 4141 4142
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4143 4144 4145
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
4146 4147
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4148
		crtc_state->min_voltage_level = 1;
4149 4150
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4151 4152
}

4153 4154
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4155
{
4156 4157 4158 4159
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4160

4161 4162
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4163

4164 4165 4166
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4167

4168 4169 4170 4171 4172
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4173 4174 4175 4176 4177 4178 4179

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4180
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4181 4182 4183 4184 4185 4186 4187
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4188
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4201
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4213
void intel_ddi_get_config(struct intel_encoder *encoder,
4214
			  struct intel_crtc_state *pipe_config)
4215
{
4216
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4217
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4218
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4219
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4220 4221
	u32 temp, flags = 0;

J
Jani Nikula 已提交
4222
	/* XXX: DSI transcoder paranoia */
4223
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
J
Jani Nikula 已提交
4224 4225
		return;

4226 4227
	intel_dsc_get_config(encoder, pipe_config);

4228
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4229 4230 4231 4232 4233 4234 4235 4236 4237
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4238
	pipe_config->hw.adjusted_mode.flags |= flags;
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4256 4257 4258

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4259
		pipe_config->has_hdmi_sink = true;
4260

4261 4262 4263 4264
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4265
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4266

4267
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4268 4269 4270
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4271
		/* fall through */
4272
	case TRANS_DDI_MODE_SELECT_DVI:
4273
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4274 4275
		pipe_config->lane_count = 4;
		break;
4276
	case TRANS_DDI_MODE_SELECT_FDI:
4277
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4278 4279
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4280 4281 4282 4283 4284 4285 4286
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
4297
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4298

4299 4300 4301 4302
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4303 4304
		}

4305 4306 4307
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

4308
		break;
4309
	case TRANS_DDI_MODE_SELECT_DP_MST:
4310
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4311 4312
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4313 4314 4315 4316 4317

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4318
		intel_dp_get_m_n(intel_crtc, pipe_config);
4319 4320 4321

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
4322 4323 4324 4325
		break;
	default:
		break;
	}
4326

4327 4328 4329 4330 4331 4332 4333 4334 4335 4336
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder transcoder =
			intel_dp_mst_is_slave_trans(pipe_config) ?
			pipe_config->mst_master_transcoder :
			pipe_config->cpu_transcoder;

		intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
		intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);
	}

4337
	pipe_config->has_audio =
4338
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4339

4340 4341
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4355 4356 4357
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4358
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4359
	}
4360

4361
	intel_ddi_clock_get(encoder, pipe_config);
4362

4363
	if (IS_GEN9_LP(dev_priv))
4364 4365
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4366 4367

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4380 4381 4382
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4383

4384 4385
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4386 4387

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4388
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4389 4390
}

4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4409 4410 4411
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4412
{
4413
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4414
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4415
	enum port port = encoder->port;
4416
	int ret;
P
Paulo Zanoni 已提交
4417

4418
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4419 4420
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4421
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4422
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4423
	} else {
4424
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4425 4426
	}

4427 4428
	if (ret)
		return ret;
4429

4430 4431 4432 4433 4434 4435
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4436
	if (IS_GEN9_LP(dev_priv))
4437
		pipe_config->lane_lat_optim_mask =
4438
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4439

4440 4441
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4442
	return 0;
P
Paulo Zanoni 已提交
4443 4444
}

4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4490 4491 4492 4493 4494
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4526
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4527 4528 4529
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4530 4531 4532
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4556 4557
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4558
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4559 4560 4561 4562 4563 4564 4565

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4566
static const struct drm_encoder_funcs intel_ddi_funcs = {
4567
	.reset = intel_dp_encoder_reset,
4568
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4569 4570
};

4571
static struct intel_connector *
4572
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4573
{
4574
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4575
	struct intel_connector *connector;
4576
	enum port port = dig_port->base.port;
4577

4578
	connector = intel_connector_alloc();
4579 4580 4581
	if (!connector)
		return NULL;

4582 4583 4584 4585
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4586

4587
	if (INTEL_GEN(dev_priv) >= 12)
4588
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4589
	else if (INTEL_GEN(dev_priv) >= 11)
4590
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4591
	else if (IS_CANNONLAKE(dev_priv))
4592
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4593
	else if (IS_GEN9_LP(dev_priv))
4594
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4595
	else
4596
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4597

4598 4599
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4600

4601
	if (INTEL_GEN(dev_priv) < 12) {
4602 4603
		dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
		dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
4604
	}
4605

4606
	if (!intel_dp_init_connector(dig_port, connector)) {
4607 4608 4609 4610 4611 4612 4613
		kfree(connector);
		return NULL;
	}

	return connector;
}

4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4633
	crtc_state->connectors_changed = true;
4634 4635

	ret = drm_atomic_commit(state);
4636
out:
4637 4638 4639 4640 4641 4642 4643 4644 4645
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4646
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4676 4677
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4678

4679
	if (!crtc_state->hw.active)
4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4692 4693
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4715 4716
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4717
		  struct intel_connector *connector)
4718
{
4719
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4720
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4721 4722
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4723
	struct drm_modeset_acquire_ctx ctx;
4724
	enum intel_hotplug_state state;
4725 4726
	int ret;

4727
	state = intel_encoder_hotplug(encoder, connector);
4728 4729 4730 4731

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4732 4733 4734 4735
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4747 4748
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4749

4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4765 4766 4767 4768 4769 4770
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4771
	 */
4772 4773
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4774 4775 4776
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4777
	return state;
4778 4779
}

4780 4781 4782
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4783
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4784 4785 4786 4787 4788 4789 4790

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4791
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4792

4793
	return intel_de_read(dev_priv, DEISR) & bit;
4794 4795 4796 4797 4798
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4799
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4800 4801 4802 4803

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4804
static struct intel_connector *
4805
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4806 4807
{
	struct intel_connector *connector;
4808
	enum port port = dig_port->base.port;
4809

4810
	connector = intel_connector_alloc();
4811 4812 4813
	if (!connector)
		return NULL;

4814 4815
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4816 4817 4818 4819

	return connector;
}

4820
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4821
{
4822
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4823

4824
	if (dig_port->base.port != PORT_A)
4825 4826
		return false;

4827
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4848
static int
4849
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4850
{
4851 4852
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4853 4854 4855 4856 4857 4858
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4859
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4871
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4872 4873
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4874
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4875 4876 4877 4878 4879 4880
		max_lanes = 4;
	}

	return max_lanes;
}

4881
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4882
{
4883
	struct intel_digital_port *dig_port;
4884
	struct intel_encoder *encoder;
4885
	bool init_hdmi, init_dp, init_lspcon = false;
4886
	enum phy phy = intel_port_to_phy(dev_priv, port);
4887

4888 4889 4890
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
4891 4892 4893 4894 4895 4896 4897 4898 4899 4900

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
4901 4902
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4903 4904
	}

4905
	if (!init_dp && !init_hdmi) {
4906 4907 4908
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4909
		return;
4910
	}
P
Paulo Zanoni 已提交
4911

4912 4913
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4914 4915
		return;

4916
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
4917

4918
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4919
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4920

4921 4922 4923
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4924
	encoder->compute_config_late = intel_ddi_compute_config_late;
4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4941

4942
	if (INTEL_GEN(dev_priv) >= 11)
4943 4944 4945
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4946
	else
4947 4948 4949
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4950

4951 4952 4953
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4954

4955
	if (intel_phy_is_tc(dev_priv, phy)) {
4956 4957 4958
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4959

4960
		intel_tc_port_init(dig_port, is_legacy);
4961

4962 4963
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4964
	}
4965

4966
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4967
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4968
					      port - PORT_A;
4969

4970
	if (init_dp) {
4971
		if (!intel_ddi_init_dp_connector(dig_port))
4972
			goto err;
4973

4974
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4975
	}
4976

4977 4978
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4979
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4980
		if (!intel_ddi_init_hdmi_connector(dig_port))
4981
			goto err;
4982
	}
4983

4984
	if (init_lspcon) {
4985
		if (lspcon_init(dig_port))
4986
			/* TODO: handle hdmi info frame part */
4987 4988 4989
			drm_dbg_kms(&dev_priv->drm,
				    "LSPCON init success on port %c\n",
				    port_name(port));
4990 4991 4992 4993 4994
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
4995 4996
			drm_err(&dev_priv->drm,
				"LSPCON init failed on port %c\n",
4997 4998 4999
				port_name(port));
	}

5000 5001
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
5002
			dig_port->connected = intel_tc_port_connected;
5003
		else
5004
			dig_port->connected = lpt_digital_port_connected;
5005 5006
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
5007
			dig_port->connected = bdw_digital_port_connected;
5008
		else
5009
			dig_port->connected = lpt_digital_port_connected;
5010
	} else {
5011
		if (port == PORT_A)
5012
			dig_port->connected = hsw_digital_port_connected;
5013
		else
5014
			dig_port->connected = lpt_digital_port_connected;
5015 5016
	}

5017
	intel_infoframe_init(dig_port);
5018

5019 5020 5021
	return;

err:
5022
	drm_encoder_cleanup(&encoder->base);
5023
	kfree(dig_port);
P
Paulo Zanoni 已提交
5024
}