i915_irq.c 97.4 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39 40 41 42 43 44 45 46 47 48
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
49
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

static const u32 hpd_status_gen4[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i965[] = {
	 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
	 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
	 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91 92
static void ibx_hpd_irq_setup(struct drm_device *dev);
static void i915_hpd_irq_setup(struct drm_device *dev);
93

94
/* For display hotplug interrupt */
95
static void
96
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97
{
98 99 100
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
101
		POSTING_READ(DEIMR);
102 103 104
	}
}

105
static void
106
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
107
{
108 109 110
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
111
		POSTING_READ(DEIMR);
112 113 114
	}
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
						  bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
		if (!ivb_can_enable_err_int(dev))
			return;

		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
					 ERR_INT_FIFO_UNDERRUN_B |
					 ERR_INT_FIFO_UNDERRUN_C);

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
	}
}

static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
					    bool enable)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
						SDE_TRANSB_FIFO_UNDER;

	if (enable)
		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
	else
		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);

	POSTING_READ(SDEIMR);
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
		if (!cpt_can_enable_serr_int(dev))
			return;

		I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
				     SERR_INT_TRANS_B_FIFO_UNDERRUN |
				     SERR_INT_TRANS_C_FIFO_UNDERRUN);

		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
	} else {
		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
	}

	POSTING_READ(SDEIMR);
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

	if (IS_GEN5(dev) || IS_GEN6(dev))
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
		ivybridge_set_fifo_underrun_reporting(dev, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}

/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe p;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;
	unsigned long flags;
	bool ret;

	if (HAS_PCH_LPT(dev)) {
		crtc = NULL;
		for_each_pipe(p) {
			struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
			if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
				crtc = c;
				break;
			}
		}
		if (!crtc) {
			DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
			return false;
		}
	} else {
		crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	}
	intel_crtc = to_intel_crtc(crtc);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
		ibx_set_fifo_underrun_reporting(intel_crtc, enable);
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


322 323 324
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
325 326
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
327

328 329 330 331 332 333 334
	if ((pipestat & mask) == mask)
		return;

	/* Enable the interrupt, clear any pending status */
	pipestat |= mask | (mask >> 16);
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
335 336 337 338 339
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
340 341
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
342

343 344 345 346 347 348
	if ((pipestat & mask) == 0)
		return;

	pipestat &= ~mask;
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
349 350
}

351 352 353
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
354
void intel_enable_asle(struct drm_device *dev)
355
{
356 357 358
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

J
Jesse Barnes 已提交
359 360 361 362
	/* FIXME: opregion/asle for VLV */
	if (IS_VALLEYVIEW(dev))
		return;

363
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
364

365
	if (HAS_PCH_SPLIT(dev))
366
		ironlake_enable_display_irq(dev_priv, DE_GSE);
367
	else {
368
		i915_enable_pipestat(dev_priv, 1,
369
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
370
		if (INTEL_INFO(dev)->gen >= 4)
371
			i915_enable_pipestat(dev_priv, 0,
372
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
373
	}
374 375

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
376 377
}

378 379 380 381 382 383 384 385 386 387 388 389 390
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
391 392 393 394
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);

	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
395 396
}

397 398 399
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
400
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
401 402 403 404
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
405
	u32 high1, high2, low;
406 407

	if (!i915_pipe_enabled(dev, pipe)) {
408
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
409
				"pipe %c\n", pipe_name(pipe));
410 411 412
		return 0;
	}

413 414
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
415

416 417 418 419 420 421
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
422 423 424
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
425 426
	} while (high1 != high2);

427 428 429
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
430 431
}

432
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
433 434
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
435
	int reg = PIPE_FRMCOUNT_GM45(pipe);
436 437

	if (!i915_pipe_enabled(dev, pipe)) {
438
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
439
				 "pipe %c\n", pipe_name(pipe));
440 441 442 443 444 445
		return 0;
	}

	return I915_READ(reg);
}

446
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
447 448 449 450 451 452 453
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
454 455
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
456 457 458

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
459
				 "pipe %c\n", pipe_name(pipe));
460 461 462 463
		return 0;
	}

	/* Get vtotal. */
464
	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

484
		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
485 486 487 488 489
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
490
	vbl = I915_READ(VBLANK(cpu_transcoder));
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

514
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
515 516 517 518
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
519
	struct drm_crtc *crtc;
520

521
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
522
		DRM_ERROR("Invalid crtc %d\n", pipe);
523 524 525 526
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
527 528 529 530 531 532 533 534 535 536
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
537 538

	/* Helper routine in DRM core does all the work: */
539 540 541
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
542 543
}

544 545 546
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
547 548
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

549 550 551 552 553
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
554
	struct drm_mode_config *mode_config = &dev->mode_config;
555 556 557 558 559
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
560

561 562 563 564
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

565
	mutex_lock(&mode_config->mutex);
566 567
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
587
	if (hpd_disabled) {
588
		drm_kms_helper_poll_enable(dev);
589 590 591
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
592 593 594 595 596 597

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
		if (intel_encoder->hot_plug)
			intel_encoder->hot_plug(intel_encoder);
598

599 600
	mutex_unlock(&mode_config->mutex);

601
	/* Just fire off a uevent and let userspace tell us what to do */
602
	drm_helper_hpd_irq_event(dev);
603 604
}

605
static void ironlake_handle_rps_change(struct drm_device *dev)
606 607
{
	drm_i915_private_t *dev_priv = dev->dev_private;
608
	u32 busy_up, busy_down, max_avg, min_avg;
609 610 611 612
	u8 new_delay;
	unsigned long flags;

	spin_lock_irqsave(&mchdev_lock, flags);
613

614 615
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

616
	new_delay = dev_priv->ips.cur_delay;
617

618
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
619 620
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
621 622 623 624
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
625
	if (busy_up > max_avg) {
626 627 628 629
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
630
	} else if (busy_down < min_avg) {
631 632 633 634
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
635 636
	}

637
	if (ironlake_set_drps(dev, new_delay))
638
		dev_priv->ips.cur_delay = new_delay;
639

640 641
	spin_unlock_irqrestore(&mchdev_lock, flags);

642 643 644
	return;
}

645 646 647 648
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
649

650 651 652
	if (ring->obj == NULL)
		return;

653
	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
654

655
	wake_up_all(&ring->irq_queue);
656
	if (i915_enable_hangcheck) {
657 658
		dev_priv->gpu_error.hangcheck_count = 0;
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
659
			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
660
	}
661 662
}

663
static void gen6_pm_rps_work(struct work_struct *work)
664
{
665
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
666
						    rps.work);
667
	u32 pm_iir, pm_imr;
668
	u8 new_delay;
669

670 671 672
	spin_lock_irq(&dev_priv->rps.lock);
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
673
	pm_imr = I915_READ(GEN6_PMIMR);
674
	I915_WRITE(GEN6_PMIMR, 0);
675
	spin_unlock_irq(&dev_priv->rps.lock);
676

677
	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
678 679
		return;

680
	mutex_lock(&dev_priv->rps.hw_lock);
681 682

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
683
		new_delay = dev_priv->rps.cur_delay + 1;
684
	else
685
		new_delay = dev_priv->rps.cur_delay - 1;
686

687 688 689 690 691
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
	if (!(new_delay > dev_priv->rps.max_delay ||
	      new_delay < dev_priv->rps.min_delay)) {
692 693 694 695
		if (IS_VALLEYVIEW(dev_priv->dev))
			valleyview_set_rps(dev_priv->dev, new_delay);
		else
			gen6_set_rps(dev_priv->dev, new_delay);
696
	}
697

698
	mutex_unlock(&dev_priv->rps.hw_lock);
699 700
}

701 702 703 704 705 706 707 708 709 710 711 712 713

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
714
						    l3_parity.error_work);
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
	u32 error_status, row, bank, subbank;
	char *parity_event[5];
	uint32_t misccpctl;
	unsigned long flags;

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	error_status = I915_READ(GEN7_L3CDERRST1);
	row = GEN7_PARITY_ERROR_ROW(error_status);
	bank = GEN7_PARITY_ERROR_BANK(error_status);
	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
				    GEN7_L3CDERRST1_ENABLE);
	POSTING_READ(GEN7_L3CDERRST1);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);

	parity_event[0] = "L3_PARITY_ERROR=1";
	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
	parity_event[4] = NULL;

	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
			   KOBJ_CHANGE, parity_event);

	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
		  row, bank, subbank);

	kfree(parity_event[3]);
	kfree(parity_event[2]);
	kfree(parity_event[1]);
}

765
static void ivybridge_handle_parity_error(struct drm_device *dev)
766 767 768 769
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long flags;

770
	if (!HAS_L3_GPU_CACHE(dev))
771 772 773 774 775 776 777
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

778
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
779 780
}

781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);

	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_ERROR_INTERRUPT)) {
		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
		i915_handle_error(dev, false);
	}
800 801 802

	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
		ivybridge_handle_parity_error(dev);
803 804
}

805 806 807 808 809 810 811 812 813
static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
				u32 pm_iir)
{
	unsigned long flags;

	/*
	 * IIR bits should never already be set because IMR should
	 * prevent an interrupt from being shown in IIR. The warning
	 * displays a case where we've unsafely cleared
814
	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
815 816
	 * type is not a problem, it displays a problem in the logic.
	 *
817
	 * The mask bit in IMR is cleared by dev_priv->rps.work.
818 819
	 */

820 821 822
	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	dev_priv->rps.pm_iir |= pm_iir;
	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
823
	POSTING_READ(GEN6_PMIMR);
824
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
825

826
	queue_work(dev_priv->wq, &dev_priv->rps.work);
827 828
}

829 830 831
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

832
static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
833 834 835 836 837 838
					    u32 hotplug_trigger,
					    const u32 *hpd)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;
	int i;
839
	bool ret = false;
840 841 842 843

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

	for (i = 1; i < HPD_NUM_PINS; i++) {
844

845 846 847 848 849 850 851 852 853 854 855 856
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
857
			ret = true;
858 859 860 861 862 863
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
		}
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
864 865

	return ret;
866 867
}

868 869
static void gmbus_irq_handler(struct drm_device *dev)
{
870 871 872
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
873 874
}

875 876
static void dp_aux_irq_handler(struct drm_device *dev)
{
877 878 879
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
880 881
}

882
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	unsigned long irqflags;
	int pipe;
	u32 pipe_stats[I915_MAX_PIPES];

	atomic_inc(&dev_priv->irq_received);

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

904
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

923 924 925 926 927 928 929 930 931 932
		for_each_pipe(pipe) {
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(dev, pipe);

			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip(dev, pipe);
			}
		}

J
Jesse Barnes 已提交
933 934 935
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
936
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
J
Jesse Barnes 已提交
937 938 939

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
					 hotplug_status);
940
			if (hotplug_trigger) {
941 942
				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
					i915_hpd_irq_setup(dev);
J
Jesse Barnes 已提交
943 944
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
945
			}
J
Jesse Barnes 已提交
946 947 948 949
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

950 951
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);
J
Jesse Barnes 已提交
952

953 954
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
J
Jesse Barnes 已提交
955 956 957 958 959 960 961 962 963 964

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

965
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
966 967
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
968
	int pipe;
969
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
970

971
	if (hotplug_trigger) {
972 973
		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
			ibx_hpd_irq_setup(dev);
974
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
975
	}
976 977 978
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
979
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
980 981
				 port_name(port));
	}
982

983 984 985
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

986
	if (pch_iir & SDE_GMBUS)
987
		gmbus_irq_handler(dev);
988 989 990 991 992 993 994 995 996 997

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

998 999 1000 1001 1002
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1003 1004 1005 1006 1007 1008 1009 1010

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);

1026 1027 1028
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");

	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");

	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");

	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1049 1050 1051
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");

	I915_WRITE(SERR_INT, serr_int);
1068 1069
}

1070 1071 1072 1073
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;
1074
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1075

1076
	if (hotplug_trigger) {
1077 1078
		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
			ibx_hpd_irq_setup(dev);
1079
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1080
	}
1081 1082 1083 1084 1085 1086
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1087 1088

	if (pch_iir & SDE_AUX_MASK_CPT)
1089
		dp_aux_irq_handler(dev);
1090 1091

	if (pch_iir & SDE_GMBUS_CPT)
1092
		gmbus_irq_handler(dev);
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1105 1106 1107

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1108 1109
}

1110
static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
1111 1112 1113
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1114
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
1115 1116
	irqreturn_t ret = IRQ_NONE;
	int i;
1117 1118 1119

	atomic_inc(&dev_priv->irq_received);

1120 1121 1122 1123 1124 1125 1126 1127
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
	if (IS_HASWELL(dev) &&
	    (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
		DRM_ERROR("Unclaimed register before interrupt\n");
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
	}

1128 1129 1130 1131
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

1132 1133 1134 1135 1136
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1137 1138 1139 1140 1141
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1142

1143 1144 1145 1146 1147 1148
	/* On Haswell, also mask ERR_INT because we don't want to risk
	 * generating "unclaimed register" interrupts from inside the interrupt
	 * handler. */
	if (IS_HASWELL(dev))
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);

1149
	gt_iir = I915_READ(GTIIR);
1150 1151 1152 1153
	if (gt_iir) {
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1154 1155
	}

1156 1157
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1158 1159 1160
		if (de_iir & DE_ERR_INT_IVB)
			ivb_err_int_handler(dev);

1161 1162 1163
		if (de_iir & DE_AUX_CHANNEL_A_IVB)
			dp_aux_irq_handler(dev);

1164 1165 1166 1167
		if (de_iir & DE_GSE_IVB)
			intel_opregion_gse_intr(dev);

		for (i = 0; i < 3; i++) {
1168 1169
			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
				drm_handle_vblank(dev, i);
1170 1171 1172 1173 1174
			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
				intel_prepare_page_flip(dev, i);
				intel_finish_page_flip_plane(dev, i);
			}
		}
1175

1176
		/* check event from PCH */
1177
		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1178
			u32 pch_iir = I915_READ(SDEIIR);
1179

1180
			cpt_irq_handler(dev, pch_iir);
1181

1182 1183 1184
			/* clear PCH hotplug event before clear CPU irq */
			I915_WRITE(SDEIIR, pch_iir);
		}
1185

1186 1187
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1188 1189
	}

1190 1191 1192 1193 1194 1195 1196
	pm_iir = I915_READ(GEN6_PMIIR);
	if (pm_iir) {
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		ret = IRQ_HANDLED;
	}
1197

1198 1199 1200
	if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);

1201 1202
	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1203 1204 1205 1206
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1207 1208 1209 1210

	return ret;
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GT_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1221
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1222
{
1223
	struct drm_device *dev = (struct drm_device *) arg;
1224 1225
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
1226
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
1227

1228 1229
	atomic_inc(&dev_priv->irq_received);

1230 1231 1232
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1233
	POSTING_READ(DEIER);
1234

1235 1236 1237 1238 1239 1240 1241 1242 1243
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
	sde_ier = I915_READ(SDEIER);
	I915_WRITE(SDEIER, 0);
	POSTING_READ(SDEIER);

1244 1245
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
1246
	pm_iir = I915_READ(GEN6_PMIIR);
1247

1248
	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
1249
		goto done;
1250

1251
	ret = IRQ_HANDLED;
1252

1253 1254 1255 1256
	if (IS_GEN5(dev))
		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
	else
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1257

1258 1259 1260
	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

1261
	if (de_iir & DE_GSE)
1262
		intel_opregion_gse_intr(dev);
1263

1264 1265 1266 1267 1268 1269
	if (de_iir & DE_PIPEA_VBLANK)
		drm_handle_vblank(dev, 0);

	if (de_iir & DE_PIPEB_VBLANK)
		drm_handle_vblank(dev, 1);

1270 1271 1272
	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1273 1274 1275 1276 1277 1278 1279 1280
	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");

	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");

1281
	if (de_iir & DE_PLANEA_FLIP_DONE) {
1282
		intel_prepare_page_flip(dev, 0);
1283
		intel_finish_page_flip_plane(dev, 0);
1284
	}
1285

1286
	if (de_iir & DE_PLANEB_FLIP_DONE) {
1287
		intel_prepare_page_flip(dev, 1);
1288
		intel_finish_page_flip_plane(dev, 1);
1289
	}
1290

1291
	/* check event from PCH */
1292
	if (de_iir & DE_PCH_EVENT) {
1293 1294
		u32 pch_iir = I915_READ(SDEIIR);

1295 1296 1297 1298
		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);
1299 1300 1301

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
1302
	}
1303

1304 1305
	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
		ironlake_handle_rps_change(dev);
1306

1307 1308
	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
		gen6_queue_rps_work(dev_priv, pm_iir);
1309

1310 1311
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);
1312
	I915_WRITE(GEN6_PMIIR, pm_iir);
1313 1314

done:
1315
	I915_WRITE(DEIER, de_ier);
1316
	POSTING_READ(DEIER);
1317 1318
	I915_WRITE(SDEIER, sde_ier);
	POSTING_READ(SDEIER);
1319

1320 1321 1322
	return ret;
}

1323 1324 1325 1326 1327 1328 1329 1330 1331
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
1332 1333 1334 1335
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
						    gpu_error);
1336
	struct drm_device *dev = dev_priv->dev;
1337
	struct intel_ring_buffer *ring;
1338 1339 1340
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
1341
	int i, ret;
1342

1343 1344
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
1356
		DRM_DEBUG_DRIVER("resetting chip\n");
1357 1358
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
				   reset_event);
1359

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
		ret = i915_reset(dev);

		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

			kobject_uevent_env(&dev->primary->kdev.kobj,
					   KOBJ_CHANGE, reset_done_event);
1378 1379
		} else {
			atomic_set(&error->reset_counter, I915_WEDGED);
1380
		}
1381

1382 1383 1384
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);

1385 1386
		intel_display_handle_reset(dev);

1387
		wake_up_all(&dev_priv->gpu_error.reset_queue);
1388
	}
1389 1390
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
/* NB: please notice the memset */
static void i915_get_extra_instdone(struct drm_device *dev,
				    uint32_t *instdone)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

	switch(INTEL_INFO(dev)->gen) {
	case 2:
	case 3:
		instdone[0] = I915_READ(INSTDONE);
		break;
	case 4:
	case 5:
	case 6:
		instdone[0] = I915_READ(INSTDONE_I965);
		instdone[1] = I915_READ(INSTDONE1);
		break;
	default:
		WARN_ONCE(1, "Unsupported platform\n");
	case 7:
		instdone[0] = I915_READ(GEN7_INSTDONE_1);
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
		break;
	}
}

1420
#ifdef CONFIG_DEBUG_FS
1421
static struct drm_i915_error_object *
1422 1423 1424
i915_error_object_create_sized(struct drm_i915_private *dev_priv,
			       struct drm_i915_gem_object *src,
			       const int num_pages)
1425 1426
{
	struct drm_i915_error_object *dst;
1427
	int i;
1428
	u32 reloc_offset;
1429

1430
	if (src == NULL || src->pages == NULL)
1431 1432
		return NULL;

1433
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
1434 1435 1436
	if (dst == NULL)
		return NULL;

1437
	reloc_offset = src->gtt_offset;
1438
	for (i = 0; i < num_pages; i++) {
1439
		unsigned long flags;
1440
		void *d;
1441

1442
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
1443 1444
		if (d == NULL)
			goto unwind;
1445

1446
		local_irq_save(flags);
B
Ben Widawsky 已提交
1447
		if (reloc_offset < dev_priv->gtt.mappable_end &&
1448
		    src->has_global_gtt_mapping) {
1449 1450 1451 1452 1453 1454 1455
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

B
Ben Widawsky 已提交
1456
			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
1457 1458 1459
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
1460 1461 1462 1463 1464 1465 1466
		} else if (src->stolen) {
			unsigned long offset;

			offset = dev_priv->mm.stolen_base;
			offset += src->stolen->start;
			offset += i << PAGE_SHIFT;

D
Daniel Vetter 已提交
1467
			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1468
		} else {
1469
			struct page *page;
1470 1471
			void *s;

1472
			page = i915_gem_object_get_page(src, i);
1473

1474 1475 1476
			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
1477 1478 1479
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

1480
			drm_clflush_pages(&page, 1);
1481
		}
1482
		local_irq_restore(flags);
1483

1484
		dst->pages[i] = d;
1485 1486

		reloc_offset += PAGE_SIZE;
1487
	}
1488
	dst->page_count = num_pages;
1489
	dst->gtt_offset = src->gtt_offset;
1490 1491 1492 1493

	return dst;

unwind:
1494 1495
	while (i--)
		kfree(dst->pages[i]);
1496 1497 1498
	kfree(dst);
	return NULL;
}
1499 1500 1501
#define i915_error_object_create(dev_priv, src) \
	i915_error_object_create_sized((dev_priv), (src), \
				       (src)->base.size>>PAGE_SHIFT)
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

1517 1518
void
i915_error_state_free(struct kref *error_ref)
1519
{
1520 1521
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
1522 1523
	int i;

1524 1525 1526 1527 1528
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		i915_error_object_free(error->ring[i].batchbuffer);
		i915_error_object_free(error->ring[i].ringbuffer);
		kfree(error->ring[i].requests);
	}
1529

1530
	kfree(error->active_bo);
1531
	kfree(error->overlay);
1532 1533
	kfree(error);
}
1534 1535 1536 1537 1538
static void capture_bo(struct drm_i915_error_buffer *err,
		       struct drm_i915_gem_object *obj)
{
	err->size = obj->base.size;
	err->name = obj->base.name;
1539 1540
	err->rseqno = obj->last_read_seqno;
	err->wseqno = obj->last_write_seqno;
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
	err->gtt_offset = obj->gtt_offset;
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
	err->pinned = 0;
	if (obj->pin_count > 0)
		err->pinned = 1;
	if (obj->user_pin_count > 0)
		err->pinned = -1;
	err->tiling = obj->tiling_mode;
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
	err->ring = obj->ring ? obj->ring->id : -1;
	err->cache_level = obj->cache_level;
}
1556

1557 1558
static u32 capture_active_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
1559 1560 1561 1562 1563
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
1564
		capture_bo(err++, obj);
1565 1566
		if (++i == count)
			break;
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	}

	return i;
}

static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, gtt_list) {
		if (obj->pin_count == 0)
			continue;
1581

1582 1583 1584
		capture_bo(err++, obj);
		if (++i == count)
			break;
1585 1586 1587 1588 1589
	}

	return i;
}

1590 1591 1592 1593 1594 1595 1596 1597
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
1598
	case 7:
1599
	case 6:
1600
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

1617 1618
	default:
		BUG();
1619 1620 1621
	}
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
		u32 acthd = I915_READ(ACTHD);

		if (WARN_ON(ring->id != RCS))
			return NULL;

		obj = ring->private;
		if (acthd >= obj->gtt_offset &&
		    acthd < obj->gtt_offset + obj->base.size)
			return i915_error_object_create(dev_priv, obj);
	}

1644
	seqno = ring->get_seqno(ring, false);
1645 1646 1647 1648
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

1649
		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

1664 1665 1666 1667 1668 1669
static void i915_record_ring_state(struct drm_device *dev,
				   struct drm_i915_error_state *error,
				   struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1670
	if (INTEL_INFO(dev)->gen >= 6) {
1671
		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
1672
		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
1673 1674 1675 1676
		error->semaphore_mboxes[ring->id][0]
			= I915_READ(RING_SYNC_0(ring->mmio_base));
		error->semaphore_mboxes[ring->id][1]
			= I915_READ(RING_SYNC_1(ring->mmio_base));
1677 1678
		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
1679
	}
1680

1681
	if (INTEL_INFO(dev)->gen >= 4) {
1682
		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1683 1684 1685
		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1686
		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1687
		if (ring->id == RCS)
1688 1689
			error->bbaddr = I915_READ64(BB_ADDR);
	} else {
1690
		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1691 1692 1693 1694 1695
		error->ipeir[ring->id] = I915_READ(IPEIR);
		error->ipehr[ring->id] = I915_READ(IPEHR);
		error->instdone[ring->id] = I915_READ(INSTDONE);
	}

B
Ben Widawsky 已提交
1696
	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1697
	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1698
	error->seqno[ring->id] = ring->get_seqno(ring, false);
1699
	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1700 1701
	error->head[ring->id] = I915_READ_HEAD(ring);
	error->tail[ring->id] = I915_READ_TAIL(ring);
1702
	error->ctl[ring->id] = I915_READ_CTL(ring);
1703 1704 1705

	error->cpu_ring_head[ring->id] = ring->head;
	error->cpu_ring_tail[ring->id] = ring->tail;
1706 1707
}

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727

static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
					   struct drm_i915_error_state *error,
					   struct drm_i915_error_ring *ering)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct drm_i915_gem_object *obj;

	/* Currently render ring is the only HW context user */
	if (ring->id != RCS || !error->ccid)
		return;

	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
			ering->ctx = i915_error_object_create_sized(dev_priv,
								    obj, 1);
		}
	}
}

1728 1729 1730 1731
static void i915_gem_record_rings(struct drm_device *dev,
				  struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1732
	struct intel_ring_buffer *ring;
1733 1734 1735
	struct drm_i915_gem_request *request;
	int i, count;

1736
	for_each_ring(ring, dev_priv, i) {
1737 1738 1739 1740 1741 1742 1743 1744
		i915_record_ring_state(dev, error, ring);

		error->ring[i].batchbuffer =
			i915_error_first_batchbuffer(dev_priv, ring);

		error->ring[i].ringbuffer =
			i915_error_object_create(dev_priv, ring->obj);

1745 1746 1747

		i915_gem_record_active_context(ring, error, &error->ring[i]);

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
		count = 0;
		list_for_each_entry(request, &ring->request_list, list)
			count++;

		error->ring[i].num_requests = count;
		error->ring[i].requests =
			kmalloc(count*sizeof(struct drm_i915_error_request),
				GFP_ATOMIC);
		if (error->ring[i].requests == NULL) {
			error->ring[i].num_requests = 0;
			continue;
		}

		count = 0;
		list_for_each_entry(request, &ring->request_list, list) {
			struct drm_i915_error_request *erq;

			erq = &error->ring[i].requests[count++];
			erq->seqno = request->seqno;
			erq->jiffies = request->emitted_jiffies;
1768
			erq->tail = request->tail;
1769 1770 1771 1772
		}
	}
}

1773 1774 1775 1776 1777 1778 1779 1780 1781
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1782 1783 1784
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1785
	struct drm_i915_gem_object *obj;
1786 1787
	struct drm_i915_error_state *error;
	unsigned long flags;
1788
	int i, pipe;
1789

1790 1791 1792
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1793 1794
	if (error)
		return;
1795

1796
	/* Account for pipe specific data like PIPE*STAT */
1797
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1798
	if (!error) {
1799 1800
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
1801 1802
	}

1803
	DRM_INFO("capturing error event; look for more information in "
1804
		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1805
		 dev->primary->index);
1806

1807
	kref_init(&error->ref);
1808 1809
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1810 1811
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821

	if (HAS_PCH_SPLIT(dev))
		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
	else if (IS_VALLEYVIEW(dev))
		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
	else if (IS_GEN2(dev))
		error->ier = I915_READ16(IER);
	else
		error->ier = I915_READ(IER);

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
	if (INTEL_INFO(dev)->gen >= 6)
		error->derrmr = I915_READ(DERRMR);

	if (IS_VALLEYVIEW(dev))
		error->forcewake = I915_READ(FORCEWAKE_VLV);
	else if (INTEL_INFO(dev)->gen >= 7)
		error->forcewake = I915_READ(FORCEWAKE_MT);
	else if (INTEL_INFO(dev)->gen == 6)
		error->forcewake = I915_READ(FORCEWAKE);

1832 1833 1834
	if (!HAS_PCH_SPLIT(dev))
		for_each_pipe(pipe)
			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1835

1836
	if (INTEL_INFO(dev)->gen >= 6) {
1837
		error->error = I915_READ(ERROR_GEN6);
1838 1839
		error->done_reg = I915_READ(DONE_REG);
	}
1840

1841 1842 1843
	if (INTEL_INFO(dev)->gen == 7)
		error->err_int = I915_READ(GEN7_ERR_INT);

1844 1845
	i915_get_extra_instdone(dev, error->extra_instdone);

1846
	i915_gem_record_fences(dev, error);
1847
	i915_gem_record_rings(dev, error);
1848

1849
	/* Record buffers on the active and pinned lists. */
1850
	error->active_bo = NULL;
1851
	error->pinned_bo = NULL;
1852

1853 1854 1855 1856
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
C
Chris Wilson 已提交
1857
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
1858 1859
		if (obj->pin_count)
			i++;
1860
	error->pinned_bo_count = i - error->active_bo_count;
1861

1862 1863
	error->active_bo = NULL;
	error->pinned_bo = NULL;
1864 1865
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1866
					   GFP_ATOMIC);
1867 1868 1869
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
1870 1871
	}

1872 1873
	if (error->active_bo)
		error->active_bo_count =
1874 1875 1876
			capture_active_bo(error->active_bo,
					  error->active_bo_count,
					  &dev_priv->mm.active_list);
1877 1878 1879

	if (error->pinned_bo)
		error->pinned_bo_count =
1880 1881
			capture_pinned_bo(error->pinned_bo,
					  error->pinned_bo_count,
C
Chris Wilson 已提交
1882
					  &dev_priv->mm.bound_list);
1883

1884 1885
	do_gettimeofday(&error->time);

1886
	error->overlay = intel_overlay_capture_error_state(dev);
1887
	error->display = intel_display_capture_error_state(dev);
1888

1889 1890 1891
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	if (dev_priv->gpu_error.first_error == NULL) {
		dev_priv->gpu_error.first_error = error;
1892 1893
		error = NULL;
	}
1894
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1895 1896

	if (error)
1897
		i915_error_state_free(&error->ref);
1898 1899 1900 1901 1902 1903
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
1904
	unsigned long flags;
1905

1906 1907 1908 1909
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1910 1911

	if (error)
1912
		kref_put(&error->ref, i915_error_state_free);
1913
}
1914 1915 1916
#else
#define i915_capture_error_state(x)
#endif
1917

1918
static void i915_report_and_clear_eir(struct drm_device *dev)
1919 1920
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1921
	uint32_t instdone[I915_NUM_INSTDONE_REG];
1922
	u32 eir = I915_READ(EIR);
1923
	int pipe, i;
1924

1925 1926
	if (!eir)
		return;
1927

1928
	pr_err("render error detected, EIR: 0x%08x\n", eir);
1929

1930 1931
	i915_get_extra_instdone(dev, instdone);

1932 1933 1934 1935
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

1936 1937
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1938 1939
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1940 1941
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1942
			I915_WRITE(IPEIR_I965, ipeir);
1943
			POSTING_READ(IPEIR_I965);
1944 1945 1946
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1947 1948
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1949
			I915_WRITE(PGTBL_ER, pgtbl_err);
1950
			POSTING_READ(PGTBL_ER);
1951 1952 1953
		}
	}

1954
	if (!IS_GEN2(dev)) {
1955 1956
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1957 1958
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1959
			I915_WRITE(PGTBL_ER, pgtbl_err);
1960
			POSTING_READ(PGTBL_ER);
1961 1962 1963 1964
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
1965
		pr_err("memory refresh error:\n");
1966
		for_each_pipe(pipe)
1967
			pr_err("pipe %c stat: 0x%08x\n",
1968
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1969 1970 1971
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
1972 1973
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1974 1975
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1976
		if (INTEL_INFO(dev)->gen < 4) {
1977 1978
			u32 ipeir = I915_READ(IPEIR);

1979 1980 1981
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
1982
			I915_WRITE(IPEIR, ipeir);
1983
			POSTING_READ(IPEIR);
1984 1985 1986
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

1987 1988 1989 1990
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1991
			I915_WRITE(IPEIR_I965, ipeir);
1992
			POSTING_READ(IPEIR_I965);
1993 1994 1995 1996
		}
	}

	I915_WRITE(EIR, eir);
1997
	POSTING_READ(EIR);
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2020
void i915_handle_error(struct drm_device *dev, bool wedged)
2021 2022
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2023 2024
	struct intel_ring_buffer *ring;
	int i;
2025 2026 2027

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
2028

2029
	if (wedged) {
2030 2031
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2032

2033
		/*
2034 2035
		 * Wakeup waiting processes so that the reset work item
		 * doesn't deadlock trying to grab various locks.
2036
		 */
2037 2038
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);
2039 2040
	}

2041
	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
2042 2043
}

2044
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2045 2046 2047 2048
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2049
	struct drm_i915_gem_object *obj;
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2061 2062 2063
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2064 2065 2066 2067 2068 2069
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2070
	obj = work->pending_flip_obj;
2071
	if (INTEL_INFO(dev)->gen >= 4) {
2072
		int dspsurf = DSPSURF(intel_crtc->plane);
2073 2074
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
					obj->gtt_offset;
2075
	} else {
2076
		int dspaddr = DSPADDR(intel_crtc->plane);
2077
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
2078
							crtc->y * crtc->fb->pitches[0] +
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2090 2091 2092
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2093
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2094 2095
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2096
	unsigned long irqflags;
2097

2098
	if (!i915_pipe_enabled(dev, pipe))
2099
		return -EINVAL;
2100

2101
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2102
	if (INTEL_INFO(dev)->gen >= 4)
2103 2104
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
2105
	else
2106 2107
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
2108 2109 2110

	/* maintain vblank delivery even in deep C-states */
	if (dev_priv->info->gen == 3)
2111
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2112
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2113

2114 2115 2116
	return 0;
}

2117
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2118 2119 2120 2121 2122 2123 2124 2125 2126
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
2127
				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2128 2129 2130 2131 2132
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2133
static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
2134 2135 2136 2137 2138 2139 2140 2141
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2142 2143
	ironlake_enable_display_irq(dev_priv,
				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
2144 2145 2146 2147 2148
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2149 2150 2151 2152
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
2153
	u32 imr;
J
Jesse Barnes 已提交
2154 2155 2156 2157 2158 2159

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	imr = I915_READ(VLV_IMR);
2160
	if (pipe == 0)
J
Jesse Barnes 已提交
2161
		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
2162
	else
J
Jesse Barnes 已提交
2163 2164
		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
2165 2166
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
2167 2168 2169 2170 2171
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2172 2173 2174
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2175
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2176 2177
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2178
	unsigned long irqflags;
2179

2180
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2181
	if (dev_priv->info->gen == 3)
2182
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2183

2184 2185 2186 2187 2188 2189
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2190
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2191 2192 2193 2194 2195 2196
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
2197
				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2198
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2199 2200
}

2201
static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
2202 2203 2204 2205 2206
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2207 2208
	ironlake_disable_display_irq(dev_priv,
				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
2209 2210 2211
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2212 2213 2214 2215
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
2216
	u32 imr;
J
Jesse Barnes 已提交
2217 2218

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2219 2220
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
2221
	imr = I915_READ(VLV_IMR);
2222
	if (pipe == 0)
J
Jesse Barnes 已提交
2223
		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
2224
	else
J
Jesse Barnes 已提交
2225 2226 2227 2228 2229
		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2230 2231
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2232
{
2233 2234 2235 2236 2237 2238 2239
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
2240 2241
	    i915_seqno_passed(ring->get_seqno(ring, false),
			      ring_last_seqno(ring))) {
2242
		/* Issue a wake-up to catch stuck h/w. */
B
Ben Widawsky 已提交
2243 2244 2245
		if (waitqueue_active(&ring->irq_queue)) {
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  ring->name);
2246 2247 2248 2249 2250 2251
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
2252 2253
}

2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
static bool semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
	struct intel_ring_buffer *signaller;
	u32 cmd, ipehr, acthd_min;

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
	if ((ipehr & ~(0x3 << 16)) !=
	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
		return false;

	/* ACTHD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX.
	 */
	acthd_min = max((int)acthd - 3 * 4, 0);
	do {
		cmd = ioread32(ring->virtual_start + acthd);
		if (cmd == ipehr)
			break;

		acthd -= 4;
		if (acthd < acthd_min)
			return false;
	} while (1);

	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
	return i915_seqno_passed(signaller->get_seqno(signaller, false),
				 ioread32(ring->virtual_start+acthd+4)+1);
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
2296 2297 2298 2299 2300 2301 2302 2303 2304

	if (INTEL_INFO(dev)->gen >= 6 &&
	    tmp & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(ring)) {
		DRM_ERROR("Kicking stuck semaphore on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
2305 2306 2307
	return false;
}

2308 2309 2310 2311
static bool i915_hangcheck_hung(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

2312
	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
2313 2314
		bool hung = true;

2315 2316 2317 2318
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
		i915_handle_error(dev, true);

		if (!IS_GEN2(dev)) {
2319 2320 2321
			struct intel_ring_buffer *ring;
			int i;

2322 2323 2324 2325 2326
			/* Is the chip hanging on a WAIT_FOR_EVENT?
			 * If so we can simply poke the RB_WAIT bit
			 * and break the hang. This should work on
			 * all but the second generation chipsets.
			 */
2327 2328
			for_each_ring(ring, dev_priv, i)
				hung &= !kick_ring(ring);
2329 2330
		}

2331
		return hung;
2332 2333 2334 2335 2336
	}

	return false;
}

B
Ben Gamari 已提交
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
2347
	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
2348 2349 2350
	struct intel_ring_buffer *ring;
	bool err = false, idle;
	int i;
2351

2352 2353 2354
	if (!i915_enable_hangcheck)
		return;

2355 2356 2357 2358 2359 2360 2361
	memset(acthd, 0, sizeof(acthd));
	idle = true;
	for_each_ring(ring, dev_priv, i) {
	    idle &= i915_hangcheck_ring_idle(ring, &err);
	    acthd[i] = intel_ring_get_active_head(ring);
	}

2362
	/* If all work is done then ACTHD clearly hasn't advanced. */
2363
	if (idle) {
2364 2365 2366 2367
		if (err) {
			if (i915_hangcheck_hung(dev))
				return;

2368
			goto repeat;
2369 2370
		}

2371
		dev_priv->gpu_error.hangcheck_count = 0;
2372 2373
		return;
	}
2374

2375
	i915_get_extra_instdone(dev, instdone);
2376 2377 2378 2379
	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
		   sizeof(acthd)) == 0 &&
	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
		   sizeof(instdone)) == 0) {
2380
		if (i915_hangcheck_hung(dev))
2381 2382
			return;
	} else {
2383
		dev_priv->gpu_error.hangcheck_count = 0;
2384

2385 2386 2387 2388
		memcpy(dev_priv->gpu_error.last_acthd, acthd,
		       sizeof(acthd));
		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
		       sizeof(instdone));
2389
	}
B
Ben Gamari 已提交
2390

2391
repeat:
B
Ben Gamari 已提交
2392
	/* Reset timer case chip hangs without another request being added */
2393
	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2394
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2395 2396
}

L
Linus Torvalds 已提交
2397 2398
/* drm_dma.h hooks
*/
2399
static void ironlake_irq_preinstall(struct drm_device *dev)
2400 2401 2402
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

2403 2404
	atomic_set(&dev_priv->irq_received, 0);

2405
	I915_WRITE(HWSTAM, 0xeffe);
2406

2407 2408 2409 2410
	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
2411
	POSTING_READ(DEIER);
2412 2413 2414 2415

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
2416
	POSTING_READ(GTIER);
2417

2418 2419 2420
	if (HAS_PCH_NOP(dev))
		return;

2421 2422
	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
2423 2424 2425 2426 2427 2428 2429
	/*
	 * SDEIER is also touched by the interrupt handler to work around missed
	 * PCH interrupts. Hence we can't update it after the interrupt handler
	 * is enabled - instead we unconditionally enable all PCH interrupt
	 * sources here, but then only unmask them as needed with SDEIMR.
	 */
	I915_WRITE(SDEIER, 0xffffffff);
2430
	POSTING_READ(SDEIER);
2431 2432
}

J
Jesse Barnes 已提交
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
static void valleyview_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2465
static void ibx_hpd_irq_setup(struct drm_device *dev)
2466 2467
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2468 2469 2470 2471 2472 2473
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
	u32 mask = ~I915_READ(SDEIMR);
	u32 hotplug;

	if (HAS_PCH_IBX(dev)) {
2474
		mask &= ~SDE_HOTPLUG_MASK;
2475
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2476 2477
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				mask |= hpd_ibx[intel_encoder->hpd_pin];
2478
	} else {
2479
		mask &= ~SDE_HOTPLUG_MASK_CPT;
2480
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2481 2482
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				mask |= hpd_cpt[intel_encoder->hpd_pin];
2483
	}
2484

2485 2486 2487 2488 2489 2490 2491 2492
	I915_WRITE(SDEIMR, ~mask);

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2493 2494 2495 2496 2497 2498 2499 2500
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
2501 2502 2503
static void ibx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2504
	u32 mask;
2505

2506 2507
	if (HAS_PCH_IBX(dev)) {
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2508
		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
2509 2510 2511 2512 2513
	} else {
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;

		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
	}
2514 2515 2516 2517

	if (HAS_PCH_NOP(dev))
		return;

P
Paulo Zanoni 已提交
2518 2519 2520 2521
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
}

2522
static int ironlake_irq_postinstall(struct drm_device *dev)
2523 2524 2525
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2526
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2527
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2528
			   DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2529
			   DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
2530
	u32 render_irqs;
2531

2532
	dev_priv->irq_mask = ~display_mask;
2533 2534 2535

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2536 2537
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
2538
	POSTING_READ(DEIER);
2539

2540
	dev_priv->gt_irq_mask = ~0;
2541 2542

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2543
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2544

2545 2546 2547
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
B
Ben Widawsky 已提交
2548 2549
			GEN6_BSD_USER_INTERRUPT |
			GEN6_BLITTER_USER_INTERRUPT;
2550 2551
	else
		render_irqs =
2552
			GT_USER_INTERRUPT |
2553
			GT_PIPE_NOTIFY |
2554 2555
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
2556
	POSTING_READ(GTIER);
2557

P
Paulo Zanoni 已提交
2558
	ibx_irq_postinstall(dev);
2559

2560 2561 2562 2563 2564 2565 2566
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

2567 2568 2569
	return 0;
}

2570
static int ivybridge_irq_postinstall(struct drm_device *dev)
2571 2572 2573
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2574 2575 2576 2577
	u32 display_mask =
		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
		DE_PLANEC_FLIP_DONE_IVB |
		DE_PLANEB_FLIP_DONE_IVB |
2578
		DE_PLANEA_FLIP_DONE_IVB |
2579 2580
		DE_AUX_CHANNEL_A_IVB |
		DE_ERR_INT_IVB;
2581 2582 2583 2584 2585
	u32 render_irqs;

	dev_priv->irq_mask = ~display_mask;

	/* should always can generate irq */
2586
	I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2587 2588
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask);
2589 2590 2591 2592 2593
	I915_WRITE(DEIER,
		   display_mask |
		   DE_PIPEC_VBLANK_IVB |
		   DE_PIPEB_VBLANK_IVB |
		   DE_PIPEA_VBLANK_IVB);
2594 2595
	POSTING_READ(DEIER);

2596
	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2597 2598 2599 2600

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);

B
Ben Widawsky 已提交
2601
	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2602
		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2603 2604 2605
	I915_WRITE(GTIER, render_irqs);
	POSTING_READ(GTIER);

P
Paulo Zanoni 已提交
2606
	ibx_irq_postinstall(dev);
2607

2608 2609 2610
	return 0;
}

J
Jesse Barnes 已提交
2611 2612 2613 2614
static int valleyview_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 enable_mask;
2615
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2616
	u32 render_irqs;
J
Jesse Barnes 已提交
2617 2618 2619
	u16 msid;

	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2620 2621 2622
	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
J
Jesse Barnes 已提交
2623 2624
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;

2625 2626 2627 2628 2629 2630 2631
	/*
	 *Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
	dev_priv->irq_mask = (~enable_mask) |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
J
Jesse Barnes 已提交
2632 2633 2634 2635 2636 2637 2638 2639

	/* Hack for broken MSIs on VLV */
	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
	pci_read_config_word(dev->pdev, 0x98, &msid);
	msid &= 0xff; /* mask out delivery bits */
	msid |= (1<<14);
	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);

2640 2641 2642
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2643 2644 2645 2646 2647 2648 2649
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(PIPESTAT(0), 0xffff);
	I915_WRITE(PIPESTAT(1), 0xffff);
	POSTING_READ(VLV_IER);

2650
	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2651
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2652 2653
	i915_enable_pipestat(dev_priv, 1, pipestat_enable);

J
Jesse Barnes 已提交
2654 2655 2656 2657
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2658
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2659 2660 2661 2662

	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
		GEN6_BLITTER_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
J
Jesse Barnes 已提交
2663 2664 2665 2666 2667 2668 2669 2670 2671
	POSTING_READ(GTIER);

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2672 2673 2674 2675

	return 0;
}

J
Jesse Barnes 已提交
2676 2677 2678 2679 2680 2681 2682 2683
static void valleyview_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

2684 2685
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

J
Jesse Barnes 已提交
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2700
static void ironlake_irq_uninstall(struct drm_device *dev)
2701 2702
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2703 2704 2705 2706

	if (!dev_priv)
		return;

2707 2708
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

2709 2710 2711 2712 2713
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2714 2715
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2716 2717 2718 2719

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2720

2721 2722 2723
	if (HAS_PCH_NOP(dev))
		return;

2724 2725 2726
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2727 2728
	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2729 2730
}

2731
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
2732 2733
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2734
	int pipe;
2735

2736
	atomic_set(&dev_priv->irq_received, 0);
2737

2738 2739
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
2740 2741 2742
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

	return 0;
}

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
			       int pipe, u16 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, pipe);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2802
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int irq_received;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

2851
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
2852 2853 2854 2855 2856

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2857 2858
		    i8xx_handle_vblank(dev, 0, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
C
Chris Wilson 已提交
2859 2860

		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2861 2862
		    i8xx_handle_vblank(dev, 1, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
C
Chris Wilson 已提交
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
static void i915_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2897
	I915_WRITE16(HWSTAM, 0xeffe);
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2908
	u32 enable_mask;
2909

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

2928
	if (I915_HAS_HOTPLUG(dev)) {
2929 2930 2931
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2942 2943 2944 2945 2946
	intel_opregion_enable_asle(dev);

	return 0;
}

2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2978
static irqreturn_t i915_irq_handler(int irq, void *arg)
2979 2980 2981
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2982
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2983
	unsigned long irqflags;
2984 2985 2986 2987
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
2988 2989 2990 2991

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);
2992 2993
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
2994
		bool blc_event = false;
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3009
			/* Clear the PIPE*STAT regs before the IIR */
3010 3011 3012 3013 3014
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
3015
				irq_received = true;
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3027
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3028 3029 3030

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
3031
			if (hotplug_trigger) {
3032 3033
				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
					i915_hpd_irq_setup(dev);
3034 3035
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
3036
			}
3037
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3038
			POSTING_READ(PORT_HOTPLUG_STAT);
3039 3040
		}

3041
		I915_WRITE(IIR, iir & ~flip_mask);
3042 3043 3044 3045 3046 3047
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3048 3049 3050
			int plane = pipe;
			if (IS_MOBILE(dev))
				plane = !plane;
3051

3052
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3053 3054
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3078
		ret = IRQ_HANDLED;
3079
		iir = new_iir;
3080
	} while (iir & ~flip_mask);
3081

3082
	i915_update_dri1_breadcrumb(dev);
3083

3084 3085 3086 3087 3088 3089 3090 3091
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

3092 3093
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

3094 3095 3096 3097 3098
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3099
	I915_WRITE16(HWSTAM, 0xffff);
3100 3101
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3102
		I915_WRITE(PIPESTAT(pipe), 0);
3103 3104
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

3118 3119
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3132
	u32 enable_mask;
3133 3134 3135
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3136
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3137
			       I915_DISPLAY_PORT_INTERRUPT |
3138 3139 3140 3141 3142 3143 3144
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3145 3146
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3147 3148 3149 3150
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3151

3152
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3173 3174 3175 3176 3177 3178 3179 3180
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

	intel_opregion_enable_asle(dev);

	return 0;
}

3181
static void i915_hpd_irq_setup(struct drm_device *dev)
3182 3183
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3184
	struct drm_mode_config *mode_config = &dev->mode_config;
3185
	struct intel_encoder *intel_encoder;
3186 3187
	u32 hotplug_en;

3188 3189 3190 3191
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3192
		/* enable bits are the same for all generations */
3193 3194 3195
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3196 3197 3198 3199 3200 3201
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3202
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3203
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3204

3205 3206 3207
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3208 3209
}

3210
static irqreturn_t i965_irq_handler(int irq, void *arg)
3211 3212 3213 3214 3215 3216 3217 3218
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int irq_received;
	int ret = IRQ_NONE, pipe;
3219 3220 3221
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3222 3223 3224 3225 3226 3227

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);

	for (;;) {
3228 3229
		bool blc_event = false;

3230
		irq_received = (iir & ~flip_mask) != 0;
3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3264
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3265
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3266 3267 3268
			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
								  HOTPLUG_INT_STATUS_G4X :
								  HOTPLUG_INT_STATUS_I965);
3269 3270 3271

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
3272
			if (hotplug_trigger) {
3273 3274 3275
				if (hotplug_irq_storm_detect(dev, hotplug_trigger,
							    IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
					i915_hpd_irq_setup(dev);
3276 3277
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
3278
			}
3279 3280 3281 3282
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

3283
		I915_WRITE(IIR, iir & ~flip_mask);
3284 3285 3286 3287 3288 3289 3290 3291
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3292
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3293 3294
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3295 3296 3297 3298 3299 3300 3301 3302 3303

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}


		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3304 3305 3306
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3325
	i915_update_dri1_breadcrumb(dev);
3326

3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

3338 3339
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

3340 3341
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389
static void i915_reenable_hotplug_timer_func(unsigned long data)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3390 3391
void intel_irq_init(struct drm_device *dev)
{
3392 3393 3394
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
3395
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3396
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3397
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
3398

3399 3400
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
3401
		    (unsigned long) dev);
3402 3403
	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
		    (unsigned long) dev_priv);
3404

3405
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
3406

3407 3408
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3409
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3410 3411 3412 3413
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
	}

3414 3415 3416 3417
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	else
		dev->driver->get_vblank_timestamp = NULL;
3418 3419
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;

J
Jesse Barnes 已提交
3420 3421 3422 3423 3424 3425 3426
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
3427
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3428
	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
3429 3430 3431 3432 3433 3434 3435
		/* Share pre & uninstall handlers with ILK/SNB */
		dev->driver->irq_handler = ivybridge_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ivybridge_enable_vblank;
		dev->driver->disable_vblank = ivybridge_disable_vblank;
3436
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3437 3438 3439 3440 3441 3442 3443
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
3444
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3445
	} else {
C
Chris Wilson 已提交
3446 3447 3448 3449 3450
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3451 3452 3453 3454 3455
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
3456
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3457
		} else {
3458 3459 3460 3461
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
3462
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3463
		}
3464 3465 3466 3467
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
3468 3469 3470 3471

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3472 3473 3474
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
3475

3476 3477 3478 3479 3480 3481 3482 3483 3484 3485
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
3486 3487 3488
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
}