i915_gpu_error.c 45.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39 40 41
#include "display/intel_atomic.h"
#include "display/intel_overlay.h"

42 43
#include "gem/i915_gem_context.h"

44
#include "i915_drv.h"
45
#include "i915_gpu_error.h"
46
#include "i915_scatterlist.h"
47
#include "intel_csr.h"
48

49 50 51
#define ALLOW_FAIL (GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
71 72
}

C
Chris Wilson 已提交
73 74
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
75
{
C
Chris Wilson 已提交
76 77 78 79
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
80 81
}

C
Chris Wilson 已提交
82
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
83
{
C
Chris Wilson 已提交
84
	if (!len)
85 86
		return false;

C
Chris Wilson 已提交
87 88 89 90 91 92 93 94
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
95 96
	}

C
Chris Wilson 已提交
97 98
	if (e->cur == e->end) {
		struct scatterlist *sgl;
99

100
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
101 102 103 104
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
105

C
Chris Wilson 已提交
106 107 108 109 110 111 112
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
113 114
		}

C
Chris Wilson 已提交
115 116
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
117 118
	}

C
Chris Wilson 已提交
119
	e->size = ALIGN(len + 1, SZ_64K);
120
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
121 122 123 124 125 126 127 128 129 130
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
131 132
}

133
__printf(2, 0)
134
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
135
			       const char *fmt, va_list args)
136
{
C
Chris Wilson 已提交
137 138
	va_list ap;
	int len;
139

C
Chris Wilson 已提交
140
	if (e->err)
141 142
		return;

C
Chris Wilson 已提交
143 144 145 146 147 148
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
149 150
	}

C
Chris Wilson 已提交
151 152
	if (!__i915_error_grow(e, len))
		return;
153

C
Chris Wilson 已提交
154 155 156 157 158 159 160
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
161 162
}

C
Chris Wilson 已提交
163
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
164 165 166
{
	unsigned len;

C
Chris Wilson 已提交
167
	if (e->err || !str)
168 169 170
		return;

	len = strlen(str);
C
Chris Wilson 已提交
171 172
	if (!__i915_error_grow(e, len))
		return;
173

C
Chris Wilson 已提交
174
	GEM_BUG_ON(e->bytes + len > e->size);
175
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
176
	e->bytes += len;
177 178 179 180 181
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

252 253
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

254
struct compress {
255
	struct pagevec pool;
256 257 258 259 260
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
261
{
262
	struct z_stream_s *zstream = &c->zstream;
263

264
	if (pool_init(&c->pool, ALLOW_FAIL))
265 266
		return false;

267 268 269 270 271
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
272 273 274
		return false;
	}

275
	c->tmp = NULL;
276
	if (i915_has_memcpy_from_wc())
277
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
278

279 280 281
	return true;
}

282
static bool compress_start(struct compress *c)
283
{
284 285 286 287 288 289 290 291 292 293 294 295 296
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

static void *compress_next_page(struct compress *c,
				struct drm_i915_error_object *dst)
{
	void *page;
297 298 299 300

	if (dst->page_count >= dst->num_pages)
		return ERR_PTR(-ENOSPC);

301
	page = pool_alloc(&c->pool, ALLOW_FAIL);
302 303 304
	if (!page)
		return ERR_PTR(-ENOMEM);

305
	return dst->pages[dst->page_count++] = page;
306 307
}

308
static int compress_page(struct compress *c,
309 310 311
			 void *src,
			 struct drm_i915_error_object *dst)
{
312 313
	struct z_stream_s *zstream = &c->zstream;

314
	zstream->next_in = src;
315 316
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
317 318 319 320
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
321
			zstream->next_out = compress_next_page(c, dst);
322 323
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
324 325 326 327

			zstream->avail_out = PAGE_SIZE;
		}

328
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
329 330 331 332 333 334 335 336 337 338
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

339
static int compress_flush(struct compress *c,
340 341
			  struct drm_i915_error_object *dst)
{
342 343
	struct z_stream_s *zstream = &c->zstream;

344 345 346
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
347
			zstream->next_out = compress_next_page(c, dst);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

368
static void compress_finish(struct compress *c)
369
{
370 371
	zlib_deflateEnd(&c->zstream);
}
372

373 374 375
static void compress_fini(struct compress *c)
{
	kfree(c->zstream.workspace);
376
	if (c->tmp)
377 378
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
379 380 381 382 383 384 385 386 387
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

388
struct compress {
389
	struct pagevec pool;
390 391 392
};

static bool compress_init(struct compress *c)
393 394 395 396 397
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

static bool compress_start(struct compress *c)
398 399 400 401
{
	return true;
}

402
static int compress_page(struct compress *c,
403 404 405
			 void *src,
			 struct drm_i915_error_object *dst)
{
406
	void *ptr;
407

408
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
409
	if (!ptr)
410 411
		return -ENOMEM;

412 413 414
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
415 416 417 418

	return 0;
}

419 420 421 422 423 424
static int compress_flush(struct compress *c,
			  struct drm_i915_error_object *dst)
{
	return 0;
}

425
static void compress_finish(struct compress *c)
426 427 428
{
}

429 430 431 432 433
static void compress_fini(struct compress *c)
{
	pool_fini(&c->pool);
}

434 435 436 437 438 439 440
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

441
static void error_print_instdone(struct drm_i915_error_state_buf *m,
442
				 const struct drm_i915_error_engine *ee)
443
{
444 445 446
	int slice;
	int subslice;

447 448 449
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

450
	if (ee->engine_id != RCS0 || INTEL_GEN(m->i915) <= 3)
451 452 453 454 455 456 457 458
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

459
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
460 461 462 463
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

464
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
465 466 467
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
468 469
}

470 471
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
472 473
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
474 475 476 477
{
	if (!erq->seqno)
		return;

478 479
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
		   prefix, erq->pid, erq->context, erq->seqno,
480 481 482 483 484
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
485
		   jiffies_to_msecs(erq->jiffies - epoch),
486
		   erq->start, erq->head, erq->tail);
487 488
}

489 490
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
491
				const struct drm_i915_error_context *ctx)
492
{
493 494
	err_printf(m, "%s%s[%d] hw_id %d, prio %d, guilty %d active %d\n",
		   header, ctx->comm, ctx->pid, ctx->hw_id,
495
		   ctx->sched_attr.priority, ctx->guilty, ctx->active);
496 497
}

498
static void error_print_engine(struct drm_i915_error_state_buf *m,
499 500
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
501
{
502 503
	int n;

504 505
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
506
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
507
	err_printf(m, "  START: 0x%08x\n", ee->start);
508
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
509 510
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
511
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
512
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
513 514 515 516 517
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
518 519 520

	error_print_instdone(m, ee);

521 522 523 524 525 526 527 528
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
529
	if (INTEL_GEN(m->i915) >= 4) {
530
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
531 532 533
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
534
	}
535 536 537 538 539 540
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
541
	}
542
	if (HAS_PPGTT(m->i915)) {
543
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
544

545
		if (INTEL_GEN(m->i915) >= 8) {
546 547 548
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
549
					   i, ee->vm_info.pdp[i]);
550 551
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
552
				   ee->vm_info.pp_dir_base);
553 554
		}
	}
555 556
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
557
	err_printf(m, "  hangcheck timestamp: %dms (%lu%s)\n",
558
		   jiffies_to_msecs(ee->hangcheck_timestamp - epoch),
559
		   ee->hangcheck_timestamp,
560
		   ee->hangcheck_timestamp == epoch ? "; epoch" : "");
561
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
562

563 564
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
565
		error_print_request(m, " ", &ee->execlist[n], epoch);
566 567
	}

568
	error_print_context(m, "  Active context: ", &ee->context);
569 570 571 572 573 574 575 576 577 578 579
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

580
static void print_error_obj(struct drm_i915_error_state_buf *m,
581 582
			    struct intel_engine_cs *engine,
			    const char *name,
583 584
			    struct drm_i915_error_object *obj)
{
585
	char out[ASCII85_BUFSZ];
586
	int page;
587

588 589 590 591 592 593 594 595 596 597
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

598 599 600 601 602 603 604 605 606
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

607 608
		for (i = 0; i < len; i++)
			err_puts(m, ascii85_encode(obj->pages[page][i], out));
609
	}
610
	err_puts(m, "\n");
611 612
}

613
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
614
				   const struct intel_device_info *info,
615
				   const struct intel_runtime_info *runtime,
616
				   const struct intel_driver_caps *caps)
617
{
618 619 620
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
621
	intel_driver_caps_print(caps, &p);
622
	intel_device_info_dump_topology(&runtime->sseu, &p);
623 624
}

625
static void err_print_params(struct drm_i915_error_state_buf *m,
626
			     const struct i915_params *params)
627
{
628 629 630
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
631 632
}

633 634 635 636 637 638 639 640 641 642 643 644
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

645 646 647 648 649 650 651
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

652
	if (!error->device_info.has_gt_uc)
653 654 655 656
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
657
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
658 659
}

C
Chris Wilson 已提交
660
static void err_free_sgl(struct scatterlist *sgl)
661
{
C
Chris Wilson 已提交
662 663
	while (sgl) {
		struct scatterlist *sg;
664

C
Chris Wilson 已提交
665 666 667 668 669 670 671 672 673
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
674
	}
C
Chris Wilson 已提交
675
}
676

C
Chris Wilson 已提交
677 678 679 680 681 682
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
			       struct i915_gpu_state *error)
{
	struct drm_i915_error_object *obj;
	struct timespec64 ts;
	int i, j;
683

684 685
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
686 687 688
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
689
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
690 691 692 693 694 695 696 697 698
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
699 700 701 702 703
	err_printf(m, "Epoch: %lu jiffies (%u HZ)\n", error->epoch, HZ);
	err_printf(m, "Capture: %lu jiffies; %d ms ago, %d ms after epoch\n",
		   error->capture,
		   jiffies_to_msecs(jiffies - error->capture),
		   jiffies_to_msecs(error->capture - error->epoch));
704

705
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
706 707 708
		if (!error->engine[i].context.pid)
			continue;

709
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
710 711
			   engine_name(m->i915, i),
			   error->engine[i].context.comm,
712
			   error->engine[i].context.pid);
713
	}
714
	err_printf(m, "Reset count: %u\n", error->reset_count);
715
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
716
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
717 718 719
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
720
	err_print_pciid(m, m->i915);
721

722
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
723

C
Chris Wilson 已提交
724 725
	if (HAS_CSR(m->i915)) {
		struct intel_csr *csr = &m->i915->csr;
726 727 728 729 730 731 732 733

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

734
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
735 736
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
737 738
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
739 740
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
741 742 743 744 745
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);

746
	for (i = 0; i < error->nfence; i++)
747 748
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

749
	if (IS_GEN_RANGE(m->i915, 6, 11)) {
750 751 752 753
		err_printf(m, "ERROR: 0x%08x\n", error->error);
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

754 755 756 757
	if (INTEL_GEN(m->i915) >= 8)
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   error->fault_data1, error->fault_data0);

758
	if (IS_GEN(m->i915, 7))
759 760
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

761 762
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
763
			error_print_engine(m, &error->engine[i], error->epoch);
764
	}
765

766
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
767
		const struct drm_i915_error_engine *ee = &error->engine[i];
768 769

		obj = ee->batchbuffer;
770
		if (obj) {
C
Chris Wilson 已提交
771
			err_puts(m, m->i915->engine[i]->name);
772
			if (ee->context.pid)
773
				err_printf(m, " (submitted by %s [%d])",
774
					   ee->context.comm,
775
					   ee->context.pid);
776 777 778
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
C
Chris Wilson 已提交
779
			print_error_obj(m, m->i915->engine[i], NULL, obj);
780 781
		}

782
		for (j = 0; j < ee->user_bo_count; j++)
C
Chris Wilson 已提交
783
			print_error_obj(m, m->i915->engine[i],
784 785
					"user", ee->user_bo[j]);

786
		if (ee->num_requests) {
787
			err_printf(m, "%s --- %d requests\n",
C
Chris Wilson 已提交
788
				   m->i915->engine[i]->name,
789
				   ee->num_requests);
790
			for (j = 0; j < ee->num_requests; j++)
791 792 793
				error_print_request(m, " ",
						    &ee->requests[j],
						    error->epoch);
794 795
		}

C
Chris Wilson 已提交
796
		print_error_obj(m, m->i915->engine[i],
797
				"ringbuffer", ee->ringbuffer);
798

C
Chris Wilson 已提交
799
		print_error_obj(m, m->i915->engine[i],
800
				"HW Status", ee->hws_page);
801

C
Chris Wilson 已提交
802
		print_error_obj(m, m->i915->engine[i],
803
				"HW context", ee->ctx);
804

C
Chris Wilson 已提交
805
		print_error_obj(m, m->i915->engine[i],
806
				"WA context", ee->wa_ctx);
807

C
Chris Wilson 已提交
808
		print_error_obj(m, m->i915->engine[i],
809
				"WA batchbuffer", ee->wa_batchbuffer);
810

C
Chris Wilson 已提交
811
		print_error_obj(m, m->i915->engine[i],
812
				"NULL context", ee->default_state);
813 814 815 816 817 818
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
819
		intel_display_print_error_state(m, error->display);
820

821 822
	err_print_capabilities(m, &error->device_info, &error->runtime_info,
			       &error->driver_caps);
823
	err_print_params(m, &error->params);
824
	err_print_uc(m, &error->uc);
C
Chris Wilson 已提交
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
}

static int err_print_to_sgl(struct i915_gpu_state *error)
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
857

C
Chris Wilson 已提交
858 859
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
860 861 862 863

	return 0;
}

C
Chris Wilson 已提交
864 865
ssize_t i915_gpu_state_copy_to_buffer(struct i915_gpu_state *error,
				      char *buf, loff_t off, size_t rem)
866
{
C
Chris Wilson 已提交
867 868 869 870
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
871

C
Chris Wilson 已提交
872 873
	if (!error || !rem)
		return 0;
874

C
Chris Wilson 已提交
875 876 877
	err = err_print_to_sgl(error);
	if (err)
		return err;
878

C
Chris Wilson 已提交
879 880 881 882 883
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
884

C
Chris Wilson 已提交
885 886 887 888 889 890 891 892 893
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
894

C
Chris Wilson 已提交
895 896 897 898 899
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
900

C
Chris Wilson 已提交
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
926 927 928 929 930 931 932 933 934 935
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
936
		free_page((unsigned long)obj->pages[page]);
937 938 939 940

	kfree(obj);
}

941

942 943
static void cleanup_params(struct i915_gpu_state *error)
{
944
	i915_params_free(&error->params);
945 946
}

947 948 949 950 951 952
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
953
	i915_error_object_free(error_uc->guc_log);
954 955
}

956
void __i915_gpu_state_free(struct kref *error_ref)
957
{
958 959
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
960
	long i, j;
961

962 963 964
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

965 966 967 968
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

969 970 971 972 973 974 975 976
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
977 978 979 980
	}

	kfree(error->overlay);
	kfree(error->display);
981

982
	cleanup_params(error);
983 984
	cleanup_uc_state(error);

C
Chris Wilson 已提交
985
	err_free_sgl(error->sgl);
986 987 988 989
	kfree(error);
}

static struct drm_i915_error_object *
990
i915_error_object_create(struct drm_i915_private *i915,
991 992
			 struct i915_vma *vma,
			 struct compress *compress)
993
{
994 995
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
996
	struct drm_i915_error_object *dst;
997 998 999
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
1000
	int ret;
1001

1002 1003
	might_sleep();

1004
	if (!vma || !vma->pages)
C
Chris Wilson 已提交
1005 1006
		return NULL;

1007
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
1008
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
1009
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), ALLOW_FAIL);
C
Chris Wilson 已提交
1010
	if (!dst)
1011 1012
		return NULL;

1013 1014 1015 1016 1017
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1018 1019
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
1020
	dst->num_pages = num_pages;
1021
	dst->page_count = 0;
1022 1023
	dst->unused = 0;

1024
	ret = -EINVAL;
1025 1026
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
1027

1028
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
1029

1030
		s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1031
		ret = compress_page(compress, (void  __force *)s, dst);
1032
		io_mapping_unmap(s);
1033
		if (ret)
1034
			break;
1035 1036
	}

1037
	if (ret || compress_flush(compress, dst)) {
1038
		while (dst->page_count--)
1039
			pool_free(&compress->pool, dst->pages[dst->page_count]);
1040 1041 1042
		kfree(dst);
		dst = NULL;
	}
1043
	compress_finish(compress);
1044 1045

	return dst;
1046 1047
}

1048 1049
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
1050 1051 1052 1053 1054 1055 1056 1057
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
1058
static u32 i915_error_generate_code(struct i915_gpu_state *error,
1059
				    intel_engine_mask_t engine_mask)
1060
{
1061 1062
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
1063 1064 1065 1066
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1067 1068 1069
	if (engine_mask) {
		struct drm_i915_error_engine *ee =
			&error->engine[ffs(engine_mask)];
1070

1071
		return ee->ipehr ^ ee->instdone.instdone;
1072
	}
1073

1074
	return 0;
1075 1076
}

1077
static void gem_record_fences(struct i915_gpu_state *error)
1078
{
1079
	struct drm_i915_private *dev_priv = error->i915;
1080
	struct intel_uncore *uncore = &dev_priv->uncore;
1081 1082
	int i;

1083
	if (INTEL_GEN(dev_priv) >= 6) {
1084
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1085 1086 1087
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1088
	} else if (INTEL_GEN(dev_priv) >= 4) {
1089
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1090 1091 1092
			error->fence[i] =
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1093
	} else {
1094
		for (i = 0; i < dev_priv->ggtt.num_fences; i++)
1095 1096
			error->fence[i] =
				intel_uncore_read(uncore, FENCE_REG(i));
1097
	}
1098
	error->nfence = i;
1099 1100
}

1101
static void error_record_engine_registers(struct i915_gpu_state *error,
1102 1103
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1104
{
1105 1106
	struct drm_i915_private *dev_priv = engine->i915;

1107
	if (INTEL_GEN(dev_priv) >= 6) {
1108
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1109 1110 1111 1112

		if (INTEL_GEN(dev_priv) >= 12)
			ee->fault_reg = I915_READ(GEN12_RING_FAULT_REG);
		else if (INTEL_GEN(dev_priv) >= 8)
1113
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
1114
		else
1115
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1116 1117
	}

1118
	if (INTEL_GEN(dev_priv) >= 4) {
1119 1120 1121 1122 1123
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1124
		if (INTEL_GEN(dev_priv) >= 8) {
1125 1126
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1127
		}
1128
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1129
	} else {
1130 1131 1132
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1133 1134
	}

1135
	intel_engine_get_instdone(engine, &ee->instdone);
1136

1137
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1138
	ee->acthd = intel_engine_get_active_head(engine);
1139 1140 1141 1142
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1143
	if (INTEL_GEN(dev_priv) > 2)
1144
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1145

1146
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1147
		i915_reg_t mmio;
1148

1149
		if (IS_GEN(dev_priv, 7)) {
1150
			switch (engine->id) {
1151
			default:
1152 1153
				MISSING_CASE(engine->id);
			case RCS0:
1154 1155
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1156
			case BCS0:
1157 1158
				mmio = BLT_HWS_PGA_GEN7;
				break;
1159
			case VCS0:
1160 1161
				mmio = BSD_HWS_PGA_GEN7;
				break;
1162
			case VECS0:
1163 1164 1165
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1166
		} else if (IS_GEN(engine->i915, 6)) {
1167
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1168 1169
		} else {
			/* XXX: gen8 returns to sanity */
1170
			mmio = RING_HWS_PGA(engine->mmio_base);
1171 1172
		}

1173
		ee->hws = I915_READ(mmio);
1174 1175
	}

1176
	ee->idle = intel_engine_is_idle(engine);
1177 1178
	if (!ee->idle)
		ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1179 1180
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1181

1182
	if (HAS_PPGTT(dev_priv)) {
1183 1184
		int i;

1185
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1186

1187
		if (IS_GEN(dev_priv, 6)) {
1188
			ee->vm_info.pp_dir_base =
1189
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1190
		} else if (IS_GEN(dev_priv, 7)) {
1191
			ee->vm_info.pp_dir_base =
1192 1193 1194 1195
				ENGINE_READ(engine, RING_PP_DIR_BASE);
		} else if (INTEL_GEN(dev_priv) >= 8) {
			u32 base = engine->mmio_base;

1196
			for (i = 0; i < 4; i++) {
1197
				ee->vm_info.pdp[i] =
1198
					I915_READ(GEN8_RING_PDP_UDW(base, i));
1199 1200
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1201
					I915_READ(GEN8_RING_PDP_LDW(base, i));
1202
			}
1203
		}
1204
	}
1205 1206
}

1207
static void record_request(const struct i915_request *request,
1208 1209
			   struct drm_i915_error_request *erq)
{
1210
	const struct i915_gem_context *ctx = request->gem_context;
C
Chris Wilson 已提交
1211

1212
	erq->flags = request->fence.flags;
1213 1214
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1215
	erq->sched_attr = request->sched.attr;
1216
	erq->jiffies = request->emitted_jiffies;
1217
	erq->start = i915_ggtt_offset(request->ring->vma);
1218 1219 1220 1221
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1222
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1223 1224 1225
	rcu_read_unlock();
}

1226
static void engine_record_requests(struct intel_engine_cs *engine,
1227
				   struct i915_request *first,
1228 1229
				   struct drm_i915_error_engine *ee)
{
1230
	struct i915_request *request;
1231 1232 1233 1234
	int count;

	count = 0;
	request = first;
1235
	list_for_each_entry_from(request, &engine->active.requests, sched.link)
1236 1237 1238 1239
		count++;
	if (!count)
		return;

1240
	ee->requests = kcalloc(count, sizeof(*ee->requests), ATOMIC_MAYFAIL);
1241 1242 1243 1244 1245 1246 1247
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1248 1249
	list_for_each_entry_from(request,
				 &engine->active.requests, sched.link) {
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1269
		record_request(request, &ee->requests[count++]);
1270 1271 1272 1273
	}
	ee->num_requests = count;
}

1274
static void error_record_engine_execlists(const struct intel_engine_cs *engine,
1275 1276
					  struct drm_i915_error_engine *ee)
{
1277
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1278 1279
	struct i915_request * const *port = execlists->active;
	unsigned int n = 0;
1280

1281 1282
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1283 1284

	ee->num_ports = n;
1285 1286
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->hw_id = ctx->hw_id;
1303
	e->sched_attr = ctx->sched;
1304 1305
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1306 1307
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
struct capture_vma {
	struct capture_vma *next;
	void **slot;
};

static struct capture_vma *
capture_vma(struct capture_vma *next,
	    struct i915_vma *vma,
	    struct drm_i915_error_object **out)
{
	struct capture_vma *c;

	*out = NULL;
	if (!vma)
		return next;

	c = kmalloc(sizeof(*c), ATOMIC_MAYFAIL);
	if (!c)
		return next;

	if (!i915_active_trygrab(&vma->active)) {
		kfree(c);
		return next;
	}

	c->slot = (void **)out;
	*c->slot = i915_vma_get(vma);

	c->next = next;
	return c;
}

static struct capture_vma *
1341 1342
request_record_user_bo(struct i915_request *request,
		       struct drm_i915_error_engine *ee,
1343
		       struct capture_vma *capture)
1344
{
1345
	struct i915_capture_list *c;
1346
	struct drm_i915_error_object **bo;
1347
	long count, max;
1348

1349
	max = 0;
1350
	for (c = request->capture_list; c; c = c->next)
1351 1352
		max++;
	if (!max)
1353
		return capture;
1354

1355
	bo = kmalloc_array(max, sizeof(*bo), ATOMIC_MAYFAIL);
1356 1357 1358
	if (!bo) {
		/* If we can't capture everything, try to capture something. */
		max = min_t(long, max, PAGE_SIZE / sizeof(*bo));
1359
		bo = kmalloc_array(max, sizeof(*bo), ATOMIC_MAYFAIL);
1360
	}
1361
	if (!bo)
1362
		return capture;
1363 1364 1365

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
1366
		capture = capture_vma(capture, c->vma, &bo[count]);
1367 1368
		if (++count == max)
			break;
1369 1370 1371 1372
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
1373 1374

	return capture;
1375 1376
}

1377 1378
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
1379 1380
	       struct drm_i915_gem_object *obj,
	       struct compress *compress)
1381 1382 1383 1384
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1385
			.size = obj->base.size,
1386 1387 1388 1389
			.pages = obj->mm.pages,
			.obj = obj,
		};

1390
		return i915_error_object_create(dev_priv, &fake, compress);
1391 1392 1393 1394 1395
	} else {
		return NULL;
	}
}

1396 1397
static void
gem_record_rings(struct i915_gpu_state *error, struct compress *compress)
1398
{
1399
	struct drm_i915_private *i915 = error->i915;
1400
	int i;
1401

1402
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1403
		struct intel_engine_cs *engine = i915->engine[i];
1404
		struct drm_i915_error_engine *ee = &error->engine[i];
1405
		struct capture_vma *capture = NULL;
1406
		struct i915_request *request;
1407
		unsigned long flags;
1408

1409
		ee->engine_id = -1;
1410

1411
		if (!engine)
1412 1413
			continue;

1414
		ee->engine_id = i;
1415

1416 1417 1418
		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

1419
		error_record_engine_registers(error, engine, ee);
1420
		error_record_engine_execlists(engine, ee);
1421

1422
		spin_lock_irqsave(&engine->active.lock, flags);
1423
		request = intel_engine_find_active_request(engine);
1424
		if (request) {
C
Chris Wilson 已提交
1425
			struct i915_gem_context *ctx = request->gem_context;
1426
			struct intel_ring *ring = request->ring;
1427

C
Chris Wilson 已提交
1428
			record_context(&ee->context, ctx);
1429

1430 1431
			/*
			 * We need to copy these to an anonymous buffer
1432 1433 1434
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1435 1436 1437
			capture = capture_vma(capture,
					      request->batch,
					      &ee->batchbuffer);
1438

1439
			if (HAS_BROKEN_CS_TLB(i915))
1440 1441 1442 1443 1444
				capture = capture_vma(capture,
						      engine->gt->scratch,
						      &ee->wa_batchbuffer);

			capture = request_record_user_bo(request, ee, capture);
1445

1446 1447 1448 1449 1450 1451 1452
			capture = capture_vma(capture,
					      request->hw_context->state,
					      &ee->ctx);

			capture = capture_vma(capture,
					      ring->vma,
					      &ee->ringbuffer);
1453

1454
			error->simulated |=
C
Chris Wilson 已提交
1455
				i915_gem_context_no_error_capture(ctx);
1456

1457 1458 1459 1460
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1461 1462
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1463 1464

			engine_record_requests(engine, request, ee);
1465
		}
1466
		spin_unlock_irqrestore(&engine->active.lock, flags);
1467

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
		while (capture) {
			struct capture_vma *this = capture;
			struct i915_vma *vma = *this->slot;

			*this->slot =
				i915_error_object_create(i915, vma, compress);

			i915_active_ungrab(&vma->active);
			i915_vma_put(vma);

			capture = this->next;
			kfree(this);
		}

1482
		ee->hws_page =
1483
			i915_error_object_create(i915,
1484 1485
						 engine->status_page.vma,
						 compress);
1486

1487 1488 1489 1490
		ee->wa_ctx =
			i915_error_object_create(i915,
						 engine->wa_ctx.vma,
						 compress);
1491

1492 1493
		ee->default_state =
			capture_object(i915, engine->default_state, compress);
1494
	}
1495 1496
}

1497 1498
static void
capture_uc_state(struct i915_gpu_state *error, struct compress *compress)
1499 1500 1501
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;
1502
	struct intel_uc *uc = &i915->gt.uc;
1503 1504

	/* Capturing uC state won't be useful if there is no GuC */
1505
	if (!error->device_info.has_gt_uc)
1506 1507
		return;

1508 1509
	error_uc->guc_fw = uc->guc.fw;
	error_uc->huc_fw = uc->huc.fw;
1510 1511 1512 1513 1514

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1515 1516 1517 1518 1519
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
	error_uc->guc_log = i915_error_object_create(i915,
						     uc->guc.log.vma,
						     compress);
1520 1521
}

1522
/* Capture all registers which don't fit into another category. */
1523
static void capture_reg_state(struct i915_gpu_state *error)
1524
{
1525 1526
	struct drm_i915_private *i915 = error->i915;
	struct intel_uncore *uncore = &i915->uncore;
1527
	int i;
1528

1529 1530 1531 1532 1533 1534 1535
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1536

1537
	/* 1: Registers specific to a single generation */
1538 1539 1540 1541
	if (IS_VALLEYVIEW(i915)) {
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
		error->ier = intel_uncore_read(uncore, VLV_IER);
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1542
	}
1543

1544 1545
	if (IS_GEN(i915, 7))
		error->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1546

1547 1548 1549 1550 1551 1552
	if (INTEL_GEN(i915) >= 12) {
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN12_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN12_FAULT_TLB_DATA1);
	} else if (INTEL_GEN(i915) >= 8) {
1553 1554 1555 1556
		error->fault_data0 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = intel_uncore_read(uncore,
						       GEN8_FAULT_TLB_DATA1);
1557 1558
	}

1559 1560 1561 1562
	if (IS_GEN(i915, 6)) {
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		error->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		error->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1563
	}
1564

1565
	/* 2: Registers which belong to multiple generations */
1566 1567
	if (INTEL_GEN(i915) >= 7)
		error->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1568

1569 1570
	if (INTEL_GEN(i915) >= 6) {
		error->derrmr = intel_uncore_read(uncore, DERRMR);
1571 1572 1573 1574
		if (INTEL_GEN(i915) < 12) {
			error->error = intel_uncore_read(uncore, ERROR_GEN6);
			error->done_reg = intel_uncore_read(uncore, DONE_REG);
		}
1575 1576
	}

1577 1578
	if (INTEL_GEN(i915) >= 5)
		error->ccid = intel_uncore_read(uncore, CCID(RENDER_RING_BASE));
1579

1580
	/* 3: Feature specific registers */
1581 1582 1583
	if (IS_GEN_RANGE(i915, 6, 7)) {
		error->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		error->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1584 1585 1586
	}

	/* 4: Everything else */
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
	if (INTEL_GEN(i915) >= 11) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		error->gtier[0] =
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] =
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] =
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] =
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] =
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] =
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1605
		error->ngtier = 6;
1606 1607
	} else if (INTEL_GEN(i915) >= 8) {
		error->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1608
		for (i = 0; i < 4; i++)
1609 1610
			error->gtier[i] = intel_uncore_read(uncore,
							    GEN8_GT_IER(i));
1611
		error->ngtier = 4;
1612 1613 1614
	} else if (HAS_PCH_SPLIT(i915)) {
		error->ier = intel_uncore_read(uncore, DEIER);
		error->gtier[0] = intel_uncore_read(uncore, GTIER);
1615
		error->ngtier = 1;
1616 1617 1618 1619
	} else if (IS_GEN(i915, 2)) {
		error->ier = intel_uncore_read16(uncore, GEN2_IER);
	} else if (!IS_VALLEYVIEW(i915)) {
		error->ier = intel_uncore_read(uncore, GEN2_IER);
1620
	}
1621 1622
	error->eir = intel_uncore_read(uncore, EIR);
	error->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
1623 1624
}

1625
static const char *
1626 1627
error_msg(struct i915_gpu_state *error,
	  intel_engine_mask_t engines, const char *msg)
1628
{
1629 1630
	int len;
	int i;
1631

1632 1633 1634
	for (i = 0; i < ARRAY_SIZE(error->engine); i++)
		if (!error->engine[i].context.pid)
			engines &= ~BIT(i);
1635

1636
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1637
			"GPU HANG: ecode %d:%x:0x%08x",
1638 1639 1640 1641
			INTEL_GEN(error->i915), engines,
			i915_error_generate_code(error, engines));
	if (engines) {
		/* Just show the first executing process, more is confusing */
1642
		i = __ffs(engines);
1643 1644 1645
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1646 1647 1648 1649 1650 1651 1652
				 error->engine[i].context.comm,
				 error->engine[i].context.pid);
	}
	if (msg)
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", %s", msg);
1653

1654
	return error->error_msg;
1655 1656
}

1657
static void capture_gen_state(struct i915_gpu_state *error)
1658
{
1659 1660 1661 1662 1663
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1664

1665 1666 1667 1668
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1669 1670
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1671 1672

	memcpy(&error->device_info,
1673
	       INTEL_INFO(i915),
1674
	       sizeof(error->device_info));
1675 1676 1677
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1678
	error->driver_caps = i915->caps;
1679 1680
}

1681 1682
static void capture_params(struct i915_gpu_state *error)
{
1683
	i915_params_copy(&error->params, &i915_modparams);
1684 1685
}

1686 1687 1688 1689 1690 1691 1692 1693
static unsigned long capture_find_epoch(const struct i915_gpu_state *error)
{
	unsigned long epoch = error->capture;
	int i;

	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		const struct drm_i915_error_engine *ee = &error->engine[i];

1694
		if (ee->hangcheck_timestamp &&
1695 1696 1697 1698 1699 1700 1701
		    time_before(ee->hangcheck_timestamp, epoch))
			epoch = ee->hangcheck_timestamp;
	}

	return epoch;
}

1702 1703 1704 1705 1706 1707 1708 1709
static void capture_finish(struct i915_gpu_state *error)
{
	struct i915_ggtt *ggtt = &error->i915->ggtt;
	const u64 slot = ggtt->error_capture.start;

	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
}

1710 1711
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1712 1713 1714 1715
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;
1716
	struct compress compress;
1717

1718 1719 1720 1721 1722
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1723
	error = kzalloc(sizeof(*error), ALLOW_FAIL);
1724 1725 1726 1727
	if (!error) {
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}
1728

1729 1730 1731 1732 1733 1734
	if (!compress_init(&compress)) {
		kfree(error);
		i915_disable_error_state(i915, -ENOMEM);
		return ERR_PTR(-ENOMEM);
	}

1735 1736 1737
	kref_init(&error->ref);
	error->i915 = i915;

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(), i915->gt.last_init_time);
	error->capture = jiffies;

	capture_params(error);
	capture_gen_state(error);
	capture_uc_state(error, &compress);
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error, &compress);

	error->overlay = intel_overlay_capture_error_state(i915);
	error->display = intel_display_capture_error_state(i915);

	error->epoch = capture_find_epoch(error);

	capture_finish(error);
	compress_fini(&compress);
1757 1758 1759 1760

	return error;
}

1761 1762
/**
 * i915_capture_error_state - capture an error record for later analysis
1763 1764
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
1765
 * @msg: a message to insert into the error capture header
1766 1767 1768 1769 1770 1771
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1772
void i915_capture_error_state(struct drm_i915_private *i915,
1773
			      intel_engine_mask_t engine_mask,
1774
			      const char *msg)
1775
{
1776
	static bool warned;
1777
	struct i915_gpu_state *error;
1778 1779
	unsigned long flags;

1780
	if (!i915_modparams.error_capture)
1781 1782
		return;

1783
	if (READ_ONCE(i915->gpu_error.first_error))
1784 1785
		return;

1786
	error = i915_capture_gpu_state(i915);
1787
	if (IS_ERR(error))
1788 1789
		return;

1790
	dev_info(i915->drm.dev, "%s\n", error_msg(error, engine_mask, msg));
1791

1792
	if (!error->simulated) {
1793 1794 1795
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1796 1797
			error = NULL;
		}
1798
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1799 1800
	}

1801
	if (error) {
1802
		__i915_gpu_state_free(&error->ref);
1803 1804 1805
		return;
	}

1806 1807
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1808 1809 1810 1811
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1812
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1813
			 i915->drm.primary->index);
1814 1815
		warned = true;
	}
1816 1817
}

1818 1819
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1820
{
1821
	struct i915_gpu_state *error;
1822

1823 1824
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1825
	if (!IS_ERR_OR_NULL(error))
1826 1827
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1828

1829
	return error;
1830 1831
}

1832
void i915_reset_error_state(struct drm_i915_private *i915)
1833
{
1834
	struct i915_gpu_state *error;
1835

1836 1837
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1838 1839
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1840
	spin_unlock_irq(&i915->gpu_error.lock);
1841

1842
	if (!IS_ERR_OR_NULL(error))
1843 1844 1845 1846 1847 1848 1849 1850 1851
		i915_gpu_state_put(error);
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1852
}