kfd_device_queue_manager.c 53.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42 43 44

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
					unsigned int pasid, unsigned int vmid);

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49 50
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
51

F
Felix Kuehling 已提交
52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60 61
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
				struct queue *q);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74 75 76 77 78 79 80
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
	int pipe_offset = mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe * dqm->dev->shared_resources.num_queue_per_pipe;

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
81
			      dqm->dev->shared_resources.cp_queue_bitmap))
82 83 84 85
			return true;
	return false;
}

86
unsigned int get_cp_queues_num(struct device_queue_manager *dqm)
87
{
88
	return bitmap_weight(dqm->dev->shared_resources.cp_queue_bitmap,
89
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103 104 105 106
static unsigned int get_num_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines;
}

107 108 109 110 111
static unsigned int get_num_xgmi_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines;
}

112 113 114 115 116
static unsigned int get_num_all_sdma_engines(struct device_queue_manager *dqm)
{
	return get_num_sdma_engines(dqm) + get_num_xgmi_sdma_engines(dqm);
}

117 118 119
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines
120
			* dqm->dev->device_info->num_sdma_queues_per_engine;
121 122
}

123 124 125 126 127 128
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines
			* dqm->dev->device_info->num_sdma_queues_per_engine;
}

129
void program_sh_mem_settings(struct device_queue_manager *dqm,
130 131
					struct qcm_process_device *qpd)
{
132 133
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
						dqm->dev->kgd, qpd->vmid,
134 135 136 137 138 139
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

140
static void increment_queue_count(struct device_queue_manager *dqm,
141 142 143 144 145 146 147
			enum kfd_queue_type type)
{
	dqm->active_queue_count++;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count++;
}

148
static void decrement_queue_count(struct device_queue_manager *dqm,
149 150 151 152 153 154 155
			enum kfd_queue_type type)
{
	dqm->active_queue_count--;
	if (type == KFD_QUEUE_TYPE_COMPUTE || type == KFD_QUEUE_TYPE_DIQ)
		dqm->active_cp_queue_count--;
}

156
int read_sdma_queue_counter(uint64_t q_rptr, uint64_t *val)
157 158 159 160
{
	int ret;
	uint64_t tmp = 0;

161
	if (!val)
162 163 164 165
		return -EINVAL;
	/*
	 * SDMA activity counter is stored at queue's RPTR + 0x8 location.
	 */
166
	if (!access_ok((const void __user *)(q_rptr +
167 168 169 170 171
					sizeof(uint64_t)), sizeof(uint64_t))) {
		pr_err("Can't access sdma queue activity counter\n");
		return -EFAULT;
	}

172
	ret = get_user(tmp, (uint64_t *)(q_rptr + sizeof(uint64_t)));
173 174 175 176 177 178 179
	if (!ret) {
		*val = tmp;
	}

	return ret;
}

180 181 182 183 184 185 186 187 188
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family)) {
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
189 190
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
191 192 193 194
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
195
		 */
196 197 198 199 200 201 202
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
218
		kfd_get_doorbell_dw_offset_in_bar(dev, q->process,
219 220 221 222 223 224 225 226 227 228 229 230
					  q->doorbell_id);

	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family) ||
231 232
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
233 234 235 236 237 238
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

239 240 241 242
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
243
	int allocated_vmid = -1, i;
244

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	for (i = dqm->dev->vm_info.first_vmid_kfd;
			i <= dqm->dev->vm_info.last_vmid_kfd; i++) {
		if (!dqm->vmid_pasid[i]) {
			allocated_vmid = i;
			break;
		}
	}

	if (allocated_vmid < 0) {
		pr_err("no more vmid to allocate\n");
		return -ENOSPC;
	}

	pr_debug("vmid allocated: %d\n", allocated_vmid);

	dqm->vmid_pasid[allocated_vmid] = q->process->pasid;
261

262
	set_pasid_vmid_mapping(dqm, q->process->pasid, allocated_vmid);
263 264 265 266 267 268

	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	program_sh_mem_settings(dqm, qpd);

269 270 271 272 273 274 275 276 277
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->kgd,
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
	kfd_flush_tlb(qpd_to_pdd(qpd));

278 279 280
	if (dqm->dev->kfd2kgd->set_scratch_backing_va)
		dqm->dev->kfd2kgd->set_scratch_backing_va(dqm->dev->kgd,
				qpd->sh_hidden_private_base, qpd->vmid);
281

282 283 284
	return 0;
}

285 286 287
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
288 289
	const struct packet_manager_funcs *pmf = qpd->dqm->packets.pmf;
	int ret;
290 291 292 293

	if (!qpd->ib_kaddr)
		return -ENOMEM;

294 295 296
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
297

A
Amber Lin 已提交
298
	return amdgpu_amdkfd_submit_ib(kdev->kgd, KGD_ENGINE_MEC1, qpd->vmid,
299 300
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
301 302
}

303 304 305 306
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
307 308 309 310 311
	/* On GFX v7, CP doesn't flush TC at dequeue */
	if (q->device->device_info->asic_family == CHIP_HAWAII)
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

312 313
	kfd_flush_tlb(qpd_to_pdd(qpd));

314 315
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);
316
	dqm->vmid_pasid[qpd->vmid] = 0;
317

318 319 320 321 322 323
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
324
				struct qcm_process_device *qpd)
325
{
326
	struct mqd_manager *mqd_mgr;
327 328
	int retval;

329
	dqm_lock(dqm);
330

331
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
332
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
333
				dqm->total_queue_count);
K
Kent Russell 已提交
334 335
		retval = -EPERM;
		goto out_unlock;
336 337
	}

338 339
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
340 341
		if (retval)
			goto out_unlock;
342 343
	}
	q->properties.vmid = qpd->vmid;
344
	/*
345 346 347
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
348
	 */
349
	q->properties.is_evicted = !!qpd->evicted;
350

F
Felix Kuehling 已提交
351 352 353
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

354 355
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		retval = allocate_sdma_queue(dqm, q);
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

374 375
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
376
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
377 378
	dqm_lock(dqm);

379 380 381 382
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
383 384
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
385
	if (q->properties.is_active) {
386 387 388 389
		if (!dqm->sched_running) {
			WARN_ONCE(1, "Load non-HWS mqd while stopped\n");
			goto add_queue_to_list;
		}
390 391 392 393 394 395 396 397

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
398
			goto out_free_mqd;
399 400
	}

401
add_queue_to_list:
402
	list_add(&q->list, &qpd->queues_list);
403
	qpd->queue_count++;
404
	if (q->properties.is_active)
405
		increment_queue_count(dqm, q->properties.type);
406

407 408 409 410 411 412 413
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
414
	goto out_unlock;
415

416 417
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
418 419 420 421 422 423 424 425 426 427 428
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
429
out_unlock:
430
	dqm_unlock(dqm);
K
Kent Russell 已提交
431
	return retval;
432 433 434 435 436
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
437
	int pipe, bit, i;
438 439 440

	set = false;

441 442
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
443 444 445 446 447
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

448
		if (dqm->allocated_queues[pipe] != 0) {
449 450
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
451 452 453 454 455 456 457
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

458
	if (!set)
459 460
		return -EBUSY;

461
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
462
	/* horizontal hqd allocation */
463
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
464 465 466 467 468 469 470

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
471
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
472 473
}

474 475 476 477
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
478 479 480 481
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
482
	struct mqd_manager *mqd_mgr;
483

484 485
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
486

487
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
488
		deallocate_hqd(dqm, q);
489
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
490
		deallocate_sdma_queue(dqm, q);
491
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
492
		deallocate_sdma_queue(dqm, q);
493
	else {
494
		pr_debug("q->properties.type %d is invalid\n",
495
				q->properties.type);
496
		return -EINVAL;
497
	}
498
	dqm->total_queue_count--;
499

500 501
	deallocate_doorbell(qpd, q);

502 503 504 505 506
	if (!dqm->sched_running) {
		WARN_ONCE(1, "Destroy non-HWS queue while stopped\n");
		return 0;
	}

507
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
508
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
509
				KFD_UNMAP_LATENCY_MS,
510
				q->pipe, q->queue);
511 512
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
513

514

515
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
516 517

	list_del(&q->list);
518 519 520 521 522 523 524 525 526 527 528 529
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

530
		deallocate_vmid(dqm, qpd, q);
531
	}
532
	qpd->queue_count--;
533
	if (q->properties.is_active) {
534
		decrement_queue_count(dqm, q->properties.type);
535 536 537 538 539
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
	}
540

541 542
	return retval;
}
543

544 545 546 547 548
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
549 550 551 552 553 554 555 556 557 558 559 560
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
		retval = read_sdma_queue_counter((uint64_t)q->properties.read_ptr,
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
561

562
	dqm_lock(dqm);
563
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
564 565
	if (!retval)
		pdd->sdma_past_activity_counter += sdma_val;
566
	dqm_unlock(dqm);
567

568 569 570 571 572
	return retval;
}

static int update_queue(struct device_queue_manager *dqm, struct queue *q)
{
573
	int retval = 0;
574
	struct mqd_manager *mqd_mgr;
575
	struct kfd_process_device *pdd;
576
	bool prev_active = false;
577

578
	dqm_lock(dqm);
579 580 581 582 583
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
584 585
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
586

F
Felix Kuehling 已提交
587 588 589 590
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
591
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
592 593
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
594
		if (retval) {
F
Felix Kuehling 已提交
595 596 597
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
598
	} else if (prev_active &&
F
Felix Kuehling 已提交
599
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
600 601
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
602 603 604 605 606 607

		if (!dqm->sched_running) {
			WARN_ONCE(1, "Update non-HWS queue while stopped\n");
			goto out_unlock;
		}

608
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
F
Felix Kuehling 已提交
609 610 611 612 613 614 615 616
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

617
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties);
F
Felix Kuehling 已提交
618

619 620 621
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
622
	 * dqm->active_queue_count to determine whether a new runlist must be
623 624 625
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
626
		increment_queue_count(dqm, q->properties.type);
627
	else if (!q->properties.is_active && prev_active)
628
		decrement_queue_count(dqm, q->properties.type);
629

630 631 632 633 634 635 636 637 638 639 640 641 642 643
	if (q->gws && !q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count++;
			pdd->qpd.mapped_gws_queue = true;
		}
		q->properties.is_gws = true;
	} else if (!q->gws && q->properties.is_gws) {
		if (q->properties.is_active) {
			dqm->gws_queue_count--;
			pdd->qpd.mapped_gws_queue = false;
		}
		q->properties.is_gws = false;
	}

644
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
645
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
646
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
647
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
648 649
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
650 651 652 653 654 655 656 657
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
658

K
Kent Russell 已提交
659
out_unlock:
660
	dqm_unlock(dqm);
661 662 663
	return retval;
}

664 665 666 667
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
668
	struct mqd_manager *mqd_mgr;
669
	struct kfd_process_device *pdd;
670
	int retval, ret = 0;
671

672
	dqm_lock(dqm);
673 674 675 676
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
677
	pr_info_ratelimited("Evicting PASID 0x%x queues\n",
678 679
			    pdd->process->pasid);

680 681 682
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
683
	list_for_each_entry(q, &qpd->queues_list, list) {
684
		q->properties.is_evicted = true;
685 686
		if (!q->properties.is_active)
			continue;
687

688 689
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
690
		q->properties.is_active = false;
691
		decrement_queue_count(dqm, q->properties.type);
692 693 694 695
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
696 697 698 699

		if (WARN_ONCE(!dqm->sched_running, "Evict when stopped\n"))
			continue;

700
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
701 702
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
703 704 705 706 707
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
708 709 710
	}

out:
711
	dqm_unlock(dqm);
712
	return ret;
713 714 715 716 717 718 719 720 721
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

722
	dqm_lock(dqm);
723 724 725 726
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
727
	pr_info_ratelimited("Evicting PASID 0x%x queues\n",
728 729
			    pdd->process->pasid);

730 731 732
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
733
	list_for_each_entry(q, &qpd->queues_list, list) {
734
		q->properties.is_evicted = true;
735 736
		if (!q->properties.is_active)
			continue;
737

738
		q->properties.is_active = false;
739
		decrement_queue_count(dqm, q->properties.type);
740 741 742 743 744 745 746
	}
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
747
	dqm_unlock(dqm);
748 749 750 751 752 753
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
754
	struct mm_struct *mm = NULL;
755
	struct queue *q;
756
	struct mqd_manager *mqd_mgr;
757
	struct kfd_process_device *pdd;
758
	uint64_t pd_base;
759
	int retval, ret = 0;
760 761 762

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
763
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
764

765
	dqm_lock(dqm);
766 767 768 769 770 771 772
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

773
	pr_info_ratelimited("Restoring PASID 0x%x queues\n",
774 775 776 777
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
778
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
779 780 781 782 783 784 785 786 787

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
				dqm->dev->kgd,
				qpd->vmid,
				qpd->page_table_base);
		kfd_flush_tlb(pdd);
	}

788 789 790 791 792
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
793
		ret = -EFAULT;
794 795 796
		goto out;
	}

797 798 799
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
800
	list_for_each_entry(q, &qpd->queues_list, list) {
801 802
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
803
			continue;
804

805 806
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
807
		q->properties.is_active = true;
808
		increment_queue_count(dqm, q->properties.type);
809 810 811 812
		if (q->properties.is_gws) {
			dqm->gws_queue_count++;
			qpd->mapped_gws_queue = true;
		}
813 814 815 816

		if (WARN_ONCE(!dqm->sched_running, "Restore when stopped\n"))
			continue;

817
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
818
				       q->queue, &q->properties, mm);
819 820 821 822 823
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
824 825 826
	}
	qpd->evicted = 0;
out:
827 828
	if (mm)
		mmput(mm);
829
	dqm_unlock(dqm);
830
	return ret;
831 832 833 834 835 836 837
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
838
	uint64_t pd_base;
839 840 841 842
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
843
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
844

845
	dqm_lock(dqm);
846 847 848 849 850 851 852
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

853
	pr_info_ratelimited("Restoring PASID 0x%x queues\n",
854 855 856 857
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
858
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
859 860 861 862

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
863 864 865
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

866
		q->properties.is_active = true;
867
		increment_queue_count(dqm, q->properties.type);
868 869 870
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
871
	qpd->evicted = 0;
872
out:
873
	dqm_unlock(dqm);
874 875 876
	return retval;
}

877
static int register_process(struct device_queue_manager *dqm,
878 879 880
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
881
	struct kfd_process_device *pdd;
882
	uint64_t pd_base;
883
	int retval;
884

885
	n = kzalloc(sizeof(*n), GFP_KERNEL);
886 887 888 889 890
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

891 892
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
893
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
894

895
	dqm_lock(dqm);
896 897
	list_add(&n->list, &dqm->queues);

898 899
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
900
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
901

902
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
903

904
	dqm->processes_count++;
905

906
	dqm_unlock(dqm);
907

908 909 910 911 912
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

913
	return retval;
914 915
}

916
static int unregister_process(struct device_queue_manager *dqm,
917 918 919 920 921
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

922 923
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
924 925

	retval = 0;
926
	dqm_lock(dqm);
927 928 929 930

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
931
			kfree(cur);
932
			dqm->processes_count--;
933 934 935 936 937 938
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
939
	dqm_unlock(dqm);
940 941 942 943 944 945 946

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

947 948 949 950 951 952 953
	return retval;
}

static int
set_pasid_vmid_mapping(struct device_queue_manager *dqm, unsigned int pasid,
			unsigned int vmid)
{
954
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
955
						dqm->dev->kgd, pasid, vmid);
956 957
}

958 959 960 961
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

962 963 964
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->kgd, i);
965 966
}

967 968
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
969
	int pipe, queue;
970

971
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
972

K
Kent Russell 已提交
973 974 975 976 977
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

978
	mutex_init(&dqm->lock_hidden);
979
	INIT_LIST_HEAD(&dqm->queues);
980
	dqm->active_queue_count = dqm->next_pipe_to_allocate = 0;
981
	dqm->active_cp_queue_count = 0;
982
	dqm->gws_queue_count = 0;
983

984 985 986 987 988
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
989
				     dqm->dev->shared_resources.cp_queue_bitmap))
990 991
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
992

993 994
	memset(dqm->vmid_pasid, 0, sizeof(dqm->vmid_pasid));

995 996
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
997 998 999 1000

	return 0;
}

1001
static void uninitialize(struct device_queue_manager *dqm)
1002
{
1003 1004
	int i;

1005
	WARN_ON(dqm->active_queue_count > 0 || dqm->processes_count > 0);
1006 1007

	kfree(dqm->allocated_queues);
1008
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
1009
		kfree(dqm->mqd_mgrs[i]);
1010
	mutex_destroy(&dqm->lock_hidden);
1011 1012 1013 1014
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
1015
	pr_info("SW scheduler is used");
1016
	init_interrupts(dqm);
1017 1018 1019
	
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
		return pm_init(&dqm->packets, dqm);
1020 1021
	dqm->sched_running = true;

1022
	return 0;
1023 1024 1025 1026
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
1027
	if (dqm->dev->device_info->asic_family == CHIP_HAWAII)
1028
		pm_uninit(&dqm->packets, false);
1029 1030
	dqm->sched_running = false;

1031 1032 1033
	return 0;
}

1034 1035 1036 1037 1038 1039 1040
static void pre_reset(struct device_queue_manager *dqm)
{
	dqm_lock(dqm);
	dqm->is_resetting = true;
	dqm_unlock(dqm);
}

1041
static int allocate_sdma_queue(struct device_queue_manager *dqm,
1042
				struct queue *q)
1043 1044 1045
{
	int bit;

1046
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1047 1048
		if (dqm->sdma_bitmap == 0) {
			pr_err("No more SDMA queue to allocate\n");
1049
			return -ENOMEM;
1050 1051
		}

1052 1053 1054 1055 1056 1057 1058 1059
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
				get_num_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_sdma_engines(dqm);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1060 1061
		if (dqm->xgmi_sdma_bitmap == 0) {
			pr_err("No more XGMI SDMA queue to allocate\n");
1062
			return -ENOMEM;
1063
		}
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
		q->properties.sdma_engine_id = get_num_sdma_engines(dqm) +
				q->sdma_id % get_num_xgmi_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_xgmi_sdma_engines(dqm);
	}
1078 1079 1080

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
1081 1082 1083 1084 1085

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
1086
				struct queue *q)
1087
{
1088 1089 1090 1091 1092 1093 1094 1095 1096
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
1097 1098
}

1099 1100 1101 1102 1103 1104
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
1105
	int i, mec;
1106 1107
	struct scheduling_resources res;

1108
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
1109 1110 1111 1112 1113 1114

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

1115
		if (!test_bit(i, dqm->dev->shared_resources.cp_queue_bitmap))
1116 1117 1118 1119 1120 1121 1122 1123
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
1124 1125
		 * definition of res.queue_mask needs updating
		 */
1126
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
1127 1128 1129 1130
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

1131 1132 1133
		res.queue_mask |= 1ull
			<< amdgpu_queue_mask_bit_to_set_resource_bit(
				(struct amdgpu_device *)dqm->dev->kgd, i);
1134
	}
O
Oak Zeng 已提交
1135 1136
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1137

1138 1139 1140
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1141 1142 1143 1144 1145 1146 1147
			res.vmid_mask, res.queue_mask);

	return pm_send_set_resources(&dqm->packets, &res);
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1148
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1149

1150
	mutex_init(&dqm->lock_hidden);
1151
	INIT_LIST_HEAD(&dqm->queues);
1152
	dqm->active_queue_count = dqm->processes_count = 0;
1153
	dqm->active_cp_queue_count = 0;
1154
	dqm->gws_queue_count = 0;
1155
	dqm->active_runlist = false;
1156 1157
	dqm->sdma_bitmap = ~0ULL >> (64 - get_num_sdma_queues(dqm));
	dqm->xgmi_sdma_bitmap = ~0ULL >> (64 - get_num_xgmi_sdma_queues(dqm));
1158

1159 1160
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1161
	return 0;
1162 1163 1164 1165 1166 1167 1168 1169 1170
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

	retval = pm_init(&dqm->packets, dqm);
1171
	if (retval)
1172 1173 1174
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1175
	if (retval)
1176 1177
		goto fail_set_sched_resources;

1178
	pr_debug("Allocating fence memory\n");
1179 1180

	/* allocate fence memory on the gart */
1181 1182
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1183

1184
	if (retval)
1185 1186 1187 1188
		goto fail_allocate_vidmem;

	dqm->fence_addr = dqm->fence_mem->cpu_ptr;
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1189 1190 1191

	init_interrupts(dqm);

1192
	dqm_lock(dqm);
1193 1194
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1195
	dqm->is_resetting = false;
1196
	dqm->sched_running = true;
1197
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1198
	dqm_unlock(dqm);
1199 1200 1201 1202

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
1203
	pm_uninit(&dqm->packets, false);
1204 1205 1206 1207 1208 1209
fail_packet_manager_init:
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1210 1211
	bool hanging;

1212
	dqm_lock(dqm);
1213 1214 1215
	if (!dqm->is_hws_hang)
		unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	hanging = dqm->is_hws_hang || dqm->is_resetting;
1216
	dqm->sched_running = false;
1217
	dqm_unlock(dqm);
1218

1219
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1220
	pm_uninit(&dqm->packets, hanging);
1221 1222 1223 1224 1225 1226 1227 1228

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1229
	dqm_lock(dqm);
1230
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1231
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1232
				dqm->total_queue_count);
1233
		dqm_unlock(dqm);
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1245
	list_add(&kq->list, &qpd->priv_queue_list);
1246
	increment_queue_count(dqm, kq->queue->properties.type);
1247
	qpd->is_debug = true;
1248
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1249
	dqm_unlock(dqm);
1250 1251 1252 1253 1254 1255 1256 1257

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1258
	dqm_lock(dqm);
1259
	list_del(&kq->list);
1260
	decrement_queue_count(dqm, kq->queue->properties.type);
1261
	qpd->is_debug = false;
1262
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1263 1264 1265 1266
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1267
	dqm->total_queue_count--;
1268 1269
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1270
	dqm_unlock(dqm);
1271 1272 1273
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1274
			struct qcm_process_device *qpd)
1275 1276
{
	int retval;
1277
	struct mqd_manager *mqd_mgr;
1278

1279
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1280
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1281
				dqm->total_queue_count);
1282 1283
		retval = -EPERM;
		goto out;
1284 1285
	}

1286 1287
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1288
		dqm_lock(dqm);
1289
		retval = allocate_sdma_queue(dqm, q);
1290
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1291
		if (retval)
1292
			goto out;
1293
	}
1294 1295 1296 1297 1298

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1299 1300
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
E
Eric Huang 已提交
1301

1302 1303 1304
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1305 1306
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1307 1308 1309 1310 1311
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
E
Eric Huang 已提交
1312 1313 1314 1315 1316 1317 1318 1319

	dqm_lock(dqm);
	/*
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
	 */
	q->properties.is_evicted = !!qpd->evicted;
1320 1321
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
1322

1323
	list_add(&q->list, &qpd->queues_list);
1324
	qpd->queue_count++;
1325

1326
	if (q->properties.is_active) {
1327 1328
		increment_queue_count(dqm, q->properties.type);

1329 1330
		retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1331 1332
	}

1333 1334 1335 1336 1337 1338 1339 1340 1341
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1342
	dqm_unlock(dqm);
1343 1344
	return retval;

1345 1346
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1347
out_deallocate_sdma_queue:
1348
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1349 1350
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1351
		deallocate_sdma_queue(dqm, q);
1352 1353
		dqm_unlock(dqm);
	}
1354
out:
1355 1356 1357
	return retval;
}

1358
int amdkfd_fence_wait_timeout(unsigned int *fence_addr,
1359
				unsigned int fence_value,
1360
				unsigned int timeout_ms)
1361
{
1362
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1363 1364

	while (*fence_addr != fence_value) {
1365
		if (time_after(jiffies, end_jiffies)) {
1366
			pr_err("qcm fence wait loop timeout expired\n");
1367 1368 1369 1370 1371 1372 1373
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1374 1375
			return -ETIME;
		}
1376
		schedule();
1377 1378 1379 1380 1381
	}

	return 0;
}

F
Felix Kuehling 已提交
1382 1383 1384 1385 1386
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

1387 1388
	if (!dqm->sched_running)
		return 0;
1389
	if (dqm->active_queue_count <= 0 || dqm->processes_count <= 0)
F
Felix Kuehling 已提交
1390 1391 1392 1393 1394
		return 0;
	if (dqm->active_runlist)
		return 0;

	retval = pm_send_runlist(&dqm->packets, &dqm->queues);
1395
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1396 1397 1398 1399 1400 1401 1402 1403 1404
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1405
/* dqm->lock mutex has to be locked before calling this function */
1406
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1407 1408
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1409
{
1410
	int retval = 0;
1411

1412 1413
	if (!dqm->sched_running)
		return 0;
1414 1415
	if (dqm->is_hws_hang)
		return -EIO;
1416
	if (!dqm->active_runlist)
1417
		return retval;
1418

1419
	retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_COMPUTE,
1420
			filter, filter_param, false, 0);
1421
	if (retval)
1422
		return retval;
1423 1424 1425 1426 1427

	*dqm->fence_addr = KFD_FENCE_INIT;
	pm_send_query_status(&dqm->packets, dqm->fence_gpu_addr,
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1428
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1429
				queue_preemption_timeout_ms);
1430 1431 1432 1433 1434 1435 1436 1437 1438
	if (retval) {
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
		dqm->is_hws_hang = true;
		/* It's possible we're detecting a HWS hang in the
		 * middle of a GPU reset. No need to schedule another
		 * reset in this case.
		 */
		if (!dqm->is_resetting)
			schedule_work(&dqm->hw_exception_work);
1439
		return retval;
1440
	}
1441

1442 1443 1444 1445 1446 1447
	pm_release_ib(&dqm->packets);
	dqm->active_runlist = false;

	return retval;
}

1448
/* dqm->lock mutex has to be locked before calling this function */
1449 1450 1451
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1452 1453 1454
{
	int retval;

1455 1456
	if (dqm->is_hws_hang)
		return -EIO;
1457
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1458
	if (retval)
1459
		return retval;
1460

F
Felix Kuehling 已提交
1461
	return map_queues_cpsch(dqm);
1462 1463 1464 1465 1466 1467 1468
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1469
	struct mqd_manager *mqd_mgr;
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	uint64_t sdma_val = 0;
	struct kfd_process_device *pdd = qpd_to_pdd(qpd);

	/* Get the SDMA queue stats */
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
		retval = read_sdma_queue_counter((uint64_t)q->properties.read_ptr,
							&sdma_val);
		if (retval)
			pr_err("Failed to read SDMA queue counter for queue: %d\n",
				q->properties.queue_id);
	}
1482

1483 1484 1485
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1486
	dqm_lock(dqm);
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1498 1499
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1500

1501 1502
	deallocate_doorbell(qpd, q);

1503 1504
	if ((q->properties.type == KFD_QUEUE_TYPE_SDMA) ||
	    (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
1505
		deallocate_sdma_queue(dqm, q);
1506 1507
		pdd->sdma_past_activity_counter += sdma_val;
	}
1508

1509
	list_del(&q->list);
1510
	qpd->queue_count--;
1511
	if (q->properties.is_active) {
1512
		decrement_queue_count(dqm, q->properties.type);
1513
		retval = execute_queues_cpsch(dqm,
1514
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1515 1516
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
1517 1518 1519 1520
		if (q->properties.is_gws) {
			dqm->gws_queue_count--;
			qpd->mapped_gws_queue = false;
		}
1521
	}
1522

1523 1524 1525 1526 1527 1528 1529
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1530

1531
	dqm_unlock(dqm);
1532

1533 1534
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1535

1536
	return retval;
1537

1538 1539
failed_try_destroy_debugged_queue:

1540
	dqm_unlock(dqm);
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1559 1560 1561 1562
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1563

1564
	dqm_lock(dqm);
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1584 1585 1586
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1587
			goto out;
K
Kent Russell 已提交
1588
		}
1589 1590 1591 1592 1593

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1594
	retval = dqm->asic_ops.set_cache_memory_policy(
1595 1596 1597 1598 1599 1600
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1601

1602
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1603 1604
		program_sh_mem_settings(dqm, qpd);

1605
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1606 1607 1608 1609
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1610
	dqm_unlock(dqm);
K
Kent Russell 已提交
1611
	return retval;
1612 1613
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
static int set_trap_handler(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				uint64_t tba_addr,
				uint64_t tma_addr)
{
	uint64_t *tma;

	if (dqm->dev->cwsr_enabled) {
		/* Jump from CWSR trap handler to user trap */
		tma = (uint64_t *)(qpd->cwsr_kaddr + KFD_CWSR_TMA_OFFSET);
		tma[0] = tba_addr;
		tma[1] = tma_addr;
	} else {
		qpd->tba_addr = tba_addr;
		qpd->tma_addr = tma_addr;
	}

	return 0;
}

1634 1635 1636 1637 1638 1639
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	struct queue *q, *next;
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1640
	bool found = false;
1641

1642
	dqm_lock(dqm);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658

	/* Clear all user mode queues */
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
		int ret;

		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1659
			found = true;
1660 1661 1662 1663
			break;
		}
	}

1664
	dqm_unlock(dqm);
1665 1666 1667 1668 1669 1670 1671

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1672 1673 1674
	return retval;
}

1675 1676 1677 1678 1679 1680
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1681
	struct mqd_manager *mqd_mgr;
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	int r;

	dqm_lock(dqm);

	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

1692
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_CP];
1693

1694
	if (!mqd_mgr->get_wave_state) {
1695 1696 1697 1698
		r = -EINVAL;
		goto dqm_unlock;
	}

1699 1700
	r = mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1701 1702 1703 1704 1705

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}
1706 1707 1708 1709 1710 1711 1712

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
	struct queue *q, *next;
	struct kernel_queue *kq, *kq_next;
1713
	struct mqd_manager *mqd_mgr;
1714 1715 1716
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1717
	bool found = false;
1718 1719 1720

	retval = 0;

1721
	dqm_lock(dqm);
1722 1723 1724 1725

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
1726
		decrement_queue_count(dqm, kq->queue->properties.type);
1727 1728 1729 1730 1731 1732 1733
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1734
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1735
			deallocate_sdma_queue(dqm, q);
1736
		else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
1737
			deallocate_sdma_queue(dqm, q);
1738

1739
		if (q->properties.is_active) {
1740
			decrement_queue_count(dqm, q->properties.type);
1741 1742 1743 1744 1745
			if (q->properties.is_gws) {
				dqm->gws_queue_count--;
				qpd->mapped_gws_queue = false;
			}
		}
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1756
			found = true;
1757 1758 1759 1760 1761
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1762
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1763 1764 1765 1766 1767
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1768 1769
	dqm_unlock(dqm);

1770 1771 1772 1773 1774 1775
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1776
	/* Lastly, free mqd resources.
1777
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1778
	 */
1779
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
1780 1781
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1782
		list_del(&q->list);
1783
		qpd->queue_count--;
1784
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1785 1786 1787 1788 1789
	}

	return retval;
}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1814 1815 1816 1817 1818 1819 1820 1821

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
1822
		get_num_all_sdma_engines(dqm) *
1823 1824 1825 1826 1827
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->kgd, size,
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
1828
		(void *)&(mem_obj->cpu_ptr), false);
1829 1830 1831 1832

	return retval;
}

1833 1834 1835 1836
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1837
	pr_debug("Loading device queue manager\n");
1838

1839
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1840 1841 1842
	if (!dqm)
		return NULL;

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
	switch (dev->device_info->asic_family) {
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1859
	dqm->dev = dev;
1860
	switch (dqm->sched_policy) {
1861 1862 1863
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1864 1865 1866 1867
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
1868
		dqm->ops.pre_reset = pre_reset;
1869 1870
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1871 1872 1873
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1874 1875 1876
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1877
		dqm->ops.set_trap_handler = set_trap_handler;
1878
		dqm->ops.process_termination = process_termination_cpsch;
1879 1880
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1881
		dqm->ops.get_wave_state = get_wave_state;
1882 1883 1884
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1885 1886
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
1887
		dqm->ops.pre_reset = pre_reset;
1888 1889 1890
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1891 1892
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1893
		dqm->ops.initialize = initialize_nocpsch;
1894
		dqm->ops.uninitialize = uninitialize;
1895
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1896
		dqm->ops.set_trap_handler = set_trap_handler;
1897
		dqm->ops.process_termination = process_termination_nocpsch;
1898 1899 1900
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1901
		dqm->ops.get_wave_state = get_wave_state;
1902 1903
		break;
	default:
1904
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1905
		goto out_free;
1906 1907
	}

1908 1909
	switch (dev->device_info->asic_family) {
	case CHIP_CARRIZO:
1910
		device_queue_manager_init_vi(&dqm->asic_ops);
1911 1912
		break;

1913
	case CHIP_KAVERI:
1914
		device_queue_manager_init_cik(&dqm->asic_ops);
1915
		break;
1916 1917 1918 1919 1920 1921 1922 1923 1924

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1925
	case CHIP_POLARIS12:
K
Kent Russell 已提交
1926
	case CHIP_VEGAM:
1927 1928
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1929 1930

	case CHIP_VEGA10:
1931
	case CHIP_VEGA12:
1932
	case CHIP_VEGA20:
1933
	case CHIP_RAVEN:
1934
	case CHIP_RENOIR:
Y
Yong Zhao 已提交
1935
	case CHIP_ARCTURUS:
1936 1937
		device_queue_manager_init_v9(&dqm->asic_ops);
		break;
1938
	case CHIP_NAVI10:
1939
	case CHIP_NAVI12:
Y
Yong Zhao 已提交
1940
	case CHIP_NAVI14:
1941
	case CHIP_SIENNA_CICHLID:
1942 1943
		device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		break;
1944 1945 1946 1947
	default:
		WARN(1, "Unexpected ASIC family %u",
		     dev->device_info->asic_family);
		goto out_free;
1948 1949
	}

1950 1951 1952
	if (init_mqd_managers(dqm))
		goto out_free;

1953 1954 1955 1956 1957
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1958 1959
	if (!dqm->ops.initialize(dqm))
		return dqm;
1960

1961 1962 1963
out_free:
	kfree(dqm);
	return NULL;
1964 1965
}

1966 1967
static void deallocate_hiq_sdma_mqd(struct kfd_dev *dev,
				    struct kfd_mem_obj *mqd)
1968 1969 1970 1971 1972 1973
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

	amdgpu_amdkfd_free_gtt_mem(dev->kgd, mqd->gtt_mem);
}

1974 1975
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
1976
	dqm->ops.uninitialize(dqm);
1977
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
1978 1979
	kfree(dqm);
}
1980

S
shaoyunl 已提交
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
int kfd_process_vm_fault(struct device_queue_manager *dqm,
			 unsigned int pasid)
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

1998 1999 2000 2001
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
A
Amber Lin 已提交
2002
	amdgpu_amdkfd_gpu_reset(dqm->dev->kgd);
2003 2004
}

2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

2035 2036 2037 2038 2039 2040
	if (!dqm->sched_running) {
		seq_printf(m, " Device is stopped\n");

		return 0;
	}

O
Oak Zeng 已提交
2041
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->kgd,
2042 2043
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
2044 2045
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
2046 2047 2048
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
2049 2050 2051 2052 2053
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

2054 2055 2056 2057 2058
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
2059
				      dqm->dev->shared_resources.cp_queue_bitmap))
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

2075
	for (pipe = 0; pipe < get_num_all_sdma_engines(dqm); pipe++) {
2076 2077 2078
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
int dqm_debugfs_execute_queues(struct device_queue_manager *dqm)
{
	int r = 0;

	dqm_lock(dqm);
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

2107
#endif