svm.c 126.2 KB
Newer Older
1 2
#define pr_fmt(fmt) "SVM: " fmt

3 4
#include <linux/kvm_host.h>

5
#include "irq.h"
6
#include "mmu.h"
7
#include "kvm_cache_regs.h"
8
#include "x86.h"
9
#include "cpuid.h"
10
#include "pmu.h"
A
Avi Kivity 已提交
11

A
Avi Kivity 已提交
12
#include <linux/module.h>
13
#include <linux/mod_devicetable.h>
14
#include <linux/kernel.h>
A
Avi Kivity 已提交
15 16
#include <linux/vmalloc.h>
#include <linux/highmem.h>
17
#include <linux/amd-iommu.h>
A
Alexey Dobriyan 已提交
18
#include <linux/sched.h>
19
#include <linux/trace_events.h>
20
#include <linux/slab.h>
21
#include <linux/hashtable.h>
22
#include <linux/objtool.h>
B
Brijesh Singh 已提交
23
#include <linux/psp-sev.h>
B
Brijesh Singh 已提交
24
#include <linux/file.h>
25 26
#include <linux/pagemap.h>
#include <linux/swap.h>
27
#include <linux/rwsem.h>
28
#include <linux/cc_platform.h>
A
Avi Kivity 已提交
29

30
#include <asm/apic.h>
31
#include <asm/perf_event.h>
32
#include <asm/tlbflush.h>
A
Avi Kivity 已提交
33
#include <asm/desc.h>
34
#include <asm/debugreg.h>
G
Gleb Natapov 已提交
35
#include <asm/kvm_para.h>
36
#include <asm/irq_remapping.h>
37
#include <asm/spec-ctrl.h>
38
#include <asm/cpu_device_id.h>
39
#include <asm/traps.h>
40
#include <asm/fpu/api.h>
A
Avi Kivity 已提交
41

42
#include <asm/virtext.h>
43
#include "trace.h"
44

45
#include "svm.h"
46
#include "svm_ops.h"
47

48 49 50
#include "kvm_onhyperv.h"
#include "svm_onhyperv.h"

A
Avi Kivity 已提交
51 52 53
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

54
#ifdef MODULE
55
static const struct x86_cpu_id svm_cpu_id[] = {
56
	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
57 58 59
	{}
};
MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
60
#endif
61

A
Avi Kivity 已提交
62 63 64
#define SEG_TYPE_LDT 2
#define SEG_TYPE_BUSY_TSS16 3

65 66
#define SVM_FEATURE_LBRV           (1 <<  1)
#define SVM_FEATURE_SVML           (1 <<  2)
67 68 69 70
#define SVM_FEATURE_TSC_RATE       (1 <<  4)
#define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
#define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
#define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
71
#define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
72

73 74
#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))

75
#define TSC_RATIO_RSVD          0xffffff0000000000ULL
76 77
#define TSC_RATIO_MIN		0x0000000000000001ULL
#define TSC_RATIO_MAX		0x000000ffffffffffULL
78

79 80
static bool erratum_383_found __read_mostly;

81
u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
82

83 84 85 86 87 88
/*
 * Set osvw_len to higher value when updated Revision Guides
 * are published and we know what the new status bits are
 */
static uint64_t osvw_len = 4, osvw_status;

89 90 91
static DEFINE_PER_CPU(u64, current_tsc_ratio);
#define TSC_RATIO_DEFAULT	0x0100000000ULL

92
static const struct svm_direct_access_msrs {
93
	u32 index;   /* Index of the MSR */
94
	bool always; /* True if intercept is initially cleared */
95
} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
B
Brian Gerst 已提交
96
	{ .index = MSR_STAR,				.always = true  },
97
	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
98 99
	{ .index = MSR_IA32_SYSENTER_EIP,		.always = false },
	{ .index = MSR_IA32_SYSENTER_ESP,		.always = false },
100 101 102 103 104 105 106 107
#ifdef CONFIG_X86_64
	{ .index = MSR_GS_BASE,				.always = true  },
	{ .index = MSR_FS_BASE,				.always = true  },
	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
	{ .index = MSR_LSTAR,				.always = true  },
	{ .index = MSR_CSTAR,				.always = true  },
	{ .index = MSR_SYSCALL_MASK,			.always = true  },
#endif
108
	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
A
Ashok Raj 已提交
109
	{ .index = MSR_IA32_PRED_CMD,			.always = false },
110 111 112 113
	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
114 115 116
	{ .index = MSR_EFER,				.always = false },
	{ .index = MSR_IA32_CR_PAT,			.always = false },
	{ .index = MSR_AMD64_SEV_ES_GHCB,		.always = true  },
117
	{ .index = MSR_INVALID,				.always = false },
A
Avi Kivity 已提交
118 119
};

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * pause_filter_count: On processors that support Pause filtering(indicated
 *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
 *	count value. On VMRUN this value is loaded into an internal counter.
 *	Each time a pause instruction is executed, this counter is decremented
 *	until it reaches zero at which time a #VMEXIT is generated if pause
 *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
 *	Intercept Filtering for more details.
 *	This also indicate if ple logic enabled.
 *
 * pause_filter_thresh: In addition, some processor families support advanced
 *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
 *	the amount of time a guest is allowed to execute in a pause loop.
 *	In this mode, a 16-bit pause filter threshold field is added in the
 *	VMCB. The threshold value is a cycle count that is used to reset the
 *	pause counter. As with simple pause filtering, VMRUN loads the pause
 *	count value from VMCB into an internal counter. Then, on each pause
 *	instruction the hardware checks the elapsed number of cycles since
 *	the most recent pause instruction against the pause filter threshold.
 *	If the elapsed cycle count is greater than the pause filter threshold,
 *	then the internal pause count is reloaded from the VMCB and execution
 *	continues. If the elapsed cycle count is less than the pause filter
 *	threshold, then the internal pause count is decremented. If the count
 *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
 *	triggered. If advanced pause filtering is supported and pause filter
 *	threshold field is set to zero, the filter will operate in the simpler,
 *	count only mode.
 */

static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
module_param(pause_filter_thresh, ushort, 0444);

static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
module_param(pause_filter_count, ushort, 0444);

/* Default doubles per-vcpu window every exit. */
static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
module_param(pause_filter_count_grow, ushort, 0444);

/* Default resets per-vcpu window every exit to pause_filter_count. */
static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
module_param(pause_filter_count_shrink, ushort, 0444);

/* Default is to compute the maximum so we can never overflow. */
static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
module_param(pause_filter_count_max, ushort, 0444);

168 169 170 171 172 173
/*
 * Use nested page tables by default.  Note, NPT may get forced off by
 * svm_hardware_setup() if it's unsupported by hardware or the host kernel.
 */
bool npt_enabled = true;
module_param_named(npt, npt_enabled, bool, 0444);
174

175 176
/* allow nested virtualization in KVM/SVM */
static int nested = true;
177 178
module_param(nested, int, S_IRUGO);

179 180 181 182
/* enable/disable Next RIP Save */
static int nrips = true;
module_param(nrips, int, 0444);

183 184 185 186
/* enable/disable Virtual VMLOAD VMSAVE */
static int vls = true;
module_param(vls, int, 0444);

187 188 189
/* enable/disable Virtual GIF */
static int vgif = true;
module_param(vgif, int, 0444);
190

191 192 193 194
/* enable/disable LBR virtualization */
static int lbrv = true;
module_param(lbrv, int, 0444);

195 196 197
static int tsc_scaling = true;
module_param(tsc_scaling, int, 0444);

198 199 200 201 202 203 204
/*
 * enable / disable AVIC.  Because the defaults differ for APICv
 * support between VMX and SVM we cannot use module_param_named.
 */
static bool avic;
module_param(avic, bool, 0444);

205
bool __read_mostly dump_invalid_vmcb;
206 207
module_param(dump_invalid_vmcb, bool, 0644);

208 209 210 211 212

bool intercept_smi = true;
module_param(intercept_smi, bool, 0444);


213
static bool svm_gp_erratum_intercept = true;
214

B
Brijesh Singh 已提交
215 216
static u8 rsm_ins_bytes[] = "\x0f\xaa";

217
static unsigned long iopm_base;
A
Avi Kivity 已提交
218 219 220 221

struct kvm_ldttss_desc {
	u16 limit0;
	u16 base0;
J
Joerg Roedel 已提交
222 223
	unsigned base1:8, type:5, dpl:2, p:1;
	unsigned limit1:4, zero0:3, g:1, base2:8;
A
Avi Kivity 已提交
224 225 226 227
	u32 base3;
	u32 zero1;
} __attribute__((packed));

228
DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
A
Avi Kivity 已提交
229

230 231 232 233 234 235 236
/*
 * Only MSR_TSC_AUX is switched via the user return hook.  EFER is switched via
 * the VMCB, and the SYSCALL/SYSENTER MSRs are handled by VMLOAD/VMSAVE.
 *
 * RDTSCP and RDPID are not used in the kernel, specifically to allow KVM to
 * defer the restoration of TSC_AUX until the CPU returns to userspace.
 */
237
static int tsc_aux_uret_slot __read_mostly = -1;
238

239
static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
A
Avi Kivity 已提交
240

241
#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
A
Avi Kivity 已提交
242 243 244
#define MSRS_RANGE_SIZE 2048
#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)

245
u32 svm_msrpm_offset(u32 msr)
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
{
	u32 offset;
	int i;

	for (i = 0; i < NUM_MSR_MAPS; i++) {
		if (msr < msrpm_ranges[i] ||
		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
			continue;

		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */

		/* Now we have the u8 offset - but need the u32 offset */
		return offset / 4;
	}

	/* MSR not in any range */
	return MSR_INVALID;
}

A
Avi Kivity 已提交
266 267
#define MAX_INST_SIZE 15

268
static int get_max_npt_level(void)
269 270
{
#ifdef CONFIG_X86_64
271
	return pgtable_l5_enabled() ? PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;
272 273 274 275 276
#else
	return PT32E_ROOT_LEVEL;
#endif
}

277
int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
A
Avi Kivity 已提交
278
{
279
	struct vcpu_svm *svm = to_svm(vcpu);
280
	u64 old_efer = vcpu->arch.efer;
281
	vcpu->arch.efer = efer;
282 283 284 285 286 287 288 289

	if (!npt_enabled) {
		/* Shadow paging assumes NX to be available.  */
		efer |= EFER_NX;

		if (!(efer & EFER_LMA))
			efer &= ~EFER_LME;
	}
A
Avi Kivity 已提交
290

291 292 293 294
	if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
		if (!(efer & EFER_SVME)) {
			svm_leave_nested(svm);
			svm_set_gif(svm, true);
295 296 297
			/* #GP intercept is still needed for vmware backdoor */
			if (!enable_vmware_backdoor)
				clr_exception_intercept(svm, GP_VECTOR);
298 299 300 301 302 303

			/*
			 * Free the nested guest state, unless we are in SMM.
			 * In this case we will return to the nested guest
			 * as soon as we leave SMM.
			 */
304
			if (!is_smm(vcpu))
305 306 307 308 309 310 311 312 313
				svm_free_nested(svm);

		} else {
			int ret = svm_allocate_nested(svm);

			if (ret) {
				vcpu->arch.efer = old_efer;
				return ret;
			}
314 315 316

			if (svm_gp_erratum_intercept)
				set_exception_intercept(svm, GP_VECTOR);
317
		}
318 319 320
	}

	svm->vmcb->save.efer = efer | EFER_SVME;
321
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
322
	return 0;
A
Avi Kivity 已提交
323 324 325 326 327 328 329 330
}

static int is_external_interrupt(u32 info)
{
	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
}

331
static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
332 333 334 335 336
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 ret = 0;

	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
337 338
		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
	return ret;
339 340 341 342 343 344 345 346 347 348 349 350 351
}

static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (mask == 0)
		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
	else
		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;

}

352
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
353
{
354 355
	struct vcpu_svm *svm = to_svm(vcpu);

356 357 358 359 360 361 362
	/*
	 * SEV-ES does not expose the next RIP. The RIP update is controlled by
	 * the type of exit and the #VC handler in the guest.
	 */
	if (sev_es_guest(vcpu->kvm))
		goto done;

363
	if (nrips && svm->vmcb->control.next_rip != 0) {
364
		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
365
		svm->next_rip = svm->vmcb->control.next_rip;
366
	}
367

368 369 370 371 372 373
	if (!svm->next_rip) {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	} else {
		kvm_rip_write(vcpu, svm->next_rip);
	}
374 375

done:
376
	svm_set_interrupt_shadow(vcpu, 0);
377

378
	return 1;
A
Avi Kivity 已提交
379 380
}

381
static void svm_queue_exception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
382 383
{
	struct vcpu_svm *svm = to_svm(vcpu);
384 385 386
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
J
Jan Kiszka 已提交
387

388
	kvm_deliver_exception_payload(vcpu);
389

390
	if (nr == BP_VECTOR && !nrips) {
391
		unsigned long rip, old_rip = kvm_rip_read(vcpu);
392 393 394 395 396 397 398 399

		/*
		 * For guest debugging where we have to reinject #BP if some
		 * INT3 is guest-owned:
		 * Emulate nRIP by moving RIP forward. Will fail if injection
		 * raises a fault that is not intercepted. Still better than
		 * failing in all cases.
		 */
400 401
		(void)skip_emulated_instruction(vcpu);
		rip = kvm_rip_read(vcpu);
402 403 404 405
		svm->int3_rip = rip + svm->vmcb->save.cs.base;
		svm->int3_injected = rip - old_rip;
	}

J
Jan Kiszka 已提交
406 407 408 409 410 411 412
	svm->vmcb->control.event_inj = nr
		| SVM_EVTINJ_VALID
		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
		| SVM_EVTINJ_TYPE_EXEPT;
	svm->vmcb->control.event_inj_err = error_code;
}

413 414 415 416 417 418
static void svm_init_erratum_383(void)
{
	u32 low, high;
	int err;
	u64 val;

419
	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
		return;

	/* Use _safe variants to not break nested virtualization */
	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
	if (err)
		return;

	val |= (1ULL << 47);

	low  = lower_32_bits(val);
	high = upper_32_bits(val);

	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);

	erratum_383_found = true;
}

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static void svm_init_osvw(struct kvm_vcpu *vcpu)
{
	/*
	 * Guests should see errata 400 and 415 as fixed (assuming that
	 * HLT and IO instructions are intercepted).
	 */
	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
	vcpu->arch.osvw.status = osvw_status & ~(6ULL);

	/*
	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
	 * all osvw.status bits inside that length, including bit 0 (which is
	 * reserved for erratum 298), are valid. However, if host processor's
	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
	 * be conservative here and therefore we tell the guest that erratum 298
	 * is present (because we really don't know).
	 */
	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
		vcpu->arch.osvw.status |= 1;
}

A
Avi Kivity 已提交
458 459
static int has_svm(void)
{
460
	const char *msg;
A
Avi Kivity 已提交
461

462
	if (!cpu_has_svm(&msg)) {
J
Joe Perches 已提交
463
		printk(KERN_INFO "has_svm: %s\n", msg);
A
Avi Kivity 已提交
464 465 466
		return 0;
	}

467
	if (cc_platform_has(CC_ATTR_GUEST_MEM_ENCRYPT)) {
468 469 470 471
		pr_info("KVM is unsupported when running as an SEV guest\n");
		return 0;
	}

A
Avi Kivity 已提交
472 473 474
	return 1;
}

475
static void svm_hardware_disable(void)
A
Avi Kivity 已提交
476
{
477
	/* Make sure we clean up behind us */
478
	if (tsc_scaling)
479 480
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);

481
	cpu_svm_disable();
482 483

	amd_pmu_disable_virt();
A
Avi Kivity 已提交
484 485
}

486
static int svm_hardware_enable(void)
A
Avi Kivity 已提交
487 488
{

489
	struct svm_cpu_data *sd;
A
Avi Kivity 已提交
490 491 492 493
	uint64_t efer;
	struct desc_struct *gdt;
	int me = raw_smp_processor_id();

494 495 496 497
	rdmsrl(MSR_EFER, efer);
	if (efer & EFER_SVME)
		return -EBUSY;

A
Avi Kivity 已提交
498
	if (!has_svm()) {
499
		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
500
		return -EINVAL;
A
Avi Kivity 已提交
501
	}
502 503
	sd = per_cpu(svm_data, me);
	if (!sd) {
504
		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
505
		return -EINVAL;
A
Avi Kivity 已提交
506 507
	}

508 509 510
	sd->asid_generation = 1;
	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
	sd->next_asid = sd->max_asid + 1;
511
	sd->min_asid = max_sev_asid + 1;
A
Avi Kivity 已提交
512

513
	gdt = get_current_gdt_rw();
514
	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
A
Avi Kivity 已提交
515

516
	wrmsrl(MSR_EFER, efer | EFER_SVME);
A
Avi Kivity 已提交
517

518
	wrmsrl(MSR_VM_HSAVE_PA, __sme_page_pa(sd->save_area));
519

520
	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
521 522 523 524
		/*
		 * Set the default value, even if we don't use TSC scaling
		 * to avoid having stale value in the msr
		 */
525
		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
526
		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
527 528
	}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558

	/*
	 * Get OSVW bits.
	 *
	 * Note that it is possible to have a system with mixed processor
	 * revisions and therefore different OSVW bits. If bits are not the same
	 * on different processors then choose the worst case (i.e. if erratum
	 * is present on one processor and not on another then assume that the
	 * erratum is present everywhere).
	 */
	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
		uint64_t len, status = 0;
		int err;

		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
		if (!err)
			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
						      &err);

		if (err)
			osvw_status = osvw_len = 0;
		else {
			if (len < osvw_len)
				osvw_len = len;
			osvw_status |= status;
			osvw_status &= (1ULL << osvw_len) - 1;
		}
	} else
		osvw_status = osvw_len = 0;

559 560
	svm_init_erratum_383();

561 562
	amd_pmu_enable_virt();

563
	return 0;
A
Avi Kivity 已提交
564 565
}

566 567
static void svm_cpu_uninit(int cpu)
{
568
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
569

570
	if (!sd)
571 572
		return;

573
	per_cpu(svm_data, cpu) = NULL;
574
	kfree(sd->sev_vmcbs);
575 576
	__free_page(sd->save_area);
	kfree(sd);
577 578
}

A
Avi Kivity 已提交
579 580
static int svm_cpu_init(int cpu)
{
581
	struct svm_cpu_data *sd;
582
	int ret = -ENOMEM;
A
Avi Kivity 已提交
583

584 585
	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
	if (!sd)
586
		return ret;
587
	sd->cpu = cpu;
588
	sd->save_area = alloc_page(GFP_KERNEL);
589
	if (!sd->save_area)
590
		goto free_cpu_data;
591

592
	clear_page(page_address(sd->save_area));
A
Avi Kivity 已提交
593

594 595 596
	ret = sev_cpu_init(sd);
	if (ret)
		goto free_save_area;
597

598
	per_cpu(svm_data, cpu) = sd;
A
Avi Kivity 已提交
599 600 601

	return 0;

602 603 604
free_save_area:
	__free_page(sd->save_area);
free_cpu_data:
605
	kfree(sd);
606
	return ret;
A
Avi Kivity 已提交
607 608 609

}

610
static int direct_access_msr_slot(u32 msr)
611
{
612
	u32 i;
613 614

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
615 616
		if (direct_access_msrs[i].index == msr)
			return i;
617

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	return -ENOENT;
}

static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
				     int write)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int slot = direct_access_msr_slot(msr);

	if (slot == -ENOENT)
		return;

	/* Set the shadow bitmaps to the desired intercept states */
	if (read)
		set_bit(slot, svm->shadow_msr_intercept.read);
	else
		clear_bit(slot, svm->shadow_msr_intercept.read);

	if (write)
		set_bit(slot, svm->shadow_msr_intercept.write);
	else
		clear_bit(slot, svm->shadow_msr_intercept.write);
640 641
}

642 643 644
static bool valid_msr_intercept(u32 index)
{
	return direct_access_msr_slot(index) != -ENOENT;
645 646
}

647
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
{
	u8 bit_write;
	unsigned long tmp;
	u32 offset;
	u32 *msrpm;

	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
				      to_svm(vcpu)->msrpm;

	offset    = svm_msrpm_offset(msr);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	return !!test_bit(bit_write,  &tmp);
}

666 667
static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
					u32 msr, int read, int write)
A
Avi Kivity 已提交
668
{
669 670 671
	u8 bit_read, bit_write;
	unsigned long tmp;
	u32 offset;
A
Avi Kivity 已提交
672

673 674 675 676 677 678
	/*
	 * If this warning triggers extend the direct_access_msrs list at the
	 * beginning of the file
	 */
	WARN_ON(!valid_msr_intercept(msr));

679 680 681 682 683 684 685
	/* Enforce non allowed MSRs to trap */
	if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
		read = 0;

	if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
		write = 0;

686 687 688 689 690 691 692 693 694 695 696
	offset    = svm_msrpm_offset(msr);
	bit_read  = 2 * (msr & 0x0f);
	bit_write = 2 * (msr & 0x0f) + 1;
	tmp       = msrpm[offset];

	BUG_ON(offset == MSR_INVALID);

	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);

	msrpm[offset] = tmp;
697 698 699

	svm_hv_vmcb_dirty_nested_enlightenments(vcpu);

A
Avi Kivity 已提交
700 701
}

702 703
void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
			  int read, int write)
A
Avi Kivity 已提交
704
{
705 706 707 708
	set_shadow_msr_intercept(vcpu, msr, read, write);
	set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
}

709
u32 *svm_vcpu_alloc_msrpm(void)
A
Avi Kivity 已提交
710
{
711 712
	unsigned int order = get_order(MSRPM_SIZE);
	struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, order);
713
	u32 *msrpm;
714 715 716

	if (!pages)
		return NULL;
A
Avi Kivity 已提交
717

718
	msrpm = page_address(pages);
719
	memset(msrpm, 0xff, PAGE_SIZE * (1 << order));
720

721 722 723
	return msrpm;
}

724
void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
725 726 727
{
	int i;

728 729 730
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		if (!direct_access_msrs[i].always)
			continue;
731
		set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
732
	}
733
}
734

735 736

void svm_vcpu_free_msrpm(u32 *msrpm)
737
{
738
	__free_pages(virt_to_page(msrpm), get_order(MSRPM_SIZE));
739 740
}

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all direct access MSRs again. They
	 * will automatically get filtered through the MSR filter, so we are
	 * back in sync after this.
	 */
	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 msr = direct_access_msrs[i].index;
		u32 read = test_bit(i, svm->shadow_msr_intercept.read);
		u32 write = test_bit(i, svm->shadow_msr_intercept.write);

		set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
757
	}
758 759
}

760 761 762 763 764 765 766 767
static void add_msr_offset(u32 offset)
{
	int i;

	for (i = 0; i < MSRPM_OFFSETS; ++i) {

		/* Offset already in list? */
		if (msrpm_offsets[i] == offset)
768
			return;
769 770 771 772 773 774 775 776 777

		/* Slot used by another offset? */
		if (msrpm_offsets[i] != MSR_INVALID)
			continue;

		/* Add offset to list */
		msrpm_offsets[i] = offset;

		return;
A
Avi Kivity 已提交
778
	}
779 780 781 782 783

	/*
	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
	 * increase MSRPM_OFFSETS in this case.
	 */
784
	BUG();
A
Avi Kivity 已提交
785 786
}

787
static void init_msrpm_offsets(void)
788
{
789
	int i;
790

791 792 793 794 795 796 797 798 799 800
	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));

	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
		u32 offset;

		offset = svm_msrpm_offset(direct_access_msrs[i].index);
		BUG_ON(offset == MSR_INVALID);

		add_msr_offset(offset);
	}
801 802
}

803
static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
804
{
805
	struct vcpu_svm *svm = to_svm(vcpu);
806

807
	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
808 809 810 811
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
812 813
}

814
static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
815
{
816
	struct vcpu_svm *svm = to_svm(vcpu);
817

818
	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
819 820 821 822
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
	set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
823 824
}

825
void disable_nmi_singlestep(struct vcpu_svm *svm)
826 827
{
	svm->nmi_singlestep = false;
828

829 830 831 832 833 834 835
	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
		/* Clear our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
	}
836 837
}

838 839 840 841 842 843 844 845 846 847 848
static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count = __grow_ple_window(old,
							pause_filter_count,
							pause_filter_count_grow,
							pause_filter_count_max);

P
Peter Xu 已提交
849
	if (control->pause_filter_count != old) {
850
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
851 852 853
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
854 855 856 857 858 859 860 861 862 863 864 865 866
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	int old = control->pause_filter_count;

	control->pause_filter_count =
				__shrink_ple_window(old,
						    pause_filter_count,
						    pause_filter_count_shrink,
						    pause_filter_count);
P
Peter Xu 已提交
867
	if (control->pause_filter_count != old) {
868
		vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
P
Peter Xu 已提交
869 870 871
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    control->pause_filter_count, old);
	}
872 873
}

874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
/*
 * The default MMIO mask is a single bit (excluding the present bit),
 * which could conflict with the memory encryption bit. Check for
 * memory encryption support and override the default MMIO mask if
 * memory encryption is enabled.
 */
static __init void svm_adjust_mmio_mask(void)
{
	unsigned int enc_bit, mask_bit;
	u64 msr, mask;

	/* If there is no memory encryption support, use existing mask */
	if (cpuid_eax(0x80000000) < 0x8000001f)
		return;

	/* If memory encryption is not enabled, use existing mask */
890 891
	rdmsrl(MSR_AMD64_SYSCFG, msr);
	if (!(msr & MSR_AMD64_SYSCFG_MEM_ENCRYPT))
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
		return;

	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
	mask_bit = boot_cpu_data.x86_phys_bits;

	/* Increment the mask bit if it is the same as the encryption bit */
	if (enc_bit == mask_bit)
		mask_bit++;

	/*
	 * If the mask bit location is below 52, then some bits above the
	 * physical addressing limit will always be reserved, so use the
	 * rsvd_bits() function to generate the mask. This mask, along with
	 * the present bit, will be used to generate a page fault with
	 * PFER.RSV = 1.
	 *
	 * If the mask bit location is 52 (or above), then clear the mask.
	 */
	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;

912
	kvm_mmu_set_mmio_spte_mask(mask, mask, PT_WRITABLE_MASK | PT_USER_MASK);
913 914
}

915 916 917 918
static void svm_hardware_teardown(void)
{
	int cpu;

919
	sev_hardware_teardown();
920 921 922 923

	for_each_possible_cpu(cpu)
		svm_cpu_uninit(cpu);

924 925
	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT),
	get_order(IOPM_SIZE));
926 927 928
	iopm_base = 0;
}

929 930 931 932
static __init void svm_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

933 934
	supported_xss = 0;

935 936
	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
	if (nested) {
937 938
		kvm_cpu_cap_set(X86_FEATURE_SVM);

939
		if (nrips)
940 941 942 943
			kvm_cpu_cap_set(X86_FEATURE_NRIPS);

		if (npt_enabled)
			kvm_cpu_cap_set(X86_FEATURE_NPT);
944

945 946 947
		if (tsc_scaling)
			kvm_cpu_cap_set(X86_FEATURE_TSCRATEMSR);

948 949
		/* Nested VM can receive #VMEXIT instead of triggering #GP */
		kvm_cpu_cap_set(X86_FEATURE_SVME_ADDR_CHK);
950 951
	}

952 953 954 955
	/* CPUID 0x80000008 */
	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
956 957 958

	/* CPUID 0x8000001F (SME/SEV features) */
	sev_set_cpu_caps();
959 960
}

A
Avi Kivity 已提交
961 962 963 964
static __init int svm_hardware_setup(void)
{
	int cpu;
	struct page *iopm_pages;
965
	void *iopm_va;
A
Avi Kivity 已提交
966
	int r;
967
	unsigned int order = get_order(IOPM_SIZE);
A
Avi Kivity 已提交
968

969 970 971 972 973 974 975 976 977 978
	/*
	 * NX is required for shadow paging and for NPT if the NX huge pages
	 * mitigation is enabled.
	 */
	if (!boot_cpu_has(X86_FEATURE_NX)) {
		pr_err_ratelimited("NX (Execute Disable) not supported\n");
		return -EOPNOTSUPP;
	}
	kvm_enable_efer_bits(EFER_NX);

979
	iopm_pages = alloc_pages(GFP_KERNEL, order);
A
Avi Kivity 已提交
980 981 982

	if (!iopm_pages)
		return -ENOMEM;
983 984

	iopm_va = page_address(iopm_pages);
985
	memset(iopm_va, 0xff, PAGE_SIZE * (1 << order));
A
Avi Kivity 已提交
986 987
	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;

988 989
	init_msrpm_offsets();

990 991
	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);

A
Alexander Graf 已提交
992 993 994
	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
		kvm_enable_efer_bits(EFER_FFXSR);

995 996 997 998 999 1000 1001 1002 1003
	if (tsc_scaling) {
		if (!boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
			tsc_scaling = false;
		} else {
			pr_info("TSC scaling supported\n");
			kvm_has_tsc_control = true;
			kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
			kvm_tsc_scaling_ratio_frac_bits = 32;
		}
1004 1005
	}

1006
	tsc_aux_uret_slot = kvm_add_user_return_msr(MSR_TSC_AUX);
1007

1008 1009 1010 1011 1012 1013 1014 1015
	/* Check for pause filtering support */
	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
		pause_filter_count = 0;
		pause_filter_thresh = 0;
	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
		pause_filter_thresh = 0;
	}

1016 1017
	if (nested) {
		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
1018
		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
1019 1020
	}

1021 1022 1023 1024 1025 1026
	/*
	 * KVM's MMU doesn't support using 2-level paging for itself, and thus
	 * NPT isn't supported if the host is using 2-level paging since host
	 * CR4 is unchanged on VMRUN.
	 */
	if (!IS_ENABLED(CONFIG_X86_64) && !IS_ENABLED(CONFIG_X86_PAE))
1027 1028
		npt_enabled = false;

1029
	if (!boot_cpu_has(X86_FEATURE_NPT))
1030 1031
		npt_enabled = false;

1032 1033 1034
	/* Force VM NPT level equal to the host's max NPT level */
	kvm_configure_mmu(npt_enabled, get_max_npt_level(),
			  get_max_npt_level(), PG_LEVEL_1G);
1035
	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
1036

1037 1038
	/* Note, SEV setup consumes npt_enabled. */
	sev_hardware_setup();
1039

1040 1041
	svm_hv_hardware_setup();

1042 1043 1044 1045 1046 1047 1048 1049
	svm_adjust_mmio_mask();

	for_each_possible_cpu(cpu) {
		r = svm_cpu_init(cpu);
		if (r)
			goto err;
	}

1050 1051 1052 1053 1054
	if (nrips) {
		if (!boot_cpu_has(X86_FEATURE_NRIPS))
			nrips = false;
	}

1055
	enable_apicv = avic = avic && npt_enabled && boot_cpu_has(X86_FEATURE_AVIC);
1056

1057 1058 1059 1060
	if (enable_apicv) {
		pr_info("AVIC enabled\n");

		amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
1061
	}
1062

1063 1064
	if (vls) {
		if (!npt_enabled ||
1065
		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
1066 1067 1068 1069 1070 1071 1072
		    !IS_ENABLED(CONFIG_X86_64)) {
			vls = false;
		} else {
			pr_info("Virtual VMLOAD VMSAVE supported\n");
		}
	}

1073 1074 1075
	if (boot_cpu_has(X86_FEATURE_SVME_ADDR_CHK))
		svm_gp_erratum_intercept = false;

1076 1077 1078 1079 1080 1081 1082
	if (vgif) {
		if (!boot_cpu_has(X86_FEATURE_VGIF))
			vgif = false;
		else
			pr_info("Virtual GIF supported\n");
	}

1083 1084 1085 1086 1087 1088 1089
	if (lbrv) {
		if (!boot_cpu_has(X86_FEATURE_LBRV))
			lbrv = false;
		else
			pr_info("LBR virtualization supported\n");
	}

1090
	svm_set_cpu_caps();
1091

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	/*
	 * It seems that on AMD processors PTE's accessed bit is
	 * being set by the CPU hardware before the NPF vmexit.
	 * This is not expected behaviour and our tests fail because
	 * of it.
	 * A workaround here is to disable support for
	 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
	 * In this case userspace can know if there is support using
	 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
	 * it
	 * If future AMD CPU models change the behaviour described above,
	 * this variable can be changed accordingly
	 */
	allow_smaller_maxphyaddr = !npt_enabled;

A
Avi Kivity 已提交
1107 1108
	return 0;

1109
err:
1110
	svm_hardware_teardown();
A
Avi Kivity 已提交
1111 1112 1113 1114 1115 1116 1117
	return r;
}

static void init_seg(struct vmcb_seg *seg)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
J
Joerg Roedel 已提交
1118
		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
A
Avi Kivity 已提交
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	seg->limit = 0xffff;
	seg->base = 0;
}

static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
{
	seg->selector = 0;
	seg->attrib = SVM_SELECTOR_P_MASK | type;
	seg->limit = 0xffff;
	seg->base = 0;
}

1131 1132 1133 1134 1135 1136 1137 1138 1139
static u64 svm_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	return svm->nested.ctl.tsc_offset;
}

static u64 svm_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
{
1140 1141 1142
	struct vcpu_svm *svm = to_svm(vcpu);

	return svm->tsc_ratio_msr;
1143 1144
}

1145
static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1146 1147
{
	struct vcpu_svm *svm = to_svm(vcpu);
1148

1149 1150
	svm->vmcb01.ptr->control.tsc_offset = vcpu->arch.l1_tsc_offset;
	svm->vmcb->control.tsc_offset = offset;
1151
	vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
1152 1153
}

1154
void svm_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
1155 1156 1157 1158
{
	wrmsrl(MSR_AMD64_TSC_RATIO, multiplier);
}

1159 1160 1161
/* Evaluate instruction intercepts that depend on guest CPUID features. */
static void svm_recalc_instruction_intercepts(struct kvm_vcpu *vcpu,
					      struct vcpu_svm *svm)
1162 1163
{
	/*
1164 1165
	 * Intercept INVPCID if shadow paging is enabled to sync/free shadow
	 * roots, or if INVPCID is disabled in the guest to inject #UD.
1166 1167
	 */
	if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1168 1169
		if (!npt_enabled ||
		    !guest_cpuid_has(&svm->vcpu, X86_FEATURE_INVPCID))
1170 1171 1172 1173
			svm_set_intercept(svm, INTERCEPT_INVPCID);
		else
			svm_clr_intercept(svm, INTERCEPT_INVPCID);
	}
1174 1175 1176 1177 1178 1179 1180

	if (kvm_cpu_cap_has(X86_FEATURE_RDTSCP)) {
		if (guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
			svm_clr_intercept(svm, INTERCEPT_RDTSCP);
		else
			svm_set_intercept(svm, INTERCEPT_RDTSCP);
	}
1181 1182
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
static inline void init_vmcb_after_set_cpuid(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (guest_cpuid_is_intel(vcpu)) {
		/*
		 * We must intercept SYSENTER_EIP and SYSENTER_ESP
		 * accesses because the processor only stores 32 bits.
		 * For the same reason we cannot use virtual VMLOAD/VMSAVE.
		 */
		svm_set_intercept(svm, INTERCEPT_VMLOAD);
		svm_set_intercept(svm, INTERCEPT_VMSAVE);
		svm->vmcb->control.virt_ext &= ~VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;

		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 0, 0);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 0, 0);
	} else {
		/*
		 * If hardware supports Virtual VMLOAD VMSAVE then enable it
		 * in VMCB and clear intercepts to avoid #VMEXIT.
		 */
		if (vls) {
			svm_clr_intercept(svm, INTERCEPT_VMLOAD);
			svm_clr_intercept(svm, INTERCEPT_VMSAVE);
			svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
		}
		/* No need to intercept these MSRs */
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
	}
}

1215
static void init_vmcb(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1216
{
1217
	struct vcpu_svm *svm = to_svm(vcpu);
1218 1219
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
A
Avi Kivity 已提交
1220

1221 1222 1223 1224 1225 1226
	svm_set_intercept(svm, INTERCEPT_CR0_READ);
	svm_set_intercept(svm, INTERCEPT_CR3_READ);
	svm_set_intercept(svm, INTERCEPT_CR4_READ);
	svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
	svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
1227
	if (!kvm_vcpu_apicv_active(vcpu))
1228
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
A
Avi Kivity 已提交
1229

1230
	set_dr_intercepts(svm);
A
Avi Kivity 已提交
1231

1232 1233 1234
	set_exception_intercept(svm, PF_VECTOR);
	set_exception_intercept(svm, UD_VECTOR);
	set_exception_intercept(svm, MC_VECTOR);
1235
	set_exception_intercept(svm, AC_VECTOR);
1236
	set_exception_intercept(svm, DB_VECTOR);
1237 1238 1239 1240 1241 1242 1243 1244
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		set_exception_intercept(svm, GP_VECTOR);
A
Avi Kivity 已提交
1245

1246 1247
	svm_set_intercept(svm, INTERCEPT_INTR);
	svm_set_intercept(svm, INTERCEPT_NMI);
1248 1249 1250 1251

	if (intercept_smi)
		svm_set_intercept(svm, INTERCEPT_SMI);

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
	svm_set_intercept(svm, INTERCEPT_RDPMC);
	svm_set_intercept(svm, INTERCEPT_CPUID);
	svm_set_intercept(svm, INTERCEPT_INVD);
	svm_set_intercept(svm, INTERCEPT_INVLPG);
	svm_set_intercept(svm, INTERCEPT_INVLPGA);
	svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
	svm_set_intercept(svm, INTERCEPT_MSR_PROT);
	svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
	svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
	svm_set_intercept(svm, INTERCEPT_VMRUN);
	svm_set_intercept(svm, INTERCEPT_VMMCALL);
	svm_set_intercept(svm, INTERCEPT_VMLOAD);
	svm_set_intercept(svm, INTERCEPT_VMSAVE);
	svm_set_intercept(svm, INTERCEPT_STGI);
	svm_set_intercept(svm, INTERCEPT_CLGI);
	svm_set_intercept(svm, INTERCEPT_SKINIT);
	svm_set_intercept(svm, INTERCEPT_WBINVD);
	svm_set_intercept(svm, INTERCEPT_XSETBV);
	svm_set_intercept(svm, INTERCEPT_RDPRU);
	svm_set_intercept(svm, INTERCEPT_RSM);
A
Avi Kivity 已提交
1273

1274
	if (!kvm_mwait_in_guest(vcpu->kvm)) {
1275 1276
		svm_set_intercept(svm, INTERCEPT_MONITOR);
		svm_set_intercept(svm, INTERCEPT_MWAIT);
1277 1278
	}

1279
	if (!kvm_hlt_in_guest(vcpu->kvm))
1280
		svm_set_intercept(svm, INTERCEPT_HLT);
1281

1282 1283
	control->iopm_base_pa = __sme_set(iopm_base);
	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
A
Avi Kivity 已提交
1284 1285 1286 1287 1288 1289 1290 1291 1292
	control->int_ctl = V_INTR_MASKING_MASK;

	init_seg(&save->es);
	init_seg(&save->ss);
	init_seg(&save->ds);
	init_seg(&save->fs);
	init_seg(&save->gs);

	save->cs.selector = 0xf000;
1293
	save->cs.base = 0xffff0000;
A
Avi Kivity 已提交
1294 1295 1296 1297 1298
	/* Executable/Readable Code Segment */
	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
	save->cs.limit = 0xffff;

1299
	save->gdtr.base = 0;
A
Avi Kivity 已提交
1300
	save->gdtr.limit = 0xffff;
1301
	save->idtr.base = 0;
A
Avi Kivity 已提交
1302 1303 1304 1305 1306
	save->idtr.limit = 0xffff;

	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);

1307 1308
	if (npt_enabled) {
		/* Setup VMCB for Nested Paging */
1309
		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1310
		svm_clr_intercept(svm, INTERCEPT_INVLPG);
1311
		clr_exception_intercept(svm, PF_VECTOR);
1312 1313
		svm_clr_intercept(svm, INTERCEPT_CR3_READ);
		svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
1314
		save->g_pat = vcpu->arch.pat;
1315 1316
		save->cr3 = 0;
	}
1317
	svm->current_vmcb->asid_generation = 0;
C
Cathy Avery 已提交
1318
	svm->asid = 0;
1319

1320 1321
	svm->nested.vmcb12_gpa = INVALID_GPA;
	svm->nested.last_vmcb12_gpa = INVALID_GPA;
1322

1323
	if (!kvm_pause_in_guest(vcpu->kvm)) {
1324 1325 1326
		control->pause_filter_count = pause_filter_count;
		if (pause_filter_thresh)
			control->pause_filter_thresh = pause_filter_thresh;
1327
		svm_set_intercept(svm, INTERCEPT_PAUSE);
1328
	} else {
1329
		svm_clr_intercept(svm, INTERCEPT_PAUSE);
1330 1331
	}

1332
	svm_recalc_instruction_intercepts(vcpu, svm);
1333

1334
	/*
1335 1336
	 * If the host supports V_SPEC_CTRL then disable the interception
	 * of MSR_IA32_SPEC_CTRL.
1337
	 */
1338 1339 1340
	if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);

1341
	if (kvm_vcpu_apicv_active(vcpu))
1342
		avic_init_vmcb(svm);
1343

1344
	if (vgif) {
1345 1346
		svm_clr_intercept(svm, INTERCEPT_STGI);
		svm_clr_intercept(svm, INTERCEPT_CLGI);
1347 1348 1349
		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
	}

1350
	if (sev_guest(vcpu->kvm)) {
B
Brijesh Singh 已提交
1351
		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1352
		clr_exception_intercept(svm, UD_VECTOR);
1353

1354
		if (sev_es_guest(vcpu->kvm)) {
1355 1356 1357
			/* Perform SEV-ES specific VMCB updates */
			sev_es_init_vmcb(svm);
		}
1358
	}
B
Brijesh Singh 已提交
1359

1360
	svm_hv_init_vmcb(svm->vmcb);
1361
	init_vmcb_after_set_cpuid(vcpu);
1362

1363
	vmcb_mark_all_dirty(svm->vmcb);
1364

1365
	enable_gif(svm);
1366 1367
}

1368 1369 1370
static void __svm_vcpu_reset(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
1371

1372 1373 1374 1375
	svm_vcpu_init_msrpm(vcpu, svm->msrpm);

	svm_init_osvw(vcpu);
	vcpu->arch.microcode_version = 0x01000065;
1376
	svm->tsc_ratio_msr = kvm_default_tsc_scaling_ratio;
1377 1378 1379

	if (sev_es_guest(vcpu->kvm))
		sev_es_vcpu_reset(svm);
1380 1381
}

1382
static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1383 1384 1385
{
	struct vcpu_svm *svm = to_svm(vcpu);

1386
	svm->spec_ctrl = 0;
1387
	svm->virt_spec_ctrl = 0;
1388

1389
	init_vmcb(vcpu);
1390 1391 1392

	if (!init_event)
		__svm_vcpu_reset(vcpu);
1393 1394
}

1395 1396 1397 1398 1399 1400
void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb)
{
	svm->current_vmcb = target_vmcb;
	svm->vmcb = target_vmcb->ptr;
}

1401
static int svm_create_vcpu(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1402
{
1403
	struct vcpu_svm *svm;
1404
	struct page *vmcb01_page;
1405
	struct page *vmsa_page = NULL;
R
Rusty Russell 已提交
1406
	int err;
A
Avi Kivity 已提交
1407

1408 1409
	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
	svm = to_svm(vcpu);
R
Rusty Russell 已提交
1410

1411
	err = -ENOMEM;
1412 1413
	vmcb01_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
	if (!vmcb01_page)
1414
		goto out;
A
Avi Kivity 已提交
1415

1416
	if (sev_es_guest(vcpu->kvm)) {
1417 1418 1419 1420 1421 1422 1423
		/*
		 * SEV-ES guests require a separate VMSA page used to contain
		 * the encrypted register state of the guest.
		 */
		vmsa_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
		if (!vmsa_page)
			goto error_free_vmcb_page;
1424 1425 1426 1427

		/*
		 * SEV-ES guests maintain an encrypted version of their FPU
		 * state which is restored and saved on VMRUN and VMEXIT.
1428 1429
		 * Mark vcpu->arch.guest_fpu->fpstate as scratch so it won't
		 * do xsave/xrstor on it.
1430
		 */
1431
		fpstate_set_confidential(&vcpu->arch.guest_fpu);
1432 1433
	}

1434 1435
	err = avic_init_vcpu(svm);
	if (err)
1436
		goto error_free_vmsa_page;
1437

1438 1439 1440
	/* We initialize this flag to true to make sure that the is_running
	 * bit would be set the first time the vcpu is loaded.
	 */
1441 1442
	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
		svm->avic_is_running = true;
1443

1444
	svm->msrpm = svm_vcpu_alloc_msrpm();
1445 1446
	if (!svm->msrpm) {
		err = -ENOMEM;
1447
		goto error_free_vmsa_page;
1448
	}
1449

1450 1451
	svm->vmcb01.ptr = page_address(vmcb01_page);
	svm->vmcb01.pa = __sme_set(page_to_pfn(vmcb01_page) << PAGE_SHIFT);
1452
	svm_switch_vmcb(svm, &svm->vmcb01);
1453 1454

	if (vmsa_page)
1455
		svm->sev_es.vmsa = page_address(vmsa_page);
1456

1457
	svm->guest_state_loaded = false;
1458

1459
	return 0;
1460

1461 1462 1463
error_free_vmsa_page:
	if (vmsa_page)
		__free_page(vmsa_page);
1464
error_free_vmcb_page:
1465
	__free_page(vmcb01_page);
1466
out:
1467
	return err;
A
Avi Kivity 已提交
1468 1469
}

1470 1471 1472 1473 1474 1475 1476 1477
static void svm_clear_current_vmcb(struct vmcb *vmcb)
{
	int i;

	for_each_online_cpu(i)
		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
}

A
Avi Kivity 已提交
1478 1479
static void svm_free_vcpu(struct kvm_vcpu *vcpu)
{
1480 1481
	struct vcpu_svm *svm = to_svm(vcpu);

1482 1483 1484 1485 1486 1487 1488
	/*
	 * The vmcb page can be recycled, causing a false negative in
	 * svm_vcpu_load(). So, ensure that no logical CPU has this
	 * vmcb page recorded as its current vmcb.
	 */
	svm_clear_current_vmcb(svm->vmcb);

1489 1490
	svm_free_nested(svm);

1491 1492
	sev_free_vcpu(vcpu);

1493
	__free_page(pfn_to_page(__sme_clr(svm->vmcb01.pa) >> PAGE_SHIFT));
1494
	__free_pages(virt_to_page(svm->msrpm), get_order(MSRPM_SIZE));
A
Avi Kivity 已提交
1495 1496
}

1497
static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1498
{
1499
	struct vcpu_svm *svm = to_svm(vcpu);
1500
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
1501

1502 1503 1504
	if (sev_es_guest(vcpu->kvm))
		sev_es_unmap_ghcb(svm);

1505 1506 1507 1508 1509 1510 1511
	if (svm->guest_state_loaded)
		return;

	/*
	 * Save additional host state that will be restored on VMEXIT (sev-es)
	 * or subsequent vmload of host save area.
	 */
1512
	if (sev_es_guest(vcpu->kvm)) {
1513
		sev_es_prepare_guest_switch(svm, vcpu->cpu);
1514
	} else {
1515
		vmsave(__sme_page_pa(sd->save_area));
1516
	}
1517

1518
	if (tsc_scaling) {
1519 1520 1521 1522 1523
		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
			__this_cpu_write(current_tsc_ratio, tsc_ratio);
			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
		}
1524
	}
1525

1526 1527
	if (likely(tsc_aux_uret_slot >= 0))
		kvm_set_user_return_msr(tsc_aux_uret_slot, svm->tsc_aux, -1ull);
1528

1529 1530 1531 1532 1533
	svm->guest_state_loaded = true;
}

static void svm_prepare_host_switch(struct kvm_vcpu *vcpu)
{
1534
	to_svm(vcpu)->guest_state_loaded = false;
1535 1536 1537 1538 1539 1540 1541
}

static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);

A
Ashok Raj 已提交
1542 1543 1544 1545
	if (sd->current_vmcb != svm->vmcb) {
		sd->current_vmcb = svm->vmcb;
		indirect_branch_prediction_barrier();
	}
1546 1547
	if (kvm_vcpu_apicv_active(vcpu))
		avic_vcpu_load(vcpu, cpu);
A
Avi Kivity 已提交
1548 1549 1550 1551
}

static void svm_vcpu_put(struct kvm_vcpu *vcpu)
{
1552 1553 1554
	if (kvm_vcpu_apicv_active(vcpu))
		avic_vcpu_put(vcpu);

1555
	svm_prepare_host_switch(vcpu);
1556

1557
	++vcpu->stat.host_state_reload;
A
Avi Kivity 已提交
1558 1559 1560 1561
}

static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
{
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long rflags = svm->vmcb->save.rflags;

	if (svm->nmi_singlestep) {
		/* Hide our flags if they were not set by the guest */
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
			rflags &= ~X86_EFLAGS_TF;
		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
			rflags &= ~X86_EFLAGS_RF;
	}
	return rflags;
A
Avi Kivity 已提交
1573 1574 1575 1576
}

static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
1577 1578 1579
	if (to_svm(vcpu)->nmi_singlestep)
		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);

P
Paolo Bonzini 已提交
1580
       /*
A
Andrea Gelmini 已提交
1581
        * Any change of EFLAGS.VM is accompanied by a reload of SS
P
Paolo Bonzini 已提交
1582 1583 1584
        * (caused by either a task switch or an inter-privilege IRET),
        * so we do not need to update the CPL here.
        */
1585
	to_svm(vcpu)->vmcb->save.rflags = rflags;
A
Avi Kivity 已提交
1586 1587
}

M
Marc Orr 已提交
1588 1589 1590 1591 1592 1593 1594 1595 1596
static bool svm_get_if_flag(struct kvm_vcpu *vcpu)
{
	struct vmcb *vmcb = to_svm(vcpu)->vmcb;

	return sev_es_guest(vcpu->kvm)
		? vmcb->control.int_state & SVM_GUEST_INTERRUPT_MASK
		: kvm_get_rflags(vcpu) & X86_EFLAGS_IF;
}

A
Avi Kivity 已提交
1597 1598 1599 1600 1601
static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
{
	switch (reg) {
	case VCPU_EXREG_PDPTR:
		BUG_ON(!npt_enabled);
1602
		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
A
Avi Kivity 已提交
1603 1604
		break;
	default:
1605
		KVM_BUG_ON(1, vcpu->kvm);
A
Avi Kivity 已提交
1606 1607 1608
	}
}

1609
static void svm_set_vintr(struct vcpu_svm *svm)
1610 1611 1612
{
	struct vmcb_control_area *control;

1613 1614 1615 1616 1617
	/*
	 * The following fields are ignored when AVIC is enabled
	 */
	WARN_ON(kvm_apicv_activated(svm->vcpu.kvm));

1618
	svm_set_intercept(svm, INTERCEPT_VINTR);
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628

	/*
	 * This is just a dummy VINTR to actually cause a vmexit to happen.
	 * Actual injection of virtual interrupts happens through EVENTINJ.
	 */
	control = &svm->vmcb->control;
	control->int_vector = 0x0;
	control->int_ctl &= ~V_INTR_PRIO_MASK;
	control->int_ctl |= V_IRQ_MASK |
		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1629
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1630 1631
}

1632 1633
static void svm_clear_vintr(struct vcpu_svm *svm)
{
1634
	svm_clr_intercept(svm, INTERCEPT_VINTR);
1635

1636
	/* Drop int_ctl fields related to VINTR injection.  */
1637
	svm->vmcb->control.int_ctl &= ~V_IRQ_INJECTION_BITS_MASK;
1638
	if (is_guest_mode(&svm->vcpu)) {
1639
		svm->vmcb01.ptr->control.int_ctl &= ~V_IRQ_INJECTION_BITS_MASK;
1640

1641 1642
		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
			(svm->nested.ctl.int_ctl & V_TPR_MASK));
1643 1644 1645

		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl &
			V_IRQ_INJECTION_BITS_MASK;
1646 1647

		svm->vmcb->control.int_vector = svm->nested.ctl.int_vector;
1648 1649
	}

1650
	vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
1651 1652
}

A
Avi Kivity 已提交
1653 1654
static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
{
1655
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1656
	struct vmcb_save_area *save01 = &to_svm(vcpu)->vmcb01.ptr->save;
A
Avi Kivity 已提交
1657 1658 1659 1660 1661

	switch (seg) {
	case VCPU_SREG_CS: return &save->cs;
	case VCPU_SREG_DS: return &save->ds;
	case VCPU_SREG_ES: return &save->es;
1662 1663
	case VCPU_SREG_FS: return &save01->fs;
	case VCPU_SREG_GS: return &save01->gs;
A
Avi Kivity 已提交
1664
	case VCPU_SREG_SS: return &save->ss;
1665 1666
	case VCPU_SREG_TR: return &save01->tr;
	case VCPU_SREG_LDTR: return &save01->ldtr;
A
Avi Kivity 已提交
1667 1668
	}
	BUG();
A
Al Viro 已提交
1669
	return NULL;
A
Avi Kivity 已提交
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
}

static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	return s->base;
}

static void svm_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	var->base = s->base;
	var->limit = s->limit;
	var->selector = s->selector;
	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703

	/*
	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
	 * However, the SVM spec states that the G bit is not observed by the
	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
	 * So let's synthesize a legal G bit for all segments, this helps
	 * running KVM nested. It also helps cross-vendor migration, because
	 * Intel's vmentry has a check on the 'G' bit.
	 */
	var->g = s->limit > 0xfffff;
1704

J
Joerg Roedel 已提交
1705 1706
	/*
	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1707 1708
	 * for cross vendor migration purposes by "not present"
	 */
1709
	var->unusable = !var->present;
1710

1711 1712 1713 1714 1715 1716
	switch (seg) {
	case VCPU_SREG_TR:
		/*
		 * Work around a bug where the busy flag in the tr selector
		 * isn't exposed
		 */
1717
		var->type |= 0x2;
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
		break;
	case VCPU_SREG_DS:
	case VCPU_SREG_ES:
	case VCPU_SREG_FS:
	case VCPU_SREG_GS:
		/*
		 * The accessed bit must always be set in the segment
		 * descriptor cache, although it can be cleared in the
		 * descriptor, the cached bit always remains at 1. Since
		 * Intel has a check on this, set it here to support
		 * cross-vendor migration.
		 */
		if (!var->unusable)
			var->type |= 0x1;
		break;
1733
	case VCPU_SREG_SS:
J
Joerg Roedel 已提交
1734 1735
		/*
		 * On AMD CPUs sometimes the DB bit in the segment
1736 1737 1738 1739 1740 1741
		 * descriptor is left as 1, although the whole segment has
		 * been made unusable. Clear it here to pass an Intel VMX
		 * entry check when cross vendor migrating.
		 */
		if (var->unusable)
			var->db = 0;
1742
		/* This is symmetric with svm_set_segment() */
J
Jan Kiszka 已提交
1743
		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1744
		break;
1745
	}
A
Avi Kivity 已提交
1746 1747
}

1748 1749 1750 1751 1752 1753 1754
static int svm_get_cpl(struct kvm_vcpu *vcpu)
{
	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;

	return save->cpl;
}

1755
static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1756
{
1757 1758
	struct vcpu_svm *svm = to_svm(vcpu);

1759 1760
	dt->size = svm->vmcb->save.idtr.limit;
	dt->address = svm->vmcb->save.idtr.base;
A
Avi Kivity 已提交
1761 1762
}

1763
static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1764
{
1765 1766
	struct vcpu_svm *svm = to_svm(vcpu);

1767 1768
	svm->vmcb->save.idtr.limit = dt->size;
	svm->vmcb->save.idtr.base = dt->address ;
1769
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1770 1771
}

1772
static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1773
{
1774 1775
	struct vcpu_svm *svm = to_svm(vcpu);

1776 1777
	dt->size = svm->vmcb->save.gdtr.limit;
	dt->address = svm->vmcb->save.gdtr.base;
A
Avi Kivity 已提交
1778 1779
}

1780
static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
1781
{
1782 1783
	struct vcpu_svm *svm = to_svm(vcpu);

1784 1785
	svm->vmcb->save.gdtr.limit = dt->size;
	svm->vmcb->save.gdtr.base = dt->address ;
1786
	vmcb_mark_dirty(svm->vmcb, VMCB_DT);
A
Avi Kivity 已提交
1787 1788
}

1789
void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
1790
{
1791
	struct vcpu_svm *svm = to_svm(vcpu);
1792
	u64 hcr0 = cr0;
1793

1794
#ifdef CONFIG_X86_64
1795
	if (vcpu->arch.efer & EFER_LME && !vcpu->arch.guest_state_protected) {
1796
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1797
			vcpu->arch.efer |= EFER_LMA;
1798
			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
A
Avi Kivity 已提交
1799 1800
		}

M
Mike Day 已提交
1801
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1802
			vcpu->arch.efer &= ~EFER_LMA;
1803
			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
A
Avi Kivity 已提交
1804 1805 1806
		}
	}
#endif
1807
	vcpu->arch.cr0 = cr0;
1808 1809

	if (!npt_enabled)
1810
		hcr0 |= X86_CR0_PG | X86_CR0_WP;
1811

1812 1813 1814 1815 1816 1817
	/*
	 * re-enable caching here because the QEMU bios
	 * does not do it - this results in some delay at
	 * reboot
	 */
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1818 1819 1820
		hcr0 &= ~(X86_CR0_CD | X86_CR0_NW);

	svm->vmcb->save.cr0 = hcr0;
1821
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
1822 1823 1824 1825 1826

	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
1827
	if (sev_es_guest(vcpu->kvm))
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
		return;

	if (hcr0 == cr0) {
		/* Selective CR0 write remains on.  */
		svm_clr_intercept(svm, INTERCEPT_CR0_READ);
		svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
	} else {
		svm_set_intercept(svm, INTERCEPT_CR0_READ);
		svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
	}
A
Avi Kivity 已提交
1838 1839
}

1840 1841 1842 1843 1844 1845
static bool svm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	return true;
}

void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
1846
{
1847
	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1848
	unsigned long old_cr4 = vcpu->arch.cr4;
1849 1850

	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1851
		svm_flush_tlb(vcpu);
1852

1853 1854 1855
	vcpu->arch.cr4 = cr4;
	if (!npt_enabled)
		cr4 |= X86_CR4_PAE;
1856
	cr4 |= host_cr4_mce;
1857
	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1858
	vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1859 1860 1861

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
1862 1863 1864 1865 1866
}

static void svm_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
1867
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1868 1869 1870 1871 1872
	struct vmcb_seg *s = svm_seg(vcpu, seg);

	s->base = var->base;
	s->limit = var->limit;
	s->selector = var->selector;
1873 1874 1875 1876 1877 1878 1879 1880
	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
P
Paolo Bonzini 已提交
1881 1882 1883 1884 1885 1886 1887 1888

	/*
	 * This is always accurate, except if SYSRET returned to a segment
	 * with SS.DPL != 3.  Intel does not have this quirk, and always
	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
	 * would entail passing the CPL to userspace and back.
	 */
	if (seg == VCPU_SREG_SS)
1889 1890
		/* This is symmetric with svm_get_segment() */
		svm->vmcb->save.cpl = (var->dpl & 3);
A
Avi Kivity 已提交
1891

1892
	vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
A
Avi Kivity 已提交
1893 1894
}

1895
static void svm_update_exception_bitmap(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1896
{
J
Jan Kiszka 已提交
1897 1898
	struct vcpu_svm *svm = to_svm(vcpu);

1899
	clr_exception_intercept(svm, BP_VECTOR);
1900

J
Jan Kiszka 已提交
1901 1902
	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1903
			set_exception_intercept(svm, BP_VECTOR);
1904
	}
1905 1906
}

1907
static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
A
Avi Kivity 已提交
1908
{
1909 1910
	if (sd->next_asid > sd->max_asid) {
		++sd->asid_generation;
1911
		sd->next_asid = sd->min_asid;
1912
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
C
Cathy Avery 已提交
1913
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
A
Avi Kivity 已提交
1914 1915
	}

1916
	svm->current_vmcb->asid_generation = sd->asid_generation;
C
Cathy Avery 已提交
1917
	svm->asid = sd->next_asid++;
A
Avi Kivity 已提交
1918 1919
}

1920
static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
J
Jan Kiszka 已提交
1921
{
1922
	struct vmcb *vmcb = svm->vmcb;
J
Jan Kiszka 已提交
1923

1924 1925 1926
	if (svm->vcpu.arch.guest_state_protected)
		return;

1927 1928
	if (unlikely(value != vmcb->save.dr6)) {
		vmcb->save.dr6 = value;
1929
		vmcb_mark_dirty(vmcb, VMCB_DR);
1930
	}
J
Jan Kiszka 已提交
1931 1932
}

1933 1934 1935 1936
static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

1937 1938 1939
	if (vcpu->arch.guest_state_protected)
		return;

1940 1941 1942 1943
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
1944
	/*
1945
	 * We cannot reset svm->vmcb->save.dr6 to DR6_ACTIVE_LOW here,
1946 1947
	 * because db_interception might need it.  We can do it before vmentry.
	 */
1948
	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1949 1950 1951 1952 1953
	vcpu->arch.dr7 = svm->vmcb->save.dr7;
	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
	set_dr_intercepts(svm);
}

1954
static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
A
Avi Kivity 已提交
1955
{
1956 1957
	struct vcpu_svm *svm = to_svm(vcpu);

1958 1959 1960
	if (vcpu->arch.guest_state_protected)
		return;

1961
	svm->vmcb->save.dr7 = value;
1962
	vmcb_mark_dirty(svm->vmcb, VMCB_DR);
A
Avi Kivity 已提交
1963 1964
}

1965
static int pf_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1966
{
1967 1968
	struct vcpu_svm *svm = to_svm(vcpu);

1969
	u64 fault_address = svm->vmcb->control.exit_info_2;
1970
	u64 error_code = svm->vmcb->control.exit_info_1;
A
Avi Kivity 已提交
1971

1972
	return kvm_handle_page_fault(vcpu, error_code, fault_address,
1973 1974
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1975 1976 1977
			svm->vmcb->control.insn_len);
}

1978
static int npf_interception(struct kvm_vcpu *vcpu)
1979
{
1980 1981
	struct vcpu_svm *svm = to_svm(vcpu);

1982
	u64 fault_address = svm->vmcb->control.exit_info_2;
1983 1984 1985
	u64 error_code = svm->vmcb->control.exit_info_1;

	trace_kvm_page_fault(fault_address, error_code);
1986
	return kvm_mmu_page_fault(vcpu, fault_address, error_code,
1987 1988
			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
			svm->vmcb->control.insn_bytes : NULL,
1989
			svm->vmcb->control.insn_len);
A
Avi Kivity 已提交
1990 1991
}

1992
static int db_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
1993
{
1994 1995
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
1996

1997
	if (!(vcpu->guest_debug &
1998
	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
J
Jan Kiszka 已提交
1999
		!svm->nmi_singlestep) {
2000
		u32 payload = svm->vmcb->save.dr6 ^ DR6_ACTIVE_LOW;
2001
		kvm_queue_exception_p(vcpu, DB_VECTOR, payload);
J
Jan Kiszka 已提交
2002 2003
		return 1;
	}
2004

J
Jan Kiszka 已提交
2005
	if (svm->nmi_singlestep) {
2006
		disable_nmi_singlestep(svm);
2007 2008
		/* Make sure we check for pending NMIs upon entry */
		kvm_make_request(KVM_REQ_EVENT, vcpu);
2009 2010
	}

2011
	if (vcpu->guest_debug &
J
Joerg Roedel 已提交
2012
	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
2013
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
2014 2015
		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
2016 2017 2018 2019 2020 2021 2022
		kvm_run->debug.arch.pc =
			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
		kvm_run->debug.arch.exception = DB_VECTOR;
		return 0;
	}

	return 1;
J
Jan Kiszka 已提交
2023 2024
}

2025
static int bp_interception(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
2026
{
2027 2028
	struct vcpu_svm *svm = to_svm(vcpu);
	struct kvm_run *kvm_run = vcpu->run;
A
Avi Kivity 已提交
2029

J
Jan Kiszka 已提交
2030 2031 2032 2033 2034 2035
	kvm_run->exit_reason = KVM_EXIT_DEBUG;
	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
	kvm_run->debug.arch.exception = BP_VECTOR;
	return 0;
}

2036
static int ud_interception(struct kvm_vcpu *vcpu)
2037
{
2038
	return handle_ud(vcpu);
2039 2040
}

2041
static int ac_interception(struct kvm_vcpu *vcpu)
2042
{
2043
	kvm_queue_exception_e(vcpu, AC_VECTOR, 0);
2044 2045 2046
	return 1;
}

2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
static bool is_erratum_383(void)
{
	int err, i;
	u64 value;

	if (!erratum_383_found)
		return false;

	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
	if (err)
		return false;

	/* Bit 62 may or may not be set for this mce */
	value &= ~(1ULL << 62);

	if (value != 0xb600000000010015ULL)
		return false;

	/* Clear MCi_STATUS registers */
	for (i = 0; i < 6; ++i)
		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);

	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
	if (!err) {
		u32 low, high;

		value &= ~(1ULL << 2);
		low    = lower_32_bits(value);
		high   = upper_32_bits(value);

		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
	}

	/* Flush tlb to evict multi-match entries */
	__flush_tlb_all();

	return true;
}

2086
static void svm_handle_mce(struct kvm_vcpu *vcpu)
2087
{
2088 2089 2090 2091 2092 2093 2094
	if (is_erratum_383()) {
		/*
		 * Erratum 383 triggered. Guest state is corrupt so kill the
		 * guest.
		 */
		pr_err("KVM: Guest triggered AMD Erratum 383\n");

2095
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2096 2097 2098 2099

		return;
	}

2100 2101 2102 2103
	/*
	 * On an #MC intercept the MCE handler is not called automatically in
	 * the host. So do it by hand here.
	 */
2104
	kvm_machine_check();
2105 2106
}

2107
static int mc_interception(struct kvm_vcpu *vcpu)
2108
{
2109 2110 2111
	return 1;
}

2112
static int shutdown_interception(struct kvm_vcpu *vcpu)
2113
{
2114 2115
	struct kvm_run *kvm_run = vcpu->run;
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2116

2117 2118 2119 2120
	/*
	 * The VM save area has already been encrypted so it
	 * cannot be reinitialized - just terminate.
	 */
2121
	if (sev_es_guest(vcpu->kvm))
2122 2123
		return -EINVAL;

2124
	/*
2125 2126 2127 2128 2129 2130
	 * VMCB is undefined after a SHUTDOWN intercept.  INIT the vCPU to put
	 * the VMCB in a known good state.  Unfortuately, KVM doesn't have
	 * KVM_MP_STATE_SHUTDOWN and can't add it without potentially breaking
	 * userspace.  At a platform view, INIT is acceptable behavior as
	 * there exist bare metal platforms that automatically INIT the CPU
	 * in response to shutdown.
2131
	 */
2132
	clear_page(svm->vmcb);
2133
	kvm_vcpu_reset(vcpu, true);
2134 2135 2136 2137 2138

	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
	return 0;
}

2139
static int io_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2140
{
2141
	struct vcpu_svm *svm = to_svm(vcpu);
M
Mike Day 已提交
2142
	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
2143
	int size, in, string;
2144
	unsigned port;
A
Avi Kivity 已提交
2145

2146
	++vcpu->stat.io_exits;
2147
	string = (io_info & SVM_IOIO_STR_MASK) != 0;
2148 2149 2150
	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
	port = io_info >> 16;
	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
2151 2152 2153 2154 2155 2156 2157 2158

	if (string) {
		if (sev_es_guest(vcpu->kvm))
			return sev_es_string_io(svm, size, port, in);
		else
			return kvm_emulate_instruction(vcpu, 0);
	}

2159 2160
	svm->next_rip = svm->vmcb->control.exit_info_2;

2161
	return kvm_fast_pio(vcpu, size, port, in);
2162 2163
}

2164
static int nmi_interception(struct kvm_vcpu *vcpu)
2165 2166 2167 2168
{
	return 1;
}

2169 2170 2171 2172 2173
static int smi_interception(struct kvm_vcpu *vcpu)
{
	return 1;
}

2174
static int intr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2175
{
2176
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
2177 2178 2179
	return 1;
}

2180
static int vmload_vmsave_interception(struct kvm_vcpu *vcpu, bool vmload)
A
Avi Kivity 已提交
2181
{
2182
	struct vcpu_svm *svm = to_svm(vcpu);
2183
	struct vmcb *vmcb12;
2184
	struct kvm_host_map map;
2185
	int ret;
2186

2187
	if (nested_svm_check_permissions(vcpu))
2188 2189
		return 1;

2190
	ret = kvm_vcpu_map(vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2191 2192
	if (ret) {
		if (ret == -EINVAL)
2193
			kvm_inject_gp(vcpu, 0);
2194
		return 1;
2195 2196
	}

2197
	vmcb12 = map.hva;
2198

2199
	ret = kvm_skip_emulated_instruction(vcpu);
2200

2201
	if (vmload) {
2202
		svm_copy_vmloadsave_state(svm->vmcb, vmcb12);
2203 2204
		svm->sysenter_eip_hi = 0;
		svm->sysenter_esp_hi = 0;
2205
	} else {
2206
		svm_copy_vmloadsave_state(vmcb12, svm->vmcb);
2207
	}
2208

2209
	kvm_vcpu_unmap(vcpu, &map, true);
2210

2211
	return ret;
2212 2213
}

2214
static int vmload_interception(struct kvm_vcpu *vcpu)
2215
{
2216 2217
	return vmload_vmsave_interception(vcpu, true);
}
2218

2219 2220 2221
static int vmsave_interception(struct kvm_vcpu *vcpu)
{
	return vmload_vmsave_interception(vcpu, false);
2222 2223
}

2224
static int vmrun_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2225
{
2226
	if (nested_svm_check_permissions(vcpu))
A
Alexander Graf 已提交
2227 2228
		return 1;

2229
	return nested_svm_vmrun(vcpu);
A
Alexander Graf 已提交
2230 2231
}

2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
enum {
	NONE_SVM_INSTR,
	SVM_INSTR_VMRUN,
	SVM_INSTR_VMLOAD,
	SVM_INSTR_VMSAVE,
};

/* Return NONE_SVM_INSTR if not SVM instrs, otherwise return decode result */
static int svm_instr_opcode(struct kvm_vcpu *vcpu)
{
	struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;

	if (ctxt->b != 0x1 || ctxt->opcode_len != 2)
		return NONE_SVM_INSTR;

	switch (ctxt->modrm) {
	case 0xd8: /* VMRUN */
		return SVM_INSTR_VMRUN;
	case 0xda: /* VMLOAD */
		return SVM_INSTR_VMLOAD;
	case 0xdb: /* VMSAVE */
		return SVM_INSTR_VMSAVE;
	default:
		break;
	}

	return NONE_SVM_INSTR;
}

static int emulate_svm_instr(struct kvm_vcpu *vcpu, int opcode)
{
2263 2264 2265 2266 2267
	const int guest_mode_exit_codes[] = {
		[SVM_INSTR_VMRUN] = SVM_EXIT_VMRUN,
		[SVM_INSTR_VMLOAD] = SVM_EXIT_VMLOAD,
		[SVM_INSTR_VMSAVE] = SVM_EXIT_VMSAVE,
	};
2268
	int (*const svm_instr_handlers[])(struct kvm_vcpu *vcpu) = {
2269 2270 2271 2272 2273
		[SVM_INSTR_VMRUN] = vmrun_interception,
		[SVM_INSTR_VMLOAD] = vmload_interception,
		[SVM_INSTR_VMSAVE] = vmsave_interception,
	};
	struct vcpu_svm *svm = to_svm(vcpu);
2274
	int ret;
2275

2276
	if (is_guest_mode(vcpu)) {
2277
		/* Returns '1' or -errno on failure, '0' on success. */
2278
		ret = nested_svm_simple_vmexit(svm, guest_mode_exit_codes[opcode]);
2279 2280 2281 2282
		if (ret)
			return ret;
		return 1;
	}
2283
	return svm_instr_handlers[opcode](vcpu);
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
}

/*
 * #GP handling code. Note that #GP can be triggered under the following two
 * cases:
 *   1) SVM VM-related instructions (VMRUN/VMSAVE/VMLOAD) that trigger #GP on
 *      some AMD CPUs when EAX of these instructions are in the reserved memory
 *      regions (e.g. SMM memory on host).
 *   2) VMware backdoor
 */
2294
static int gp_interception(struct kvm_vcpu *vcpu)
2295
{
2296
	struct vcpu_svm *svm = to_svm(vcpu);
2297 2298 2299 2300 2301 2302 2303
	u32 error_code = svm->vmcb->control.exit_info_1;
	int opcode;

	/* Both #GP cases have zero error_code */
	if (error_code)
		goto reinject;

2304 2305 2306 2307
	/* All SVM instructions expect page aligned RAX */
	if (svm->vmcb->save.rax & ~PAGE_MASK)
		goto reinject;

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
	/* Decode the instruction for usage later */
	if (x86_decode_emulated_instruction(vcpu, 0, NULL, 0) != EMULATION_OK)
		goto reinject;

	opcode = svm_instr_opcode(vcpu);

	if (opcode == NONE_SVM_INSTR) {
		if (!enable_vmware_backdoor)
			goto reinject;

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC.
		 */
2322 2323
		if (!is_guest_mode(vcpu))
			return kvm_emulate_instruction(vcpu,
2324 2325 2326 2327 2328 2329 2330 2331 2332
				EMULTYPE_VMWARE_GP | EMULTYPE_NO_DECODE);
	} else
		return emulate_svm_instr(vcpu, opcode);

reinject:
	kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
	return 1;
}

P
Paolo Bonzini 已提交
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
void svm_set_gif(struct vcpu_svm *svm, bool value)
{
	if (value) {
		/*
		 * If VGIF is enabled, the STGI intercept is only added to
		 * detect the opening of the SMI/NMI window; remove it now.
		 * Likewise, clear the VINTR intercept, we will set it
		 * again while processing KVM_REQ_EVENT if needed.
		 */
		if (vgif_enabled(svm))
2343 2344
			svm_clr_intercept(svm, INTERCEPT_STGI);
		if (svm_is_intercept(svm, INTERCEPT_VINTR))
P
Paolo Bonzini 已提交
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
			svm_clear_vintr(svm);

		enable_gif(svm);
		if (svm->vcpu.arch.smi_pending ||
		    svm->vcpu.arch.nmi_pending ||
		    kvm_cpu_has_injectable_intr(&svm->vcpu))
			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
	} else {
		disable_gif(svm);

		/*
		 * After a CLGI no interrupts should come.  But if vGIF is
		 * in use, we still rely on the VINTR intercept (rather than
		 * STGI) to detect an open interrupt window.
		*/
		if (!vgif_enabled(svm))
			svm_clear_vintr(svm);
	}
}

2365
static int stgi_interception(struct kvm_vcpu *vcpu)
2366
{
2367 2368
	int ret;

2369
	if (nested_svm_check_permissions(vcpu))
2370 2371
		return 1;

2372 2373
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), true);
2374
	return ret;
2375 2376
}

2377
static int clgi_interception(struct kvm_vcpu *vcpu)
2378
{
2379 2380
	int ret;

2381
	if (nested_svm_check_permissions(vcpu))
2382 2383
		return 1;

2384 2385
	ret = kvm_skip_emulated_instruction(vcpu);
	svm_set_gif(to_svm(vcpu), false);
2386
	return ret;
2387 2388
}

2389
static int invlpga_interception(struct kvm_vcpu *vcpu)
A
Alexander Graf 已提交
2390
{
2391 2392
	gva_t gva = kvm_rax_read(vcpu);
	u32 asid = kvm_rcx_read(vcpu);
A
Alexander Graf 已提交
2393

2394 2395 2396
	/* FIXME: Handle an address size prefix. */
	if (!is_long_mode(vcpu))
		gva = (u32)gva;
A
Alexander Graf 已提交
2397

2398
	trace_kvm_invlpga(to_svm(vcpu)->vmcb->save.rip, asid, gva);
2399

A
Alexander Graf 已提交
2400
	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2401
	kvm_mmu_invlpg(vcpu, gva);
2402

2403
	return kvm_skip_emulated_instruction(vcpu);
D
David Kaplan 已提交
2404 2405
}

2406
static int skinit_interception(struct kvm_vcpu *vcpu)
J
Joerg Roedel 已提交
2407
{
2408
	trace_kvm_skinit(to_svm(vcpu)->vmcb->save.rip, kvm_rax_read(vcpu));
J
Joerg Roedel 已提交
2409

2410
	kvm_queue_exception(vcpu, UD_VECTOR);
J
Jim Mattson 已提交
2411 2412 2413
	return 1;
}

2414
static int task_switch_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2415
{
2416
	struct vcpu_svm *svm = to_svm(vcpu);
2417
	u16 tss_selector;
2418 2419 2420
	int reason;
	int int_type = svm->vmcb->control.exit_int_info &
		SVM_EXITINTINFO_TYPE_MASK;
2421
	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2422 2423 2424 2425
	uint32_t type =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
	uint32_t idt_v =
		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2426 2427
	bool has_error_code = false;
	u32 error_code = 0;
2428 2429

	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2430

2431 2432
	if (svm->vmcb->control.exit_info_2 &
	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2433 2434 2435 2436
		reason = TASK_SWITCH_IRET;
	else if (svm->vmcb->control.exit_info_2 &
		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
		reason = TASK_SWITCH_JMP;
2437
	else if (idt_v)
2438 2439 2440 2441
		reason = TASK_SWITCH_GATE;
	else
		reason = TASK_SWITCH_CALL;

2442 2443 2444
	if (reason == TASK_SWITCH_GATE) {
		switch (type) {
		case SVM_EXITINTINFO_TYPE_NMI:
2445
			vcpu->arch.nmi_injected = false;
2446 2447
			break;
		case SVM_EXITINTINFO_TYPE_EXEPT:
2448 2449 2450 2451 2452 2453
			if (svm->vmcb->control.exit_info_2 &
			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
				has_error_code = true;
				error_code =
					(u32)svm->vmcb->control.exit_info_2;
			}
2454
			kvm_clear_exception_queue(vcpu);
2455 2456
			break;
		case SVM_EXITINTINFO_TYPE_INTR:
2457
			kvm_clear_interrupt_queue(vcpu);
2458 2459 2460 2461 2462
			break;
		default:
			break;
		}
	}
2463

2464 2465 2466
	if (reason != TASK_SWITCH_GATE ||
	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2467
	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2468
		if (!skip_emulated_instruction(vcpu))
2469
			return 0;
2470
	}
2471

2472 2473 2474
	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
		int_vec = -1;

2475
	return kvm_task_switch(vcpu, tss_selector, int_vec, reason,
2476
			       has_error_code, error_code);
A
Avi Kivity 已提交
2477 2478
}

2479
static int iret_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2480
{
2481
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
2482

2483 2484 2485
	++vcpu->stat.nmi_window_exits;
	vcpu->arch.hflags |= HF_IRET_MASK;
	if (!sev_es_guest(vcpu->kvm)) {
2486
		svm_clr_intercept(svm, INTERCEPT_IRET);
2487
		svm->nmi_iret_rip = kvm_rip_read(vcpu);
2488
	}
2489
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2490 2491 2492
	return 1;
}

2493
static int invlpg_interception(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
2494
{
2495
	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2496
		return kvm_emulate_instruction(vcpu, 0);
2497

2498 2499
	kvm_mmu_invlpg(vcpu, to_svm(vcpu)->vmcb->control.exit_info_1);
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
2500 2501
}

2502
static int emulate_on_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2503
{
2504
	return kvm_emulate_instruction(vcpu, 0);
A
Avi Kivity 已提交
2505 2506
}

2507
static int rsm_interception(struct kvm_vcpu *vcpu)
B
Brijesh Singh 已提交
2508
{
2509
	return kvm_emulate_instruction_from_buffer(vcpu, rsm_ins_bytes, 2);
B
Brijesh Singh 已提交
2510 2511
}

2512
static bool check_selective_cr0_intercepted(struct kvm_vcpu *vcpu,
2513
					    unsigned long val)
2514
{
2515 2516
	struct vcpu_svm *svm = to_svm(vcpu);
	unsigned long cr0 = vcpu->arch.cr0;
2517 2518
	bool ret = false;

2519
	if (!is_guest_mode(vcpu) ||
2520
	    (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		return false;

	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
	val &= ~SVM_CR0_SELECTIVE_MASK;

	if (cr0 ^ val) {
		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
	}

	return ret;
}

2534 2535
#define CR_VALID (1ULL << 63)

2536
static int cr_interception(struct kvm_vcpu *vcpu)
2537
{
2538
	struct vcpu_svm *svm = to_svm(vcpu);
2539 2540 2541 2542 2543
	int reg, cr;
	unsigned long val;
	int err;

	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2544
		return emulate_on_interception(vcpu);
2545 2546

	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2547
		return emulate_on_interception(vcpu);
2548 2549

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2550 2551 2552 2553
	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
	else
		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2554 2555 2556 2557

	err = 0;
	if (cr >= 16) { /* mov to cr */
		cr -= 16;
2558
		val = kvm_register_read(vcpu, reg);
2559
		trace_kvm_cr_write(cr, val);
2560 2561
		switch (cr) {
		case 0:
2562 2563
			if (!check_selective_cr0_intercepted(vcpu, val))
				err = kvm_set_cr0(vcpu, val);
2564 2565 2566
			else
				return 1;

2567 2568
			break;
		case 3:
2569
			err = kvm_set_cr3(vcpu, val);
2570 2571
			break;
		case 4:
2572
			err = kvm_set_cr4(vcpu, val);
2573 2574
			break;
		case 8:
2575
			err = kvm_set_cr8(vcpu, val);
2576 2577 2578
			break;
		default:
			WARN(1, "unhandled write to CR%d", cr);
2579
			kvm_queue_exception(vcpu, UD_VECTOR);
2580 2581 2582 2583 2584
			return 1;
		}
	} else { /* mov from cr */
		switch (cr) {
		case 0:
2585
			val = kvm_read_cr0(vcpu);
2586 2587
			break;
		case 2:
2588
			val = vcpu->arch.cr2;
2589 2590
			break;
		case 3:
2591
			val = kvm_read_cr3(vcpu);
2592 2593
			break;
		case 4:
2594
			val = kvm_read_cr4(vcpu);
2595 2596
			break;
		case 8:
2597
			val = kvm_get_cr8(vcpu);
2598 2599 2600
			break;
		default:
			WARN(1, "unhandled read from CR%d", cr);
2601
			kvm_queue_exception(vcpu, UD_VECTOR);
2602 2603
			return 1;
		}
2604
		kvm_register_write(vcpu, reg, val);
2605
		trace_kvm_cr_read(cr, val);
2606
	}
2607
	return kvm_complete_insn_gp(vcpu, err);
2608 2609
}

2610
static int cr_trap(struct kvm_vcpu *vcpu)
2611
{
2612
	struct vcpu_svm *svm = to_svm(vcpu);
2613 2614
	unsigned long old_value, new_value;
	unsigned int cr;
2615
	int ret = 0;
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626

	new_value = (unsigned long)svm->vmcb->control.exit_info_1;

	cr = svm->vmcb->control.exit_code - SVM_EXIT_CR0_WRITE_TRAP;
	switch (cr) {
	case 0:
		old_value = kvm_read_cr0(vcpu);
		svm_set_cr0(vcpu, new_value);

		kvm_post_set_cr0(vcpu, old_value, new_value);
		break;
2627 2628 2629 2630 2631 2632
	case 4:
		old_value = kvm_read_cr4(vcpu);
		svm_set_cr4(vcpu, new_value);

		kvm_post_set_cr4(vcpu, old_value, new_value);
		break;
2633
	case 8:
2634
		ret = kvm_set_cr8(vcpu, new_value);
2635
		break;
2636 2637 2638 2639 2640 2641
	default:
		WARN(1, "unhandled CR%d write trap", cr);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

2642
	return kvm_complete_insn_gp(vcpu, ret);
2643 2644
}

2645
static int dr_interception(struct kvm_vcpu *vcpu)
2646
{
2647
	struct vcpu_svm *svm = to_svm(vcpu);
2648 2649
	int reg, dr;
	unsigned long val;
2650
	int err = 0;
2651

2652
	if (vcpu->guest_debug == 0) {
2653 2654 2655 2656 2657 2658
		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		clr_dr_intercepts(svm);
2659
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2660 2661 2662
		return 1;
	}

2663
	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2664
		return emulate_on_interception(vcpu);
2665 2666 2667

	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2668 2669
	if (dr >= 16) { /* mov to DRn  */
		dr -= 16;
2670
		val = kvm_register_read(vcpu, reg);
2671
		err = kvm_set_dr(vcpu, dr, val);
2672
	} else {
2673
		kvm_get_dr(vcpu, dr, &val);
2674
		kvm_register_write(vcpu, reg, val);
2675 2676
	}

2677
	return kvm_complete_insn_gp(vcpu, err);
2678 2679
}

2680
static int cr8_write_interception(struct kvm_vcpu *vcpu)
2681
{
A
Andre Przywara 已提交
2682
	int r;
A
Avi Kivity 已提交
2683

2684
	u8 cr8_prev = kvm_get_cr8(vcpu);
2685
	/* instruction emulation calls kvm_set_cr8() */
2686 2687
	r = cr_interception(vcpu);
	if (lapic_in_kernel(vcpu))
2688
		return r;
2689
	if (cr8_prev <= kvm_get_cr8(vcpu))
2690
		return r;
2691
	vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
2692 2693 2694
	return 0;
}

2695
static int efer_trap(struct kvm_vcpu *vcpu)
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
{
	struct msr_data msr_info;
	int ret;

	/*
	 * Clear the EFER_SVME bit from EFER. The SVM code always sets this
	 * bit in svm_set_efer(), but __kvm_valid_efer() checks it against
	 * whether the guest has X86_FEATURE_SVM - this avoids a failure if
	 * the guest doesn't have X86_FEATURE_SVM.
	 */
	msr_info.host_initiated = false;
	msr_info.index = MSR_EFER;
2708 2709
	msr_info.data = to_svm(vcpu)->vmcb->control.exit_info_1 & ~EFER_SVME;
	ret = kvm_set_msr_common(vcpu, &msr_info);
2710

2711
	return kvm_complete_insn_gp(vcpu, ret);
2712 2713
}

2714 2715
static int svm_get_msr_feature(struct kvm_msr_entry *msr)
{
2716 2717 2718 2719 2720 2721 2722
	msr->data = 0;

	switch (msr->index) {
	case MSR_F10H_DECFG:
		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
		break;
2723 2724
	case MSR_IA32_PERF_CAPABILITIES:
		return 0;
2725
	default:
2726
		return KVM_MSR_RET_INVALID;
2727 2728 2729
	}

	return 0;
2730 2731
}

2732
static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2733
{
2734 2735
	struct vcpu_svm *svm = to_svm(vcpu);

2736
	switch (msr_info->index) {
2737 2738 2739 2740 2741
	case MSR_AMD64_TSC_RATIO:
		if (!msr_info->host_initiated && !svm->tsc_scaling_enabled)
			return 1;
		msr_info->data = svm->tsc_ratio_msr;
		break;
B
Brian Gerst 已提交
2742
	case MSR_STAR:
2743
		msr_info->data = svm->vmcb01.ptr->save.star;
A
Avi Kivity 已提交
2744
		break;
2745
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2746
	case MSR_LSTAR:
2747
		msr_info->data = svm->vmcb01.ptr->save.lstar;
A
Avi Kivity 已提交
2748 2749
		break;
	case MSR_CSTAR:
2750
		msr_info->data = svm->vmcb01.ptr->save.cstar;
A
Avi Kivity 已提交
2751 2752
		break;
	case MSR_KERNEL_GS_BASE:
2753
		msr_info->data = svm->vmcb01.ptr->save.kernel_gs_base;
A
Avi Kivity 已提交
2754 2755
		break;
	case MSR_SYSCALL_MASK:
2756
		msr_info->data = svm->vmcb01.ptr->save.sfmask;
A
Avi Kivity 已提交
2757 2758 2759
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2760
		msr_info->data = svm->vmcb01.ptr->save.sysenter_cs;
A
Avi Kivity 已提交
2761 2762
		break;
	case MSR_IA32_SYSENTER_EIP:
2763 2764 2765
		msr_info->data = (u32)svm->vmcb01.ptr->save.sysenter_eip;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_eip_hi << 32;
A
Avi Kivity 已提交
2766 2767
		break;
	case MSR_IA32_SYSENTER_ESP:
2768 2769 2770
		msr_info->data = svm->vmcb01.ptr->save.sysenter_esp;
		if (guest_cpuid_is_intel(vcpu))
			msr_info->data |= (u64)svm->sysenter_esp_hi << 32;
A
Avi Kivity 已提交
2771
		break;
P
Paolo Bonzini 已提交
2772 2773 2774
	case MSR_TSC_AUX:
		msr_info->data = svm->tsc_aux;
		break;
J
Joerg Roedel 已提交
2775 2776 2777 2778 2779
	/*
	 * Nobody will change the following 5 values in the VMCB so we can
	 * safely return them on rdmsr. They will always be 0 until LBRV is
	 * implemented.
	 */
2780
	case MSR_IA32_DEBUGCTLMSR:
2781
		msr_info->data = svm->vmcb->save.dbgctl;
2782 2783
		break;
	case MSR_IA32_LASTBRANCHFROMIP:
2784
		msr_info->data = svm->vmcb->save.br_from;
2785 2786
		break;
	case MSR_IA32_LASTBRANCHTOIP:
2787
		msr_info->data = svm->vmcb->save.br_to;
2788 2789
		break;
	case MSR_IA32_LASTINTFROMIP:
2790
		msr_info->data = svm->vmcb->save.last_excp_from;
2791 2792
		break;
	case MSR_IA32_LASTINTTOIP:
2793
		msr_info->data = svm->vmcb->save.last_excp_to;
2794
		break;
A
Alexander Graf 已提交
2795
	case MSR_VM_HSAVE_PA:
2796
		msr_info->data = svm->nested.hsave_msr;
A
Alexander Graf 已提交
2797
		break;
2798
	case MSR_VM_CR:
2799
		msr_info->data = svm->nested.vm_cr_msr;
2800
		break;
2801 2802
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2803
		    !guest_has_spec_ctrl_msr(vcpu))
2804 2805
			return 1;

2806 2807 2808 2809
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			msr_info->data = svm->vmcb->save.spec_ctrl;
		else
			msr_info->data = svm->spec_ctrl;
2810
		break;
2811 2812 2813 2814 2815 2816 2817
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		msr_info->data = svm->virt_spec_ctrl;
		break;
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
	case MSR_F15H_IC_CFG: {

		int family, model;

		family = guest_cpuid_family(vcpu);
		model  = guest_cpuid_model(vcpu);

		if (family < 0 || model < 0)
			return kvm_get_msr_common(vcpu, msr_info);

		msr_info->data = 0;

		if (family == 0x15 &&
		    (model >= 0x2 && model < 0x20))
			msr_info->data = 0x1E;
		}
		break;
2835 2836 2837
	case MSR_F10H_DECFG:
		msr_info->data = svm->msr_decfg;
		break;
A
Avi Kivity 已提交
2838
	default:
2839
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2840 2841 2842 2843
	}
	return 0;
}

2844 2845 2846
static int svm_complete_emulated_msr(struct kvm_vcpu *vcpu, int err)
{
	struct vcpu_svm *svm = to_svm(vcpu);
2847
	if (!err || !sev_es_guest(vcpu->kvm) || WARN_ON_ONCE(!svm->sev_es.ghcb))
2848
		return kvm_complete_insn_gp(vcpu, err);
2849

2850 2851
	ghcb_set_sw_exit_info_1(svm->sev_es.ghcb, 1);
	ghcb_set_sw_exit_info_2(svm->sev_es.ghcb,
2852 2853 2854 2855 2856 2857
				X86_TRAP_GP |
				SVM_EVTINJ_TYPE_EXEPT |
				SVM_EVTINJ_VALID);
	return 1;
}

2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	int svm_dis, chg_mask;

	if (data & ~SVM_VM_CR_VALID_MASK)
		return 1;

	chg_mask = SVM_VM_CR_VALID_MASK;

	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);

	svm->nested.vm_cr_msr &= ~chg_mask;
	svm->nested.vm_cr_msr |= (data & chg_mask);

	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;

	/* check for svm_disable while efer.svme is set */
	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
		return 1;

	return 0;
}

2883
static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
A
Avi Kivity 已提交
2884
{
2885
	struct vcpu_svm *svm = to_svm(vcpu);
2886
	int r;
2887

2888 2889
	u32 ecx = msr->index;
	u64 data = msr->data;
A
Avi Kivity 已提交
2890
	switch (ecx) {
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	case MSR_AMD64_TSC_RATIO:
		if (!msr->host_initiated && !svm->tsc_scaling_enabled)
			return 1;

		if (data & TSC_RATIO_RSVD)
			return 1;

		svm->tsc_ratio_msr = data;

		if (svm->tsc_scaling_enabled && is_guest_mode(vcpu))
			nested_svm_update_tsc_ratio_msr(vcpu);

		break;
P
Paolo Bonzini 已提交
2904 2905 2906 2907
	case MSR_IA32_CR_PAT:
		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
			return 1;
		vcpu->arch.pat = data;
2908 2909 2910
		svm->vmcb01.ptr->save.g_pat = data;
		if (is_guest_mode(vcpu))
			nested_vmcb02_compute_g_pat(svm);
2911
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
P
Paolo Bonzini 已提交
2912
		break;
2913 2914
	case MSR_IA32_SPEC_CTRL:
		if (!msr->host_initiated &&
2915
		    !guest_has_spec_ctrl_msr(vcpu))
2916 2917
			return 1;

2918
		if (kvm_spec_ctrl_test_value(data))
2919 2920
			return 1;

2921 2922 2923 2924
		if (boot_cpu_has(X86_FEATURE_V_SPEC_CTRL))
			svm->vmcb->save.spec_ctrl = data;
		else
			svm->spec_ctrl = data;
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
		 * nested_svm_vmrun_msrpm.
		 * We update the L1 MSR bit as well since it will end up
		 * touching the MSR anyway now.
		 */
2939
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2940
		break;
A
Ashok Raj 已提交
2941 2942
	case MSR_IA32_PRED_CMD:
		if (!msr->host_initiated &&
2943
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2944 2945 2946 2947
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2948
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2949
			return 1;
A
Ashok Raj 已提交
2950 2951 2952 2953
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2954
		set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
A
Ashok Raj 已提交
2955
		break;
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	case MSR_AMD64_VIRT_SPEC_CTRL:
		if (!msr->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
			return 1;

		if (data & ~SPEC_CTRL_SSBD)
			return 1;

		svm->virt_spec_ctrl = data;
		break;
B
Brian Gerst 已提交
2966
	case MSR_STAR:
2967
		svm->vmcb01.ptr->save.star = data;
A
Avi Kivity 已提交
2968
		break;
2969
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2970
	case MSR_LSTAR:
2971
		svm->vmcb01.ptr->save.lstar = data;
A
Avi Kivity 已提交
2972 2973
		break;
	case MSR_CSTAR:
2974
		svm->vmcb01.ptr->save.cstar = data;
A
Avi Kivity 已提交
2975 2976
		break;
	case MSR_KERNEL_GS_BASE:
2977
		svm->vmcb01.ptr->save.kernel_gs_base = data;
A
Avi Kivity 已提交
2978 2979
		break;
	case MSR_SYSCALL_MASK:
2980
		svm->vmcb01.ptr->save.sfmask = data;
A
Avi Kivity 已提交
2981 2982 2983
		break;
#endif
	case MSR_IA32_SYSENTER_CS:
2984
		svm->vmcb01.ptr->save.sysenter_cs = data;
A
Avi Kivity 已提交
2985 2986
		break;
	case MSR_IA32_SYSENTER_EIP:
2987 2988 2989 2990 2991 2992 2993 2994 2995
		svm->vmcb01.ptr->save.sysenter_eip = (u32)data;
		/*
		 * We only intercept the MSR_IA32_SYSENTER_{EIP|ESP} msrs
		 * when we spoof an Intel vendor ID (for cross vendor migration).
		 * In this case we use this intercept to track the high
		 * 32 bit part of these msrs to support Intel's
		 * implementation of SYSENTER/SYSEXIT.
		 */
		svm->sysenter_eip_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
2996 2997
		break;
	case MSR_IA32_SYSENTER_ESP:
2998 2999
		svm->vmcb01.ptr->save.sysenter_esp = (u32)data;
		svm->sysenter_esp_hi = guest_cpuid_is_intel(vcpu) ? (data >> 32) : 0;
A
Avi Kivity 已提交
3000
		break;
P
Paolo Bonzini 已提交
3001 3002
	case MSR_TSC_AUX:
		/*
3003 3004 3005
		 * TSC_AUX is usually changed only during boot and never read
		 * directly.  Intercept TSC_AUX instead of exposing it to the
		 * guest via direct_access_msrs, and switch it via user return.
P
Paolo Bonzini 已提交
3006
		 */
3007
		preempt_disable();
3008
		r = kvm_set_user_return_msr(tsc_aux_uret_slot, data, -1ull);
3009 3010 3011 3012
		preempt_enable();
		if (r)
			return 1;

P
Paolo Bonzini 已提交
3013 3014
		svm->tsc_aux = data;
		break;
3015
	case MSR_IA32_DEBUGCTLMSR:
3016
		if (!lbrv) {
3017 3018
			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
				    __func__, data);
3019 3020 3021 3022 3023 3024
			break;
		}
		if (data & DEBUGCTL_RESERVED_BITS)
			return 1;

		svm->vmcb->save.dbgctl = data;
3025
		vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
3026
		if (data & (1ULL<<0))
3027
			svm_enable_lbrv(vcpu);
3028
		else
3029
			svm_disable_lbrv(vcpu);
3030
		break;
A
Alexander Graf 已提交
3031
	case MSR_VM_HSAVE_PA:
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
		/*
		 * Old kernels did not validate the value written to
		 * MSR_VM_HSAVE_PA.  Allow KVM_SET_MSR to set an invalid
		 * value to allow live migrating buggy or malicious guests
		 * originating from those kernels.
		 */
		if (!msr->host_initiated && !page_address_valid(vcpu, data))
			return 1;

		svm->nested.hsave_msr = data & PAGE_MASK;
3042
		break;
3043
	case MSR_VM_CR:
3044
		return svm_set_vm_cr(vcpu, data);
3045
	case MSR_VM_IGNNE:
3046
		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
3047
		break;
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
	case MSR_F10H_DECFG: {
		struct kvm_msr_entry msr_entry;

		msr_entry.index = msr->index;
		if (svm_get_msr_feature(&msr_entry))
			return 1;

		/* Check the supported bits */
		if (data & ~msr_entry.data)
			return 1;

		/* Don't allow the guest to change a bit, #GP */
		if (!msr->host_initiated && (data ^ msr_entry.data))
			return 1;

		svm->msr_decfg = data;
		break;
	}
A
Avi Kivity 已提交
3066
	default:
3067
		return kvm_set_msr_common(vcpu, msr);
A
Avi Kivity 已提交
3068 3069 3070 3071
	}
	return 0;
}

3072
static int msr_interception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3073
{
3074
	if (to_svm(vcpu)->vmcb->control.exit_info_1)
3075
		return kvm_emulate_wrmsr(vcpu);
A
Avi Kivity 已提交
3076
	else
3077
		return kvm_emulate_rdmsr(vcpu);
A
Avi Kivity 已提交
3078 3079
}

3080
static int interrupt_window_interception(struct kvm_vcpu *vcpu)
3081
{
3082 3083
	kvm_make_request(KVM_REQ_EVENT, vcpu);
	svm_clear_vintr(to_svm(vcpu));
3084 3085 3086 3087 3088 3089

	/*
	 * For AVIC, the only reason to end up here is ExtINTs.
	 * In this case AVIC was temporarily disabled for
	 * requesting the IRQ window and we have to re-enable it.
	 */
3090
	kvm_request_apicv_update(vcpu->kvm, true, APICV_INHIBIT_REASON_IRQWIN);
3091

3092
	++vcpu->stat.irq_window_exits;
3093 3094 3095
	return 1;
}

3096
static int pause_interception(struct kvm_vcpu *vcpu)
3097
{
3098 3099 3100 3101 3102 3103 3104
	bool in_kernel;

	/*
	 * CPL is not made available for an SEV-ES guest, therefore
	 * vcpu->arch.preempted_in_kernel can never be true.  Just
	 * set in_kernel to false as well.
	 */
3105
	in_kernel = !sev_es_guest(vcpu->kvm) && svm_get_cpl(vcpu) == 0;
3106

3107
	if (!kvm_pause_in_guest(vcpu->kvm))
3108 3109
		grow_ple_window(vcpu);

3110
	kvm_vcpu_on_spin(vcpu, in_kernel);
3111
	return kvm_skip_emulated_instruction(vcpu);
3112 3113
}

3114
static int invpcid_interception(struct kvm_vcpu *vcpu)
3115
{
3116
	struct vcpu_svm *svm = to_svm(vcpu);
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
	unsigned long type;
	gva_t gva;

	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/*
	 * For an INVPCID intercept:
	 * EXITINFO1 provides the linear address of the memory operand.
	 * EXITINFO2 provides the contents of the register operand.
	 */
	type = svm->vmcb->control.exit_info_2;
	gva = svm->vmcb->control.exit_info_1;

	return kvm_handle_invpcid(vcpu, type, gva);
}

3136
static int (*const svm_exit_handlers[])(struct kvm_vcpu *vcpu) = {
3137 3138 3139 3140
	[SVM_EXIT_READ_CR0]			= cr_interception,
	[SVM_EXIT_READ_CR3]			= cr_interception,
	[SVM_EXIT_READ_CR4]			= cr_interception,
	[SVM_EXIT_READ_CR8]			= cr_interception,
3141
	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
3142
	[SVM_EXIT_WRITE_CR0]			= cr_interception,
3143 3144
	[SVM_EXIT_WRITE_CR3]			= cr_interception,
	[SVM_EXIT_WRITE_CR4]			= cr_interception,
J
Joerg Roedel 已提交
3145
	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
	[SVM_EXIT_READ_DR0]			= dr_interception,
	[SVM_EXIT_READ_DR1]			= dr_interception,
	[SVM_EXIT_READ_DR2]			= dr_interception,
	[SVM_EXIT_READ_DR3]			= dr_interception,
	[SVM_EXIT_READ_DR4]			= dr_interception,
	[SVM_EXIT_READ_DR5]			= dr_interception,
	[SVM_EXIT_READ_DR6]			= dr_interception,
	[SVM_EXIT_READ_DR7]			= dr_interception,
	[SVM_EXIT_WRITE_DR0]			= dr_interception,
	[SVM_EXIT_WRITE_DR1]			= dr_interception,
	[SVM_EXIT_WRITE_DR2]			= dr_interception,
	[SVM_EXIT_WRITE_DR3]			= dr_interception,
	[SVM_EXIT_WRITE_DR4]			= dr_interception,
	[SVM_EXIT_WRITE_DR5]			= dr_interception,
	[SVM_EXIT_WRITE_DR6]			= dr_interception,
	[SVM_EXIT_WRITE_DR7]			= dr_interception,
J
Jan Kiszka 已提交
3162 3163
	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
3164
	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
J
Joerg Roedel 已提交
3165 3166
	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
3167
	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
3168
	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
J
Joerg Roedel 已提交
3169
	[SVM_EXIT_INTR]				= intr_interception,
3170
	[SVM_EXIT_NMI]				= nmi_interception,
3171
	[SVM_EXIT_SMI]				= smi_interception,
3172
	[SVM_EXIT_VINTR]			= interrupt_window_interception,
3173
	[SVM_EXIT_RDPMC]			= kvm_emulate_rdpmc,
3174
	[SVM_EXIT_CPUID]			= kvm_emulate_cpuid,
3175
	[SVM_EXIT_IRET]                         = iret_interception,
3176
	[SVM_EXIT_INVD]                         = kvm_emulate_invd,
3177
	[SVM_EXIT_PAUSE]			= pause_interception,
3178
	[SVM_EXIT_HLT]				= kvm_emulate_halt,
M
Marcelo Tosatti 已提交
3179
	[SVM_EXIT_INVLPG]			= invlpg_interception,
A
Alexander Graf 已提交
3180
	[SVM_EXIT_INVLPGA]			= invlpga_interception,
J
Joerg Roedel 已提交
3181
	[SVM_EXIT_IOIO]				= io_interception,
A
Avi Kivity 已提交
3182 3183
	[SVM_EXIT_MSR]				= msr_interception,
	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
3184
	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
A
Alexander Graf 已提交
3185
	[SVM_EXIT_VMRUN]			= vmrun_interception,
3186
	[SVM_EXIT_VMMCALL]			= kvm_emulate_hypercall,
3187 3188
	[SVM_EXIT_VMLOAD]			= vmload_interception,
	[SVM_EXIT_VMSAVE]			= vmsave_interception,
3189 3190
	[SVM_EXIT_STGI]				= stgi_interception,
	[SVM_EXIT_CLGI]				= clgi_interception,
3191
	[SVM_EXIT_SKINIT]			= skinit_interception,
3192
	[SVM_EXIT_RDTSCP]			= kvm_handle_invalid_op,
3193 3194 3195
	[SVM_EXIT_WBINVD]                       = kvm_emulate_wbinvd,
	[SVM_EXIT_MONITOR]			= kvm_emulate_monitor,
	[SVM_EXIT_MWAIT]			= kvm_emulate_mwait,
3196
	[SVM_EXIT_XSETBV]			= kvm_emulate_xsetbv,
3197
	[SVM_EXIT_RDPRU]			= kvm_handle_invalid_op,
3198
	[SVM_EXIT_EFER_WRITE_TRAP]		= efer_trap,
3199
	[SVM_EXIT_CR0_WRITE_TRAP]		= cr_trap,
3200
	[SVM_EXIT_CR4_WRITE_TRAP]		= cr_trap,
3201
	[SVM_EXIT_CR8_WRITE_TRAP]		= cr_trap,
3202
	[SVM_EXIT_INVPCID]                      = invpcid_interception,
3203
	[SVM_EXIT_NPF]				= npf_interception,
B
Brijesh Singh 已提交
3204
	[SVM_EXIT_RSM]                          = rsm_interception,
3205 3206
	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
3207
	[SVM_EXIT_VMGEXIT]			= sev_handle_vmgexit,
A
Avi Kivity 已提交
3208 3209
};

3210
static void dump_vmcb(struct kvm_vcpu *vcpu)
3211 3212 3213 3214
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;
	struct vmcb_save_area *save = &svm->vmcb->save;
3215
	struct vmcb_save_area *save01 = &svm->vmcb01.ptr->save;
3216

3217 3218 3219 3220 3221
	if (!dump_invalid_vmcb) {
		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
		return;
	}

3222 3223
	pr_err("VMCB %p, last attempted VMRUN on CPU %d\n",
	       svm->current_vmcb->ptr, vcpu->arch.last_vmentry_cpu);
3224
	pr_err("VMCB Control Area:\n");
3225 3226
	pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
	pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
3227 3228
	pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
	pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
3229
	pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
3230 3231 3232
	pr_err("%-20s%08x %08x\n", "intercepts:",
              control->intercepts[INTERCEPT_WORD3],
	       control->intercepts[INTERCEPT_WORD4]);
3233
	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3234 3235
	pr_err("%-20s%d\n", "pause filter threshold:",
	       control->pause_filter_thresh);
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
	pr_err("%-20s%d\n", "asid:", control->asid);
	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
	pr_err("%-20s%08x\n", "int_state:", control->int_state);
	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3251
	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
3252
	pr_err("%-20s%016llx\n", "ghcb:", control->ghcb_gpa);
3253 3254
	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3255
	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
3256
	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3257 3258 3259
	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
3260
	pr_err("%-20s%016llx\n", "vmsa_pa:", control->vmsa_pa);
3261
	pr_err("VMCB State Save Area:\n");
3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "es:",
	       save->es.selector, save->es.attrib,
	       save->es.limit, save->es.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "cs:",
	       save->cs.selector, save->cs.attrib,
	       save->cs.limit, save->cs.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ss:",
	       save->ss.selector, save->ss.attrib,
	       save->ss.limit, save->ss.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ds:",
	       save->ds.selector, save->ds.attrib,
	       save->ds.limit, save->ds.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "fs:",
3280 3281
	       save01->fs.selector, save01->fs.attrib,
	       save01->fs.limit, save01->fs.base);
3282 3283
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gs:",
3284 3285
	       save01->gs.selector, save01->gs.attrib,
	       save01->gs.limit, save01->gs.base);
3286 3287 3288 3289 3290 3291
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "gdtr:",
	       save->gdtr.selector, save->gdtr.attrib,
	       save->gdtr.limit, save->gdtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "ldtr:",
3292 3293
	       save01->ldtr.selector, save01->ldtr.attrib,
	       save01->ldtr.limit, save01->ldtr.base);
3294 3295 3296 3297 3298 3299
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "idtr:",
	       save->idtr.selector, save->idtr.attrib,
	       save->idtr.limit, save->idtr.base);
	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
	       "tr:",
3300 3301
	       save01->tr.selector, save01->tr.attrib,
	       save01->tr.limit, save01->tr.base);
3302 3303
	pr_err("cpl:            %d                efer:         %016llx\n",
		save->cpl, save->efer);
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr0:", save->cr0, "cr2:", save->cr2);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "cr3:", save->cr3, "cr4:", save->cr4);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "dr6:", save->dr6, "dr7:", save->dr7);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rip:", save->rip, "rflags:", save->rflags);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "rsp:", save->rsp, "rax:", save->rax);
	pr_err("%-15s %016llx %-13s %016llx\n",
3315
	       "star:", save01->star, "lstar:", save01->lstar);
3316
	pr_err("%-15s %016llx %-13s %016llx\n",
3317
	       "cstar:", save01->cstar, "sfmask:", save01->sfmask);
3318
	pr_err("%-15s %016llx %-13s %016llx\n",
3319 3320
	       "kernel_gs_base:", save01->kernel_gs_base,
	       "sysenter_cs:", save01->sysenter_cs);
3321
	pr_err("%-15s %016llx %-13s %016llx\n",
3322 3323
	       "sysenter_esp:", save01->sysenter_esp,
	       "sysenter_eip:", save01->sysenter_eip);
3324 3325 3326 3327 3328 3329 3330
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "br_from:", save->br_from, "br_to:", save->br_to);
	pr_err("%-15s %016llx %-13s %016llx\n",
	       "excp_from:", save->last_excp_from,
	       "excp_to:", save->last_excp_to);
3331 3332
}

3333
static bool svm_check_exit_valid(struct kvm_vcpu *vcpu, u64 exit_code)
3334
{
3335 3336 3337
	return (exit_code < ARRAY_SIZE(svm_exit_handlers) &&
		svm_exit_handlers[exit_code]);
}
3338

3339 3340
static int svm_handle_invalid_exit(struct kvm_vcpu *vcpu, u64 exit_code)
{
3341 3342 3343 3344 3345 3346 3347
	vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%llx\n", exit_code);
	dump_vmcb(vcpu);
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
	vcpu->run->internal.ndata = 2;
	vcpu->run->internal.data[0] = exit_code;
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
3348
	return 0;
3349 3350
}

3351
int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code)
3352
{
3353 3354
	if (!svm_check_exit_valid(vcpu, exit_code))
		return svm_handle_invalid_exit(vcpu, exit_code);
3355 3356 3357

#ifdef CONFIG_RETPOLINE
	if (exit_code == SVM_EXIT_MSR)
3358
		return msr_interception(vcpu);
3359
	else if (exit_code == SVM_EXIT_VINTR)
3360
		return interrupt_window_interception(vcpu);
3361
	else if (exit_code == SVM_EXIT_INTR)
3362
		return intr_interception(vcpu);
3363
	else if (exit_code == SVM_EXIT_HLT)
3364
		return kvm_emulate_halt(vcpu);
3365
	else if (exit_code == SVM_EXIT_NPF)
3366
		return npf_interception(vcpu);
3367
#endif
3368
	return svm_exit_handlers[exit_code](vcpu);
3369 3370
}

3371 3372
static void svm_get_exit_info(struct kvm_vcpu *vcpu, u32 *reason,
			      u64 *info1, u64 *info2,
3373
			      u32 *intr_info, u32 *error_code)
3374 3375 3376
{
	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;

3377
	*reason = control->exit_code;
3378 3379
	*info1 = control->exit_info_1;
	*info2 = control->exit_info_2;
3380 3381 3382 3383 3384 3385
	*intr_info = control->exit_int_info;
	if ((*intr_info & SVM_EXITINTINFO_VALID) &&
	    (*intr_info & SVM_EXITINTINFO_VALID_ERR))
		*error_code = control->exit_int_info_err;
	else
		*error_code = 0;
3386 3387
}

3388
static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
A
Avi Kivity 已提交
3389
{
3390
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3391
	struct kvm_run *kvm_run = vcpu->run;
3392
	u32 exit_code = svm->vmcb->control.exit_code;
A
Avi Kivity 已提交
3393

3394
	trace_kvm_exit(vcpu, KVM_ISA_SVM);
3395

3396 3397 3398 3399 3400 3401 3402
	/* SEV-ES guests must use the CR write traps to track CR registers. */
	if (!sev_es_guest(vcpu->kvm)) {
		if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
			vcpu->arch.cr0 = svm->vmcb->save.cr0;
		if (npt_enabled)
			vcpu->arch.cr3 = svm->vmcb->save.cr3;
	}
3403

3404
	if (is_guest_mode(vcpu)) {
3405 3406
		int vmexit;

3407
		trace_kvm_nested_vmexit(vcpu, KVM_ISA_SVM);
3408

3409 3410 3411 3412 3413 3414
		vmexit = nested_svm_exit_special(svm);

		if (vmexit == NESTED_EXIT_CONTINUE)
			vmexit = nested_svm_exit_handled(svm);

		if (vmexit == NESTED_EXIT_DONE)
3415 3416 3417
			return 1;
	}

3418 3419 3420 3421
	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		kvm_run->fail_entry.hardware_entry_failure_reason
			= svm->vmcb->control.exit_code;
3422
		kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
3423
		dump_vmcb(vcpu);
3424 3425 3426
		return 0;
	}

3427
	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
3428
	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
3429 3430
	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
3431
		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
A
Avi Kivity 已提交
3432
		       "exit_code 0x%x\n",
3433
		       __func__, svm->vmcb->control.exit_int_info,
A
Avi Kivity 已提交
3434 3435
		       exit_code);

3436
	if (exit_fastpath != EXIT_FASTPATH_NONE)
3437
		return 1;
3438

3439
	return svm_invoke_exit_handler(vcpu, exit_code);
A
Avi Kivity 已提交
3440 3441 3442 3443
}

static void reload_tss(struct kvm_vcpu *vcpu)
{
3444
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
A
Avi Kivity 已提交
3445

3446
	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
A
Avi Kivity 已提交
3447 3448 3449
	load_TR_desc();
}

3450
static void pre_svm_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3451
{
3452 3453
	struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
	struct vcpu_svm *svm = to_svm(vcpu);
A
Avi Kivity 已提交
3454

3455
	/*
3456 3457 3458 3459
	 * If the previous vmrun of the vmcb occurred on a different physical
	 * cpu, then mark the vmcb dirty and assign a new asid.  Hardware's
	 * vmcb clean bits are per logical CPU, as are KVM's asid assignments.
	 */
3460
	if (unlikely(svm->current_vmcb->cpu != vcpu->cpu)) {
3461
		svm->current_vmcb->asid_generation = 0;
3462
		vmcb_mark_all_dirty(svm->vmcb);
3463
		svm->current_vmcb->cpu = vcpu->cpu;
3464 3465
        }

3466 3467
	if (sev_guest(vcpu->kvm))
		return pre_sev_run(svm, vcpu->cpu);
3468

3469
	/* FIXME: handle wraparound of asid_generation */
3470
	if (svm->current_vmcb->asid_generation != sd->asid_generation)
3471
		new_asid(svm, sd);
A
Avi Kivity 已提交
3472 3473
}

3474 3475 3476 3477 3478 3479
static void svm_inject_nmi(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
	vcpu->arch.hflags |= HF_NMI_MASK;
3480
	if (!sev_es_guest(vcpu->kvm))
3481
		svm_set_intercept(svm, INTERCEPT_IRET);
3482 3483
	++vcpu->stat.nmi_injections;
}
A
Avi Kivity 已提交
3484

3485
static void svm_set_irq(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
3486 3487 3488
{
	struct vcpu_svm *svm = to_svm(vcpu);

3489
	BUG_ON(!(gif_set(svm)));
3490

3491 3492 3493
	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
	++vcpu->stat.irq_injections;

3494 3495
	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
E
Eddie Dong 已提交
3496 3497
}

3498
static void svm_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3499 3500 3501
{
	struct vcpu_svm *svm = to_svm(vcpu);

3502 3503 3504 3505 3506 3507 3508
	/*
	 * SEV-ES guests must always keep the CR intercepts cleared. CR
	 * tracking is done using the CR write traps.
	 */
	if (sev_es_guest(vcpu->kvm))
		return;

3509
	if (nested_svm_virtualize_tpr(vcpu))
3510 3511
		return;

3512
	svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
3513

3514
	if (irr == -1)
3515 3516
		return;

3517
	if (tpr >= irr)
3518
		svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
3519
}
3520

3521
bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3522 3523 3524
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3525
	bool ret;
3526

3527
	if (!gif_set(svm))
3528 3529
		return true;

3530 3531 3532 3533
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
		return false;

	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3534
	      (vcpu->arch.hflags & HF_NMI_MASK);
J
Joerg Roedel 已提交
3535 3536

	return ret;
3537 3538
}

3539
static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3540 3541 3542
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3543
		return -EBUSY;
3544

3545 3546
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3547
		return -EBUSY;
3548 3549

	return !svm_nmi_blocked(vcpu);
3550 3551
}

J
Jan Kiszka 已提交
3552 3553
static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
{
3554
	return !!(vcpu->arch.hflags & HF_NMI_MASK);
J
Jan Kiszka 已提交
3555 3556 3557 3558 3559 3560 3561
}

static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (masked) {
3562 3563
		vcpu->arch.hflags |= HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3564
			svm_set_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3565
	} else {
3566 3567
		vcpu->arch.hflags &= ~HF_NMI_MASK;
		if (!sev_es_guest(vcpu->kvm))
3568
			svm_clr_intercept(svm, INTERCEPT_IRET);
J
Jan Kiszka 已提交
3569 3570 3571
	}
}

3572
bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3573 3574 3575
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb *vmcb = svm->vmcb;
3576

3577
	if (!gif_set(svm))
3578
		return true;
3579

M
Marc Orr 已提交
3580
	if (is_guest_mode(vcpu)) {
3581
		/* As long as interrupts are being delivered...  */
P
Paolo Bonzini 已提交
3582
		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3583
		    ? !(svm->vmcb01.ptr->save.rflags & X86_EFLAGS_IF)
3584 3585 3586 3587 3588 3589 3590
		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
			return true;

		/* ... vmexits aren't blocked by the interrupt shadow  */
		if (nested_exit_on_intr(svm))
			return false;
	} else {
M
Marc Orr 已提交
3591
		if (!svm_get_if_flag(vcpu))
3592 3593 3594 3595
			return true;
	}

	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3596 3597
}

3598
static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3599 3600 3601
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
3602
		return -EBUSY;
3603

3604 3605 3606 3607 3608
	/*
	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
	 * e.g. if the IRQ arrived asynchronously after checking nested events.
	 */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3609
		return -EBUSY;
3610 3611

	return !svm_interrupt_blocked(vcpu);
3612 3613
}

3614
static void svm_enable_irq_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3615
{
3616 3617
	struct vcpu_svm *svm = to_svm(vcpu);

J
Joerg Roedel 已提交
3618 3619 3620 3621
	/*
	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
	 * get that intercept, this function will be called again though and
3622 3623 3624
	 * we'll get the vintr intercept. However, if the vGIF feature is
	 * enabled, the STGI interception will not occur. Enable the irq
	 * window under the assumption that the hardware will set the GIF.
J
Joerg Roedel 已提交
3625
	 */
3626
	if (vgif_enabled(svm) || gif_set(svm)) {
3627 3628 3629 3630 3631 3632
		/*
		 * IRQ window is not needed when AVIC is enabled,
		 * unless we have pending ExtINT since it cannot be injected
		 * via AVIC. In such case, we need to temporarily disable AVIC,
		 * and fallback to injecting IRQ via V_IRQ.
		 */
3633
		kvm_request_apicv_update(vcpu->kvm, false, APICV_INHIBIT_REASON_IRQWIN);
3634 3635
		svm_set_vintr(svm);
	}
3636 3637
}

3638
static void svm_enable_nmi_window(struct kvm_vcpu *vcpu)
3639
{
3640
	struct vcpu_svm *svm = to_svm(vcpu);
3641

3642
	if ((vcpu->arch.hflags & (HF_NMI_MASK | HF_IRET_MASK)) == HF_NMI_MASK)
3643
		return; /* IRET will cause a vm exit */
3644

3645 3646
	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
3647
			svm_set_intercept(svm, INTERCEPT_STGI);
3648
		return; /* STGI will cause a vm exit */
3649
	}
3650

J
Joerg Roedel 已提交
3651 3652 3653 3654
	/*
	 * Something prevents NMI from been injected. Single step over possible
	 * problem (IRET or exception injection or interrupt shadow)
	 */
3655
	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
J
Jan Kiszka 已提交
3656
	svm->nmi_singlestep = true;
3657
	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3658 3659
}

3660 3661 3662 3663 3664
static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	return 0;
}

3665 3666 3667 3668 3669
static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
	return 0;
}

3670
void svm_flush_tlb(struct kvm_vcpu *vcpu)
3671
{
3672 3673
	struct vcpu_svm *svm = to_svm(vcpu);

3674 3675 3676 3677 3678 3679 3680
	/*
	 * Flush only the current ASID even if the TLB flush was invoked via
	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
	 * unconditionally does a TLB flush on both nested VM-Enter and nested
	 * VM-Exit (via kvm_mmu_reset_context()).
	 */
3681 3682 3683
	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
	else
3684
		svm->current_vmcb->asid_generation--;
3685 3686
}

3687 3688 3689 3690 3691 3692 3693
static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	invlpga(gva, svm->vmcb->control.asid);
}

3694 3695 3696 3697
static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

3698
	if (nested_svm_virtualize_tpr(vcpu))
3699 3700
		return;

3701
	if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
3702
		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3703
		kvm_set_cr8(vcpu, cr8);
3704 3705 3706
	}
}

3707 3708 3709 3710 3711
static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	u64 cr8;

3712
	if (nested_svm_virtualize_tpr(vcpu) ||
3713
	    kvm_vcpu_apicv_active(vcpu))
3714 3715
		return;

3716 3717 3718 3719 3720
	cr8 = kvm_get_cr8(vcpu);
	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
}

3721
static void svm_complete_interrupts(struct kvm_vcpu *vcpu)
3722
{
3723
	struct vcpu_svm *svm = to_svm(vcpu);
3724 3725 3726
	u8 vector;
	int type;
	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3727 3728 3729
	unsigned int3_injected = svm->int3_injected;

	svm->int3_injected = 0;
3730

3731 3732 3733 3734
	/*
	 * If we've made progress since setting HF_IRET_MASK, we've
	 * executed an IRET and can allow NMI injection.
	 */
3735 3736 3737 3738 3739
	if ((vcpu->arch.hflags & HF_IRET_MASK) &&
	    (sev_es_guest(vcpu->kvm) ||
	     kvm_rip_read(vcpu) != svm->nmi_iret_rip)) {
		vcpu->arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3740
	}
3741

3742 3743 3744
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
3745 3746 3747 3748

	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
		return;

3749
	kvm_make_request(KVM_REQ_EVENT, vcpu);
3750

3751 3752 3753 3754 3755
	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;

	switch (type) {
	case SVM_EXITINTINFO_TYPE_NMI:
3756
		vcpu->arch.nmi_injected = true;
3757 3758
		break;
	case SVM_EXITINTINFO_TYPE_EXEPT:
3759 3760 3761 3762 3763 3764
		/*
		 * Never re-inject a #VC exception.
		 */
		if (vector == X86_TRAP_VC)
			break;

3765 3766 3767 3768 3769 3770 3771
		/*
		 * In case of software exceptions, do not reinject the vector,
		 * but re-execute the instruction instead. Rewind RIP first
		 * if we emulated INT3 before.
		 */
		if (kvm_exception_is_soft(vector)) {
			if (vector == BP_VECTOR && int3_injected &&
3772 3773 3774
			    kvm_is_linear_rip(vcpu, svm->int3_rip))
				kvm_rip_write(vcpu,
					      kvm_rip_read(vcpu) - int3_injected);
3775
			break;
3776
		}
3777 3778
		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
			u32 err = svm->vmcb->control.exit_int_info_err;
3779
			kvm_requeue_exception_e(vcpu, vector, err);
3780 3781

		} else
3782
			kvm_requeue_exception(vcpu, vector);
3783 3784
		break;
	case SVM_EXITINTINFO_TYPE_INTR:
3785
		kvm_queue_interrupt(vcpu, vector, false);
3786 3787 3788 3789 3790 3791
		break;
	default:
		break;
	}
}

A
Avi Kivity 已提交
3792 3793 3794 3795 3796 3797 3798 3799
static void svm_cancel_injection(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);
	struct vmcb_control_area *control = &svm->vmcb->control;

	control->exit_int_info = control->event_inj;
	control->exit_int_info_err = control->event_inj_err;
	control->event_inj = 0;
3800
	svm_complete_interrupts(vcpu);
A
Avi Kivity 已提交
3801 3802
}

3803
static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3804
{
3805
	if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3806 3807 3808 3809 3810 3811
	    to_svm(vcpu)->vmcb->control.exit_info_1)
		return handle_fastpath_set_msr_irqoff(vcpu);

	return EXIT_FASTPATH_NONE;
}

3812
static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu)
3813
{
3814
	struct vcpu_svm *svm = to_svm(vcpu);
3815
	unsigned long vmcb_pa = svm->current_vmcb->pa;
3816

3817
	kvm_guest_enter_irqoff();
3818

3819
	if (sev_es_guest(vcpu->kvm)) {
3820
		__svm_sev_es_vcpu_run(vmcb_pa);
3821
	} else {
3822 3823
		struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);

3824 3825 3826 3827 3828 3829
		/*
		 * Use a single vmcb (vmcb01 because it's always valid) for
		 * context switching guest state via VMLOAD/VMSAVE, that way
		 * the state doesn't need to be copied between vmcb01 and
		 * vmcb02 when switching vmcbs for nested virtualization.
		 */
3830
		vmload(svm->vmcb01.pa);
3831
		__svm_vcpu_run(vmcb_pa, (unsigned long *)&vcpu->arch.regs);
3832
		vmsave(svm->vmcb01.pa);
3833

3834
		vmload(__sme_page_pa(sd->save_area));
3835
	}
3836

3837
	kvm_guest_exit_irqoff();
3838 3839
}

3840
static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
3841
{
3842
	struct vcpu_svm *svm = to_svm(vcpu);
3843

3844 3845
	trace_kvm_entry(vcpu);

3846 3847 3848 3849
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];

3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
	/*
	 * Disable singlestep if we're injecting an interrupt/exception.
	 * We don't want our modified rflags to be pushed on the stack where
	 * we might not be able to easily reset them if we disabled NMI
	 * singlestep later.
	 */
	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
		/*
		 * Event injection happens before external interrupts cause a
		 * vmexit and interrupts are disabled here, so smp_send_reschedule
		 * is enough to force an immediate vmexit.
		 */
		disable_nmi_singlestep(svm);
		smp_send_reschedule(vcpu->cpu);
	}

3866
	pre_svm_run(vcpu);
A
Avi Kivity 已提交
3867

3868 3869
	sync_lapic_to_cr8(vcpu);

C
Cathy Avery 已提交
3870 3871 3872 3873
	if (unlikely(svm->asid != svm->vmcb->control.asid)) {
		svm->vmcb->control.asid = svm->asid;
		vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
	}
3874
	svm->vmcb->save.cr2 = vcpu->arch.cr2;
A
Avi Kivity 已提交
3875

3876 3877
	svm_hv_update_vp_id(svm->vmcb, vcpu);

3878 3879 3880 3881
	/*
	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
	 * of a #DB.
	 */
3882
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3883 3884
		svm_set_dr6(svm, vcpu->arch.dr6);
	else
3885
		svm_set_dr6(svm, DR6_ACTIVE_LOW);
3886

3887
	clgi();
3888
	kvm_load_guest_xsave_state(vcpu);
3889

3890
	kvm_wait_lapic_expire(vcpu);
3891

3892 3893 3894 3895 3896 3897
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
3898 3899
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3900

3901
	svm_vcpu_enter_exit(vcpu);
3902

3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
3918 3919
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL) &&
	    unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3920
		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3921

3922
	if (!sev_es_guest(vcpu->kvm))
3923
		reload_tss(vcpu);
A
Avi Kivity 已提交
3924

3925 3926
	if (!static_cpu_has(X86_FEATURE_V_SPEC_CTRL))
		x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3927

3928
	if (!sev_es_guest(vcpu->kvm)) {
3929 3930 3931 3932 3933
		vcpu->arch.cr2 = svm->vmcb->save.cr2;
		vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
		vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
		vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
	}
3934

3935
	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3936
		kvm_before_interrupt(vcpu);
3937

3938
	kvm_load_host_xsave_state(vcpu);
3939 3940 3941 3942 3943
	stgi();

	/* Any pending NMI will happen here */

	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3944
		kvm_after_interrupt(vcpu);
3945

3946 3947
	sync_cr8_to_lapic(vcpu);

3948
	svm->next_rip = 0;
3949
	if (is_guest_mode(vcpu)) {
3950
		nested_sync_control_from_vmcb02(svm);
3951 3952 3953 3954 3955 3956

		/* Track VMRUNs that have made past consistency checking */
		if (svm->nested.nested_run_pending &&
		    svm->vmcb->control.exit_code != SVM_EXIT_ERR)
                        ++vcpu->stat.nested_run;

3957 3958
		svm->nested.nested_run_pending = 0;
	}
3959

3960
	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3961
	vmcb_mark_all_clean(svm->vmcb);
3962

G
Gleb Natapov 已提交
3963 3964
	/* if exit due to PF check for async PF */
	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3965
		vcpu->arch.apf.host_apf_flags =
3966
			kvm_read_and_reset_apf_flags();
G
Gleb Natapov 已提交
3967

3968 3969
	if (npt_enabled)
		kvm_register_clear_available(vcpu, VCPU_EXREG_PDPTR);
3970 3971 3972 3973 3974 3975 3976

	/*
	 * We need to handle MC intercepts here before the vcpu has a chance to
	 * change the physical cpu
	 */
	if (unlikely(svm->vmcb->control.exit_code ==
		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3977
		svm_handle_mce(vcpu);
3978

3979
	svm_complete_interrupts(vcpu);
3980 3981 3982 3983 3984

	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	return svm_exit_handlers_fastpath(vcpu);
A
Avi Kivity 已提交
3985 3986
}

3987
static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3988
			     int root_level)
A
Avi Kivity 已提交
3989
{
3990
	struct vcpu_svm *svm = to_svm(vcpu);
3991
	unsigned long cr3;
3992

3993
	if (npt_enabled) {
3994
		svm->vmcb->control.nested_cr3 = __sme_set(root_hpa);
3995
		vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
3996

3997 3998
		hv_track_root_tdp(vcpu, root_hpa);

3999
		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
4000 4001 4002
		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			return;
		cr3 = vcpu->arch.cr3;
4003
	} else if (vcpu->arch.mmu->shadow_root_level >= PT64_ROOT_4LEVEL) {
4004
		cr3 = __sme_set(root_hpa) | kvm_get_active_pcid(vcpu);
4005 4006 4007 4008
	} else {
		/* PCID in the guest should be impossible with a 32-bit MMU. */
		WARN_ON_ONCE(kvm_get_active_pcid(vcpu));
		cr3 = root_hpa;
4009
	}
4010

4011
	svm->vmcb->save.cr3 = cr3;
4012
	vmcb_mark_dirty(svm->vmcb, VMCB_CR);
4013 4014
}

A
Avi Kivity 已提交
4015 4016
static int is_disabled(void)
{
4017 4018 4019 4020 4021 4022
	u64 vm_cr;

	rdmsrl(MSR_VM_CR, vm_cr);
	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
		return 1;

A
Avi Kivity 已提交
4023 4024 4025
	return 0;
}

I
Ingo Molnar 已提交
4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
static void
svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xd9;
}

4037
static int __init svm_check_processor_compat(void)
Y
Yang, Sheng 已提交
4038
{
4039
	return 0;
Y
Yang, Sheng 已提交
4040 4041
}

4042 4043 4044 4045 4046
static bool svm_cpu_has_accelerated_tpr(void)
{
	return false;
}

4047 4048 4049 4050 4051
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool svm_has_emulated_msr(struct kvm *kvm, u32 index)
4052
{
4053 4054
	switch (index) {
	case MSR_IA32_MCG_EXT_CTL:
4055
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
4056
		return false;
4057 4058 4059 4060 4061
	case MSR_IA32_SMBASE:
		/* SEV-ES guests do not support SMM, so report false */
		if (kvm && sev_es_guest(kvm))
			return false;
		break;
4062 4063 4064 4065
	default:
		break;
	}

4066 4067 4068
	return true;
}

4069 4070 4071 4072 4073
static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
{
	return 0;
}

4074
static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
4075
{
4076
	struct vcpu_svm *svm = to_svm(vcpu);
4077
	struct kvm_cpuid_entry2 *best;
4078

4079
	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4080
				    boot_cpu_has(X86_FEATURE_XSAVE) &&
4081 4082
				    boot_cpu_has(X86_FEATURE_XSAVES);

4083
	/* Update nrips enabled cache */
4084
	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
4085
			     guest_cpuid_has(vcpu, X86_FEATURE_NRIPS);
4086

4087 4088
	svm->tsc_scaling_enabled = tsc_scaling && guest_cpuid_has(vcpu, X86_FEATURE_TSCRATEMSR);

4089
	svm_recalc_instruction_intercepts(vcpu, svm);
4090

4091 4092 4093 4094
	/* For sev guests, the memory encryption bit is not reserved in CR3.  */
	if (sev_guest(vcpu->kvm)) {
		best = kvm_find_cpuid_entry(vcpu, 0x8000001F, 0);
		if (best)
4095
			vcpu->arch.reserved_gpa_bits &= ~(1UL << (best->ebx & 0x3f));
4096 4097
	}

4098 4099 4100 4101 4102 4103 4104 4105
	if (kvm_vcpu_apicv_active(vcpu)) {
		/*
		 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
		 * is exposed to the guest, disable AVIC.
		 */
		if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_X2APIC);
4106

4107 4108 4109 4110 4111 4112 4113 4114
		/*
		 * Currently, AVIC does not work with nested virtualization.
		 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
		 */
		if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
			kvm_request_apicv_update(vcpu->kvm, false,
						 APICV_INHIBIT_REASON_NESTED);
	}
4115
	init_vmcb_after_set_cpuid(vcpu);
4116 4117
}

4118 4119 4120 4121 4122
static bool svm_has_wbinvd_exit(void)
{
	return true;
}

4123
#define PRE_EX(exit)  { .exit_code = (exit), \
4124
			.stage = X86_ICPT_PRE_EXCEPT, }
4125
#define POST_EX(exit) { .exit_code = (exit), \
4126
			.stage = X86_ICPT_POST_EXCEPT, }
4127
#define POST_MEM(exit) { .exit_code = (exit), \
4128
			.stage = X86_ICPT_POST_MEMACCESS, }
4129

4130
static const struct __x86_intercept {
4131 4132 4133 4134 4135 4136 4137 4138
	u32 exit_code;
	enum x86_intercept_stage stage;
} x86_intercept_map[] = {
	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
4139 4140
	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
4141 4142 4143 4144 4145 4146 4147 4148
	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
4149 4150 4151 4152 4153 4154 4155 4156
	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
4157 4158 4159
	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
4160 4161 4162 4163 4164 4165 4166 4167 4168
	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
4169 4170 4171 4172 4173 4174 4175
	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
4176 4177 4178 4179
	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
4180
	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
4181 4182
};

4183
#undef PRE_EX
4184
#undef POST_EX
4185
#undef POST_MEM
4186

4187 4188
static int svm_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
4189 4190
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
4191
{
4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
	struct vcpu_svm *svm = to_svm(vcpu);
	int vmexit, ret = X86EMUL_CONTINUE;
	struct __x86_intercept icpt_info;
	struct vmcb *vmcb = svm->vmcb;

	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
		goto out;

	icpt_info = x86_intercept_map[info->intercept];

4202
	if (stage != icpt_info.stage)
4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215
		goto out;

	switch (icpt_info.exit_code) {
	case SVM_EXIT_READ_CR0:
		if (info->intercept == x86_intercept_cr_read)
			icpt_info.exit_code += info->modrm_reg;
		break;
	case SVM_EXIT_WRITE_CR0: {
		unsigned long cr0, val;

		if (info->intercept == x86_intercept_cr_write)
			icpt_info.exit_code += info->modrm_reg;

4216 4217
		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
		    info->intercept == x86_intercept_clts)
4218 4219
			break;

4220 4221
		if (!(vmcb_is_intercept(&svm->nested.ctl,
					INTERCEPT_SELECTIVE_CR0)))
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
			break;

		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;

		if (info->intercept == x86_intercept_lmsw) {
			cr0 &= 0xfUL;
			val &= 0xfUL;
			/* lmsw can't clear PE - catch this here */
			if (cr0 & X86_CR0_PE)
				val |= X86_CR0_PE;
		}

		if (cr0 ^ val)
			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;

		break;
	}
4240 4241 4242 4243
	case SVM_EXIT_READ_DR0:
	case SVM_EXIT_WRITE_DR0:
		icpt_info.exit_code += info->modrm_reg;
		break;
4244 4245 4246 4247 4248 4249
	case SVM_EXIT_MSR:
		if (info->intercept == x86_intercept_wrmsr)
			vmcb->control.exit_info_1 = 1;
		else
			vmcb->control.exit_info_1 = 0;
		break;
4250 4251 4252 4253 4254 4255 4256
	case SVM_EXIT_PAUSE:
		/*
		 * We get this for NOP only, but pause
		 * is rep not, check this here
		 */
		if (info->rep_prefix != REPE_PREFIX)
			goto out;
4257
		break;
4258 4259 4260 4261 4262 4263
	case SVM_EXIT_IOIO: {
		u64 exit_info;
		u32 bytes;

		if (info->intercept == x86_intercept_in ||
		    info->intercept == x86_intercept_ins) {
4264 4265
			exit_info = ((info->src_val & 0xffff) << 16) |
				SVM_IOIO_TYPE_MASK;
4266
			bytes = info->dst_bytes;
4267
		} else {
4268
			exit_info = (info->dst_val & 0xffff) << 16;
4269
			bytes = info->src_bytes;
4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289
		}

		if (info->intercept == x86_intercept_outs ||
		    info->intercept == x86_intercept_ins)
			exit_info |= SVM_IOIO_STR_MASK;

		if (info->rep_prefix)
			exit_info |= SVM_IOIO_REP_MASK;

		bytes = min(bytes, 4u);

		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;

		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);

		vmcb->control.exit_info_1 = exit_info;
		vmcb->control.exit_info_2 = info->next_rip;

		break;
	}
4290 4291 4292 4293
	default:
		break;
	}

4294 4295 4296
	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
	if (static_cpu_has(X86_FEATURE_NRIPS))
		vmcb->control.next_rip  = info->next_rip;
4297 4298 4299 4300 4301 4302 4303 4304
	vmcb->control.exit_code = icpt_info.exit_code;
	vmexit = nested_svm_exit_handled(svm);

	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
					   : X86EMUL_CONTINUE;

out:
	return ret;
4305 4306
}

4307
static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
4308 4309 4310
{
}

4311 4312
static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
{
4313
	if (!kvm_pause_in_guest(vcpu->kvm))
4314
		shrink_ple_window(vcpu);
4315 4316
}

4317 4318 4319 4320 4321 4322
static void svm_setup_mce(struct kvm_vcpu *vcpu)
{
	/* [63:9] are reserved. */
	vcpu->arch.mcg_cap &= 0x1ff;
}

4323
bool svm_smi_blocked(struct kvm_vcpu *vcpu)
4324
{
4325 4326 4327 4328
	struct vcpu_svm *svm = to_svm(vcpu);

	/* Per APM Vol.2 15.22.2 "Response to SMI" */
	if (!gif_set(svm))
4329 4330 4331 4332 4333
		return true;

	return is_smm(vcpu);
}

4334
static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4335 4336 4337
{
	struct vcpu_svm *svm = to_svm(vcpu);
	if (svm->nested.nested_run_pending)
4338
		return -EBUSY;
4339

4340 4341
	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
4342
		return -EBUSY;
4343

4344
	return !svm_smi_blocked(vcpu);
4345 4346
}

4347
static int svm_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
4348
{
4349
	struct vcpu_svm *svm = to_svm(vcpu);
4350
	struct kvm_host_map map_save;
4351 4352
	int ret;

4353 4354
	if (!is_guest_mode(vcpu))
		return 0;
4355

4356 4357 4358 4359
	/* FED8h - SVM Guest */
	put_smstate(u64, smstate, 0x7ed8, 1);
	/* FEE0h - SVM Guest VMCB Physical Address */
	put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
4360

4361 4362 4363
	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
4364

4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
	ret = nested_svm_vmexit(svm);
	if (ret)
		return ret;

	/*
	 * KVM uses VMCB01 to store L1 host state while L2 runs but
	 * VMCB01 is going to be used during SMM and thus the state will
	 * be lost. Temporary save non-VMLOAD/VMSAVE state to the host save
	 * area pointed to by MSR_VM_HSAVE_PA. APM guarantees that the
	 * format of the area is identical to guest save area offsetted
	 * by 0x400 (matches the offset of 'struct vmcb_save_area'
	 * within 'struct vmcb'). Note: HSAVE area may also be used by
	 * L1 hypervisor to save additional host context (e.g. KVM does
	 * that, see svm_prepare_guest_switch()) which must be
	 * preserved.
	 */
	if (kvm_vcpu_map(vcpu, gpa_to_gfn(svm->nested.hsave_msr),
			 &map_save) == -EINVAL)
		return 1;
4384

4385
	BUILD_BUG_ON(offsetof(struct vmcb, save) != 0x400);
4386

4387 4388
	svm_copy_vmrun_state(map_save.hva + 0x400,
			     &svm->vmcb01.ptr->save);
4389

4390
	kvm_vcpu_unmap(vcpu, &map_save, true);
4391 4392 4393
	return 0;
}

4394
static int svm_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
4395
{
4396
	struct vcpu_svm *svm = to_svm(vcpu);
4397
	struct kvm_host_map map, map_save;
4398 4399 4400
	u64 saved_efer, vmcb12_gpa;
	struct vmcb *vmcb12;
	int ret;
4401

4402 4403
	if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
		return 0;
4404

4405 4406 4407
	/* Non-zero if SMI arrived while vCPU was in guest mode. */
	if (!GET_SMSTATE(u64, smstate, 0x7ed8))
		return 0;
4408

4409 4410
	if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
		return 1;
4411

4412 4413 4414
	saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
	if (!(saved_efer & EFER_SVME))
		return 1;
4415

4416 4417 4418
	vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
	if (kvm_vcpu_map(vcpu, gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
		return 1;
4419

4420 4421 4422
	ret = 1;
	if (kvm_vcpu_map(vcpu, gpa_to_gfn(svm->nested.hsave_msr), &map_save) == -EINVAL)
		goto unmap_map;
4423

4424 4425
	if (svm_allocate_nested(svm))
		goto unmap_save;
4426

4427 4428 4429 4430
	/*
	 * Restore L1 host state from L1 HSAVE area as VMCB01 was
	 * used during SMM (see svm_enter_smm())
	 */
4431

4432
	svm_copy_vmrun_state(&svm->vmcb01.ptr->save, map_save.hva + 0x400);
4433

4434 4435 4436
	/*
	 * Enter the nested guest now
	 */
4437

4438 4439 4440 4441 4442 4443 4444 4445
	vmcb12 = map.hva;
	nested_load_control_from_vmcb12(svm, &vmcb12->control);
	ret = enter_svm_guest_mode(vcpu, vmcb12_gpa, vmcb12, false);

unmap_save:
	kvm_vcpu_unmap(vcpu, &map_save, true);
unmap_map:
	kvm_vcpu_unmap(vcpu, &map, true);
4446
	return ret;
4447 4448
}

4449
static void svm_enable_smi_window(struct kvm_vcpu *vcpu)
4450 4451 4452 4453 4454
{
	struct vcpu_svm *svm = to_svm(vcpu);

	if (!gif_set(svm)) {
		if (vgif_enabled(svm))
4455
			svm_set_intercept(svm, INTERCEPT_STGI);
4456
		/* STGI will cause a vm exit */
4457 4458
	} else {
		/* We must be in SMM; RSM will cause a vmexit anyway.  */
4459 4460 4461
	}
}

4462
static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
4463
{
4464 4465
	bool smep, smap, is_user;
	unsigned long cr4;
4466

4467 4468 4469 4470 4471 4472
	/*
	 * When the guest is an SEV-ES guest, emulation is not possible.
	 */
	if (sev_es_guest(vcpu->kvm))
		return false;

4473
	/*
4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
	 *
	 * Errata:
	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
	 * possible that CPU microcode implementing DecodeAssist will fail
	 * to read bytes of instruction which caused #NPF. In this case,
	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
	 * return 0 instead of the correct guest instruction bytes.
	 *
	 * This happens because CPU microcode reading instruction bytes
	 * uses a special opcode which attempts to read data using CPL=0
I
Ingo Molnar 已提交
4485
	 * privileges. The microcode reads CS:RIP and if it hits a SMAP
4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
	 * fault, it gives up and returns no instruction bytes.
	 *
	 * Detection:
	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
	 * returned 0 in GuestIntrBytes field of the VMCB.
	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
	 * a SMEP fault instead of #NPF).
	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
	 * As most guests enable SMAP if they have also enabled SMEP, use above
	 * logic in order to attempt minimize false-positive of detecting errata
	 * while still preserving all cases semantic correctness.
	 *
	 * Workaround:
	 * To determine what instruction the guest was executing, the hypervisor
	 * will have to decode the instruction at the instruction pointer.
4503 4504 4505 4506 4507 4508 4509 4510 4511 4512
	 *
	 * In non SEV guest, hypervisor will be able to read the guest
	 * memory to decode the instruction pointer when insn_len is zero
	 * so we return true to indicate that decoding is possible.
	 *
	 * But in the SEV guest, the guest memory is encrypted with the
	 * guest specific key and hypervisor will not be able to decode the
	 * instruction pointer so we will not able to workaround it. Lets
	 * print the error and request to kill the guest.
	 */
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
	if (likely(!insn || insn_len))
		return true;

	/*
	 * If RIP is invalid, go ahead with emulation which will cause an
	 * internal error exit.
	 */
	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
		return true;

	cr4 = kvm_read_cr4(vcpu);
	smep = cr4 & X86_CR4_SMEP;
	smap = cr4 & X86_CR4_SMAP;
	is_user = svm_get_cpl(vcpu) == 3;
4527
	if (smap && (!smep || is_user)) {
4528 4529 4530
		if (!sev_guest(vcpu->kvm))
			return true;

4531
		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
4532 4533 4534 4535 4536 4537
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
	}

	return false;
}

4538 4539 4540 4541 4542 4543 4544
static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	struct vcpu_svm *svm = to_svm(vcpu);

	/*
	 * TODO: Last condition latch INIT signals on vCPU when
	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
4545 4546 4547
	 * To properly emulate the INIT intercept,
	 * svm_check_nested_events() should call nested_svm_vmexit()
	 * if an INIT signal is pending.
4548 4549
	 */
	return !gif_set(svm) ||
4550
		   (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
4551 4552
}

4553 4554 4555 4556 4557 4558 4559 4560
static void svm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
{
	if (!sev_es_guest(vcpu->kvm))
		return kvm_vcpu_deliver_sipi_vector(vcpu, vector);

	sev_vcpu_deliver_sipi_vector(vcpu, vector);
}

4561 4562 4563 4564 4565 4566 4567 4568
static void svm_vm_destroy(struct kvm *kvm)
{
	avic_vm_destroy(kvm);
	sev_vm_destroy(kvm);
}

static int svm_vm_init(struct kvm *kvm)
{
4569 4570 4571
	if (!pause_filter_count || !pause_filter_thresh)
		kvm->arch.pause_in_guest = true;

4572
	if (enable_apicv) {
4573 4574 4575 4576 4577 4578 4579 4580
		int ret = avic_vm_init(kvm);
		if (ret)
			return ret;
	}

	return 0;
}

4581
static struct kvm_x86_ops svm_x86_ops __initdata = {
4582 4583
	.name = "kvm_amd",

4584
	.hardware_unsetup = svm_hardware_teardown,
A
Avi Kivity 已提交
4585 4586
	.hardware_enable = svm_hardware_enable,
	.hardware_disable = svm_hardware_disable,
4587
	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
4588
	.has_emulated_msr = svm_has_emulated_msr,
A
Avi Kivity 已提交
4589 4590 4591

	.vcpu_create = svm_create_vcpu,
	.vcpu_free = svm_free_vcpu,
4592
	.vcpu_reset = svm_vcpu_reset,
A
Avi Kivity 已提交
4593

4594
	.vm_size = sizeof(struct kvm_svm),
4595
	.vm_init = svm_vm_init,
B
Brijesh Singh 已提交
4596
	.vm_destroy = svm_vm_destroy,
4597

4598
	.prepare_guest_switch = svm_prepare_guest_switch,
A
Avi Kivity 已提交
4599 4600
	.vcpu_load = svm_vcpu_load,
	.vcpu_put = svm_vcpu_put,
4601 4602
	.vcpu_blocking = svm_vcpu_blocking,
	.vcpu_unblocking = svm_vcpu_unblocking,
A
Avi Kivity 已提交
4603

4604
	.update_exception_bitmap = svm_update_exception_bitmap,
4605
	.get_msr_feature = svm_get_msr_feature,
A
Avi Kivity 已提交
4606 4607 4608 4609 4610
	.get_msr = svm_get_msr,
	.set_msr = svm_set_msr,
	.get_segment_base = svm_get_segment_base,
	.get_segment = svm_get_segment,
	.set_segment = svm_set_segment,
4611
	.get_cpl = svm_get_cpl,
4612
	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
A
Avi Kivity 已提交
4613
	.set_cr0 = svm_set_cr0,
4614
	.is_valid_cr4 = svm_is_valid_cr4,
A
Avi Kivity 已提交
4615 4616 4617 4618 4619 4620
	.set_cr4 = svm_set_cr4,
	.set_efer = svm_set_efer,
	.get_idt = svm_get_idt,
	.set_idt = svm_set_idt,
	.get_gdt = svm_get_gdt,
	.set_gdt = svm_set_gdt,
4621
	.set_dr7 = svm_set_dr7,
4622
	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
A
Avi Kivity 已提交
4623
	.cache_reg = svm_cache_reg,
A
Avi Kivity 已提交
4624 4625
	.get_rflags = svm_get_rflags,
	.set_rflags = svm_set_rflags,
M
Marc Orr 已提交
4626
	.get_if_flag = svm_get_if_flag,
4627

4628
	.tlb_flush_all = svm_flush_tlb,
4629
	.tlb_flush_current = svm_flush_tlb,
4630
	.tlb_flush_gva = svm_flush_tlb_gva,
4631
	.tlb_flush_guest = svm_flush_tlb,
A
Avi Kivity 已提交
4632 4633

	.run = svm_vcpu_run,
4634
	.handle_exit = handle_exit,
A
Avi Kivity 已提交
4635
	.skip_emulated_instruction = skip_emulated_instruction,
4636
	.update_emulated_instruction = NULL,
4637 4638
	.set_interrupt_shadow = svm_set_interrupt_shadow,
	.get_interrupt_shadow = svm_get_interrupt_shadow,
I
Ingo Molnar 已提交
4639
	.patch_hypercall = svm_patch_hypercall,
E
Eddie Dong 已提交
4640
	.set_irq = svm_set_irq,
4641
	.set_nmi = svm_inject_nmi,
4642
	.queue_exception = svm_queue_exception,
A
Avi Kivity 已提交
4643
	.cancel_injection = svm_cancel_injection,
4644
	.interrupt_allowed = svm_interrupt_allowed,
4645
	.nmi_allowed = svm_nmi_allowed,
J
Jan Kiszka 已提交
4646 4647
	.get_nmi_mask = svm_get_nmi_mask,
	.set_nmi_mask = svm_set_nmi_mask,
4648 4649 4650
	.enable_nmi_window = svm_enable_nmi_window,
	.enable_irq_window = svm_enable_irq_window,
	.update_cr8_intercept = svm_update_cr8_intercept,
4651
	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4652
	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4653
	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4654
	.load_eoi_exitmap = svm_load_eoi_exitmap,
4655 4656
	.hwapic_irr_update = svm_hwapic_irr_update,
	.hwapic_isr_update = svm_hwapic_isr_update,
4657
	.apicv_post_state_restore = avic_post_state_restore,
4658 4659

	.set_tss_addr = svm_set_tss_addr,
4660
	.set_identity_map_addr = svm_set_identity_map_addr,
4661
	.get_mt_mask = svm_get_mt_mask,
4662

4663 4664
	.get_exit_info = svm_get_exit_info,

4665
	.vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
4666

4667
	.has_wbinvd_exit = svm_has_wbinvd_exit,
4668

4669 4670
	.get_l2_tsc_offset = svm_get_l2_tsc_offset,
	.get_l2_tsc_multiplier = svm_get_l2_tsc_multiplier,
4671
	.write_tsc_offset = svm_write_tsc_offset,
4672
	.write_tsc_multiplier = svm_write_tsc_multiplier,
4673

4674
	.load_mmu_pgd = svm_load_mmu_pgd,
4675 4676

	.check_intercept = svm_check_intercept,
4677
	.handle_exit_irqoff = svm_handle_exit_irqoff,
4678

4679 4680
	.request_immediate_exit = __kvm_request_immediate_exit,

4681
	.sched_in = svm_sched_in,
4682 4683

	.pmu_ops = &amd_pmu_ops,
4684 4685
	.nested_ops = &svm_nested_ops,

4686
	.deliver_posted_interrupt = svm_deliver_avic_intr,
4687
	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4688
	.update_pi_irte = svm_update_pi_irte,
4689
	.setup_mce = svm_setup_mce,
4690

4691
	.smi_allowed = svm_smi_allowed,
4692 4693
	.enter_smm = svm_enter_smm,
	.leave_smm = svm_leave_smm,
4694
	.enable_smi_window = svm_enable_smi_window,
B
Brijesh Singh 已提交
4695 4696

	.mem_enc_op = svm_mem_enc_op,
4697 4698
	.mem_enc_reg_region = svm_register_enc_region,
	.mem_enc_unreg_region = svm_unregister_enc_region,
4699

4700
	.vm_copy_enc_context_from = svm_vm_copy_asid_from,
4701
	.vm_move_enc_context_from = svm_vm_migrate_from,
4702

4703
	.can_emulate_instruction = svm_can_emulate_instruction,
4704 4705

	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4706 4707

	.msr_filter_changed = svm_msr_filter_changed,
4708
	.complete_emulated_msr = svm_complete_emulated_msr,
4709 4710

	.vcpu_deliver_sipi_vector = svm_vcpu_deliver_sipi_vector,
A
Avi Kivity 已提交
4711 4712
};

4713 4714 4715 4716 4717 4718 4719
static struct kvm_x86_init_ops svm_init_ops __initdata = {
	.cpu_has_kvm_support = has_svm,
	.disabled_by_bios = is_disabled,
	.hardware_setup = svm_hardware_setup,
	.check_processor_compatibility = svm_check_processor_compat,

	.runtime_ops = &svm_x86_ops,
A
Avi Kivity 已提交
4720 4721 4722 4723
};

static int __init svm_init(void)
{
T
Tom Lendacky 已提交
4724 4725
	__unused_size_checks();

4726
	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4727
			__alignof__(struct vcpu_svm), THIS_MODULE);
A
Avi Kivity 已提交
4728 4729 4730 4731
}

static void __exit svm_exit(void)
{
4732
	kvm_exit();
A
Avi Kivity 已提交
4733 4734 4735 4736
}

module_init(svm_init)
module_exit(svm_exit)