amba-pl011.c 66.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 *  Driver for AMBA serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Copyright 1999 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd.
8
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * This is a generic driver for ARM AMBA-type serial ports.  They
 * have a lot of 16550-like features, but are not register compatible.
 * Note that although they do have CTS, DCD and DSR inputs, they do
 * not have an RI input, nor do they have DTR or RTS outputs.  If
 * required, these have to be supplied via some other means (eg, GPIO)
 * and hooked into this driver.
 */

32

L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46
#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/device.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
47 48
#include <linux/amba/bus.h>
#include <linux/amba/serial.h>
49
#include <linux/clk.h>
50
#include <linux/slab.h>
51 52 53
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/scatterlist.h>
54
#include <linux/delay.h>
55
#include <linux/types.h>
56 57
#include <linux/of.h>
#include <linux/of_device.h>
58
#include <linux/pinctrl/consumer.h>
59
#include <linux/sizes.h>
60
#include <linux/io.h>
61
#include <linux/acpi.h>
L
Linus Torvalds 已提交
62

63 64
#include "amba-pl011.h"

L
Linus Torvalds 已提交
65 66 67 68 69 70 71 72
#define UART_NR			14

#define SERIAL_AMBA_MAJOR	204
#define SERIAL_AMBA_MINOR	64
#define SERIAL_AMBA_NR		UART_NR

#define AMBA_ISR_PASS_LIMIT	256

73 74
#define UART_DR_ERROR		(UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
#define UART_DUMMY_DR_RX	(1 << 16)
L
Linus Torvalds 已提交
75

76 77 78
static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = UART01x_DR,
	[REG_FR] = UART01x_FR,
79 80
	[REG_LCRH_RX] = UART011_LCRH,
	[REG_LCRH_TX] = UART011_LCRH,
81 82 83 84 85 86 87 88 89 90 91
	[REG_IBRD] = UART011_IBRD,
	[REG_FBRD] = UART011_FBRD,
	[REG_CR] = UART011_CR,
	[REG_IFLS] = UART011_IFLS,
	[REG_IMSC] = UART011_IMSC,
	[REG_RIS] = UART011_RIS,
	[REG_MIS] = UART011_MIS,
	[REG_ICR] = UART011_ICR,
	[REG_DMACR] = UART011_DMACR,
};

92 93
/* There is by now at least one vendor with differing details, so handle it */
struct vendor_data {
94
	const u16		*reg_offset;
95
	unsigned int		ifls;
96 97 98 99
	unsigned int		fr_busy;
	unsigned int		fr_dsr;
	unsigned int		fr_cts;
	unsigned int		fr_ri;
100
	bool			access_32b;
101
	bool			oversampling;
102
	bool			dma_threshold;
103
	bool			cts_event_workaround;
104
	bool			always_enabled;
105
	bool			fixed_options;
106

107
	unsigned int (*get_fifosize)(struct amba_device *dev);
108 109
};

110
static unsigned int get_fifosize_arm(struct amba_device *dev)
111
{
112
	return amba_rev(dev) < 3 ? 16 : 32;
113 114
}

115
static struct vendor_data vendor_arm = {
116
	.reg_offset		= pl011_std_offsets,
117
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
118 119 120 121
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
122
	.oversampling		= false,
123
	.dma_threshold		= false,
124
	.cts_event_workaround	= false,
125
	.always_enabled		= false,
126
	.fixed_options		= false,
127
	.get_fifosize		= get_fifosize_arm,
128 129
};

130
static struct vendor_data vendor_sbsa = {
131
	.reg_offset		= pl011_std_offsets,
132 133 134 135
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
136
	.access_32b		= true,
137 138 139 140 141 142 143
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};

144 145 146 147 148
static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = UART01x_DR,
	[REG_ST_DMAWM] = ST_UART011_DMAWM,
	[REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
	[REG_FR] = UART01x_FR,
149 150
	[REG_LCRH_RX] = ST_UART011_LCRH_RX,
	[REG_LCRH_TX] = ST_UART011_LCRH_TX,
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	[REG_IBRD] = UART011_IBRD,
	[REG_FBRD] = UART011_FBRD,
	[REG_CR] = UART011_CR,
	[REG_IFLS] = UART011_IFLS,
	[REG_IMSC] = UART011_IMSC,
	[REG_RIS] = UART011_RIS,
	[REG_MIS] = UART011_MIS,
	[REG_ICR] = UART011_ICR,
	[REG_DMACR] = UART011_DMACR,
	[REG_ST_XFCR] = ST_UART011_XFCR,
	[REG_ST_XON1] = ST_UART011_XON1,
	[REG_ST_XON2] = ST_UART011_XON2,
	[REG_ST_XOFF1] = ST_UART011_XOFF1,
	[REG_ST_XOFF2] = ST_UART011_XOFF2,
	[REG_ST_ITCR] = ST_UART011_ITCR,
	[REG_ST_ITIP] = ST_UART011_ITIP,
	[REG_ST_ABCR] = ST_UART011_ABCR,
	[REG_ST_ABIMSC] = ST_UART011_ABIMSC,
};

171
static unsigned int get_fifosize_st(struct amba_device *dev)
172 173 174 175
{
	return 64;
}

176
static struct vendor_data vendor_st = {
177
	.reg_offset		= pl011_st_offsets,
178
	.ifls			= UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
179 180 181 182
	.fr_busy		= UART01x_FR_BUSY,
	.fr_dsr			= UART01x_FR_DSR,
	.fr_cts			= UART01x_FR_CTS,
	.fr_ri			= UART011_FR_RI,
183
	.oversampling		= true,
184
	.dma_threshold		= true,
185
	.cts_event_workaround	= true,
186
	.always_enabled		= false,
187
	.fixed_options		= false,
188
	.get_fifosize		= get_fifosize_st,
L
Linus Torvalds 已提交
189 190
};

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
	[REG_DR] = ZX_UART011_DR,
	[REG_FR] = ZX_UART011_FR,
	[REG_LCRH_RX] = ZX_UART011_LCRH,
	[REG_LCRH_TX] = ZX_UART011_LCRH,
	[REG_IBRD] = ZX_UART011_IBRD,
	[REG_FBRD] = ZX_UART011_FBRD,
	[REG_CR] = ZX_UART011_CR,
	[REG_IFLS] = ZX_UART011_IFLS,
	[REG_IMSC] = ZX_UART011_IMSC,
	[REG_RIS] = ZX_UART011_RIS,
	[REG_MIS] = ZX_UART011_MIS,
	[REG_ICR] = ZX_UART011_ICR,
	[REG_DMACR] = ZX_UART011_DMACR,
};

207 208 209 210 211
static unsigned int get_fifosize_zte(struct amba_device *dev)
{
	return 16;
}

212
static struct vendor_data vendor_zte = {
213 214 215
	.reg_offset		= pl011_zte_offsets,
	.access_32b		= true,
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
216 217 218 219
	.fr_busy		= ZX_UART01x_FR_BUSY,
	.fr_dsr			= ZX_UART01x_FR_DSR,
	.fr_cts			= ZX_UART01x_FR_CTS,
	.fr_ri			= ZX_UART011_FR_RI,
220
	.get_fifosize		= get_fifosize_zte,
221 222
};

223
/* Deals with DMA transactions */
224 225 226 227 228 229 230 231 232 233 234 235 236 237

struct pl011_sgbuf {
	struct scatterlist sg;
	char *buf;
};

struct pl011_dmarx_data {
	struct dma_chan		*chan;
	struct completion	complete;
	bool			use_buf_b;
	struct pl011_sgbuf	sgbuf_a;
	struct pl011_sgbuf	sgbuf_b;
	dma_cookie_t		cookie;
	bool			running;
238 239 240 241 242 243
	struct timer_list	timer;
	unsigned int last_residue;
	unsigned long last_jiffies;
	bool auto_poll_rate;
	unsigned int poll_rate;
	unsigned int poll_timeout;
244 245
};

246 247 248 249 250 251 252
struct pl011_dmatx_data {
	struct dma_chan		*chan;
	struct scatterlist	sg;
	char			*buf;
	bool			queued;
};

253 254 255 256 257
/*
 * We wrap our port structure around the generic uart_port.
 */
struct uart_amba_port {
	struct uart_port	port;
258
	const u16		*reg_offset;
259 260
	struct clk		*clk;
	const struct vendor_data *vendor;
261
	unsigned int		dmacr;		/* dma control reg */
262 263
	unsigned int		im;		/* interrupt mask */
	unsigned int		old_status;
264
	unsigned int		fifosize;	/* vendor-specific */
265
	unsigned int		old_cr;		/* state during shutdown */
266
	bool			autorts;
267
	unsigned int		fixed_baud;	/* vendor-set fixed baud rate */
268
	char			type[12];
269 270
#ifdef CONFIG_DMA_ENGINE
	/* DMA stuff */
271 272 273
	bool			using_tx_dma;
	bool			using_rx_dma;
	struct pl011_dmarx_data dmarx;
274
	struct pl011_dmatx_data	dmatx;
275
	bool			dma_probed;
276 277 278
#endif
};

279 280 281
static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
	unsigned int reg)
{
282
	return uap->reg_offset[reg];
283 284
}

285 286
static unsigned int pl011_read(const struct uart_amba_port *uap,
	unsigned int reg)
287
{
288 289
	void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);

290 291
	return (uap->port.iotype == UPIO_MEM32) ?
		readl_relaxed(addr) : readw_relaxed(addr);
292 293
}

294 295
static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
	unsigned int reg)
296
{
297 298
	void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);

299
	if (uap->port.iotype == UPIO_MEM32)
300
		writel_relaxed(val, addr);
301
	else
302
		writew_relaxed(val, addr);
303 304
}

305 306 307 308 309 310 311
/*
 * Reads up to 256 characters from the FIFO or until it's empty and
 * inserts them into the TTY layer. Returns the number of characters
 * read from the FIFO.
 */
static int pl011_fifo_to_tty(struct uart_amba_port *uap)
{
312 313
	u16 status;
	unsigned int ch, flag, max_count = 256;
314 315 316
	int fifotaken = 0;

	while (max_count--) {
317
		status = pl011_read(uap, REG_FR);
318 319 320 321
		if (status & UART01x_FR_RXFE)
			break;

		/* Take chars from the FIFO and update status */
322
		ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
		flag = TTY_NORMAL;
		uap->port.icount.rx++;
		fifotaken++;

		if (unlikely(ch & UART_DR_ERROR)) {
			if (ch & UART011_DR_BE) {
				ch &= ~(UART011_DR_FE | UART011_DR_PE);
				uap->port.icount.brk++;
				if (uart_handle_break(&uap->port))
					continue;
			} else if (ch & UART011_DR_PE)
				uap->port.icount.parity++;
			else if (ch & UART011_DR_FE)
				uap->port.icount.frame++;
			if (ch & UART011_DR_OE)
				uap->port.icount.overrun++;

			ch &= uap->port.read_status_mask;

			if (ch & UART011_DR_BE)
				flag = TTY_BREAK;
			else if (ch & UART011_DR_PE)
				flag = TTY_PARITY;
			else if (ch & UART011_DR_FE)
				flag = TTY_FRAME;
		}

		if (uart_handle_sysrq_char(&uap->port, ch & 255))
			continue;

		uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
	}

	return fifotaken;
}


360 361 362 363 364 365 366 367 368
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE

#define PL011_DMA_BUFFER_SIZE PAGE_SIZE

369 370 371
static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
372 373 374 375
	dma_addr_t dma_addr;

	sg->buf = dma_alloc_coherent(chan->device->dev,
		PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
376 377 378
	if (!sg->buf)
		return -ENOMEM;

379 380 381 382
	sg_init_table(&sg->sg, 1);
	sg_set_page(&sg->sg, phys_to_page(dma_addr),
		PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
	sg_dma_address(&sg->sg) = dma_addr;
383
	sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
384 385 386 387 388 389 390 391

	return 0;
}

static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
	if (sg->buf) {
392 393 394
		dma_free_coherent(chan->device->dev,
			PL011_DMA_BUFFER_SIZE, sg->buf,
			sg_dma_address(&sg->sg));
395 396 397
	}
}

398
static void pl011_dma_probe(struct uart_amba_port *uap)
399 400
{
	/* DMA is the sole user of the platform data right now */
J
Jingoo Han 已提交
401
	struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
402
	struct device *dev = uap->port.dev;
403
	struct dma_slave_config tx_conf = {
404 405
		.dst_addr = uap->port.mapbase +
				 pl011_reg_to_offset(uap, REG_DR),
406
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
407
		.direction = DMA_MEM_TO_DEV,
408
		.dst_maxburst = uap->fifosize >> 1,
409
		.device_fc = false,
410 411 412 413
	};
	struct dma_chan *chan;
	dma_cap_mask_t mask;

414 415 416 417 418 419 420
	uap->dma_probed = true;
	chan = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) == -EPROBE_DEFER) {
			uap->dma_probed = false;
			return;
		}
421

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
		/* We need platform data */
		if (!plat || !plat->dma_filter) {
			dev_info(uap->port.dev, "no DMA platform data\n");
			return;
		}

		/* Try to acquire a generic DMA engine slave TX channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

		chan = dma_request_channel(mask, plat->dma_filter,
						plat->dma_tx_param);
		if (!chan) {
			dev_err(uap->port.dev, "no TX DMA channel!\n");
			return;
		}
438 439 440 441 442 443 444
	}

	dmaengine_slave_config(chan, &tx_conf);
	uap->dmatx.chan = chan;

	dev_info(uap->port.dev, "DMA channel TX %s\n",
		 dma_chan_name(uap->dmatx.chan));
445 446

	/* Optionally make use of an RX channel as well */
447
	chan = dma_request_slave_channel(dev, "rx");
448

449
	if (!chan && plat && plat->dma_rx_param) {
450 451 452 453 454 455 456 457 458
		chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);

		if (!chan) {
			dev_err(uap->port.dev, "no RX DMA channel!\n");
			return;
		}
	}

	if (chan) {
459
		struct dma_slave_config rx_conf = {
460 461
			.src_addr = uap->port.mapbase +
				pl011_reg_to_offset(uap, REG_DR),
462
			.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
463
			.direction = DMA_DEV_TO_MEM,
464
			.src_maxburst = uap->fifosize >> 2,
465
			.device_fc = false,
466
		};
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
		struct dma_slave_caps caps;

		/*
		 * Some DMA controllers provide information on their capabilities.
		 * If the controller does, check for suitable residue processing
		 * otherwise assime all is well.
		 */
		if (0 == dma_get_slave_caps(chan, &caps)) {
			if (caps.residue_granularity ==
					DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
				dma_release_channel(chan);
				dev_info(uap->port.dev,
					"RX DMA disabled - no residue processing\n");
				return;
			}
		}
483 484 485
		dmaengine_slave_config(chan, &rx_conf);
		uap->dmarx.chan = chan;

486
		uap->dmarx.auto_poll_rate = false;
487
		if (plat && plat->dma_rx_poll_enable) {
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
			/* Set poll rate if specified. */
			if (plat->dma_rx_poll_rate) {
				uap->dmarx.auto_poll_rate = false;
				uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
			} else {
				/*
				 * 100 ms defaults to poll rate if not
				 * specified. This will be adjusted with
				 * the baud rate at set_termios.
				 */
				uap->dmarx.auto_poll_rate = true;
				uap->dmarx.poll_rate =  100;
			}
			/* 3 secs defaults poll_timeout if not specified. */
			if (plat->dma_rx_poll_timeout)
				uap->dmarx.poll_timeout =
					plat->dma_rx_poll_timeout;
			else
				uap->dmarx.poll_timeout = 3000;
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
		} else if (!plat && dev->of_node) {
			uap->dmarx.auto_poll_rate = of_property_read_bool(
						dev->of_node, "auto-poll");
			if (uap->dmarx.auto_poll_rate) {
				u32 x;

				if (0 == of_property_read_u32(dev->of_node,
						"poll-rate-ms", &x))
					uap->dmarx.poll_rate = x;
				else
					uap->dmarx.poll_rate = 100;
				if (0 == of_property_read_u32(dev->of_node,
						"poll-timeout-ms", &x))
					uap->dmarx.poll_timeout = x;
				else
					uap->dmarx.poll_timeout = 3000;
			}
		}
525 526 527
		dev_info(uap->port.dev, "DMA channel RX %s\n",
			 dma_chan_name(uap->dmarx.chan));
	}
528 529 530 531 532 533
}

static void pl011_dma_remove(struct uart_amba_port *uap)
{
	if (uap->dmatx.chan)
		dma_release_channel(uap->dmatx.chan);
534 535
	if (uap->dmarx.chan)
		dma_release_channel(uap->dmarx.chan);
536 537
}

538
/* Forward declare these for the refill routine */
539
static int pl011_dma_tx_refill(struct uart_amba_port *uap);
540
static void pl011_start_tx_pio(struct uart_amba_port *uap);
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559

/*
 * The current DMA TX buffer has been sent.
 * Try to queue up another DMA buffer.
 */
static void pl011_dma_tx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	unsigned long flags;
	u16 dmacr;

	spin_lock_irqsave(&uap->port.lock, flags);
	if (uap->dmatx.queued)
		dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
			     DMA_TO_DEVICE);

	dmacr = uap->dmacr;
	uap->dmacr = dmacr & ~UART011_TXDMAE;
560
	pl011_write(uap->dmacr, uap, REG_DMACR);
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577

	/*
	 * If TX DMA was disabled, it means that we've stopped the DMA for
	 * some reason (eg, XOFF received, or we want to send an X-char.)
	 *
	 * Note: we need to be careful here of a potential race between DMA
	 * and the rest of the driver - if the driver disables TX DMA while
	 * a TX buffer completing, we must update the tx queued status to
	 * get further refills (hence we check dmacr).
	 */
	if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
	    uart_circ_empty(&uap->port.state->xmit)) {
		uap->dmatx.queued = false;
		spin_unlock_irqrestore(&uap->port.lock, flags);
		return;
	}

578
	if (pl011_dma_tx_refill(uap) <= 0)
579 580 581 582
		/*
		 * We didn't queue a DMA buffer for some reason, but we
		 * have data pending to be sent.  Re-enable the TX IRQ.
		 */
583 584
		pl011_start_tx_pio(uap);

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

/*
 * Try to refill the TX DMA buffer.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   1 if we queued up a TX DMA buffer.
 *   0 if we didn't want to handle this by DMA
 *  <0 on error
 */
static int pl011_dma_tx_refill(struct uart_amba_port *uap)
{
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	struct dma_chan *chan = dmatx->chan;
	struct dma_device *dma_dev = chan->device;
	struct dma_async_tx_descriptor *desc;
	struct circ_buf *xmit = &uap->port.state->xmit;
	unsigned int count;

	/*
	 * Try to avoid the overhead involved in using DMA if the
	 * transaction fits in the first half of the FIFO, by using
	 * the standard interrupt handling.  This ensures that we
	 * issue a uart_write_wakeup() at the appropriate time.
	 */
	count = uart_circ_chars_pending(xmit);
	if (count < (uap->fifosize >> 1)) {
		uap->dmatx.queued = false;
		return 0;
	}

	/*
	 * Bodge: don't send the last character by DMA, as this
	 * will prevent XON from notifying us to restart DMA.
	 */
	count -= 1;

	/* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
	if (count > PL011_DMA_BUFFER_SIZE)
		count = PL011_DMA_BUFFER_SIZE;

	if (xmit->tail < xmit->head)
		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
	else {
		size_t first = UART_XMIT_SIZE - xmit->tail;
631 632 633 634 635
		size_t second;

		if (first > count)
			first = count;
		second = count - first;
636 637 638 639 640 641 642 643 644 645 646 647 648 649

		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
		if (second)
			memcpy(&dmatx->buf[first], &xmit->buf[0], second);
	}

	dmatx->sg.length = count;

	if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
		uap->dmatx.queued = false;
		dev_dbg(uap->port.dev, "unable to map TX DMA\n");
		return -EBUSY;
	}

650
	desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		/*
		 * If DMA cannot be used right now, we complete this
		 * transaction via IRQ and let the TTY layer retry.
		 */
		dev_dbg(uap->port.dev, "TX DMA busy\n");
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_tx_callback;
	desc->callback_param = uap;

	/* All errors should happen at prepare time */
	dmaengine_submit(desc);

	/* Fire the DMA transaction */
	dma_dev->device_issue_pending(chan);

	uap->dmacr |= UART011_TXDMAE;
674
	pl011_write(uap->dmacr, uap, REG_DMACR);
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
	uap->dmatx.queued = true;

	/*
	 * Now we know that DMA will fire, so advance the ring buffer
	 * with the stuff we just dispatched.
	 */
	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
	uap->port.icount.tx += count;

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

	return 1;
}

/*
 * We received a transmit interrupt without a pending X-char but with
 * pending characters.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want to use PIO to transmit
 *   true if we queued a DMA buffer
 */
static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
700
	if (!uap->using_tx_dma)
701 702 703 704 705 706 707 708 709
		return false;

	/*
	 * If we already have a TX buffer queued, but received a
	 * TX interrupt, it will be because we've just sent an X-char.
	 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
	 */
	if (uap->dmatx.queued) {
		uap->dmacr |= UART011_TXDMAE;
710
		pl011_write(uap->dmacr, uap, REG_DMACR);
711
		uap->im &= ~UART011_TXIM;
712
		pl011_write(uap->im, uap, REG_IMSC);
713 714 715 716 717
		return true;
	}

	/*
	 * We don't have a TX buffer queued, so try to queue one.
L
Lucas De Marchi 已提交
718
	 * If we successfully queued a buffer, mask the TX IRQ.
719 720 721
	 */
	if (pl011_dma_tx_refill(uap) > 0) {
		uap->im &= ~UART011_TXIM;
722
		pl011_write(uap->im, uap, REG_IMSC);
723 724 725 726 727 728 729 730 731 732 733 734 735
		return true;
	}
	return false;
}

/*
 * Stop the DMA transmit (eg, due to received XOFF).
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
	if (uap->dmatx.queued) {
		uap->dmacr &= ~UART011_TXDMAE;
736
		pl011_write(uap->dmacr, uap, REG_DMACR);
737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
	}
}

/*
 * Try to start a DMA transmit, or in the case of an XON/OFF
 * character queued for send, try to get that character out ASAP.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want the TX IRQ to be enabled
 *   true if we have a buffer queued
 */
static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	u16 dmacr;

752
	if (!uap->using_tx_dma)
753 754 755 756 757 758 759 760 761
		return false;

	if (!uap->port.x_char) {
		/* no X-char, try to push chars out in DMA mode */
		bool ret = true;

		if (!uap->dmatx.queued) {
			if (pl011_dma_tx_refill(uap) > 0) {
				uap->im &= ~UART011_TXIM;
762
				pl011_write(uap->im, uap, REG_IMSC);
763
			} else
764 765 766
				ret = false;
		} else if (!(uap->dmacr & UART011_TXDMAE)) {
			uap->dmacr |= UART011_TXDMAE;
767
			pl011_write(uap->dmacr, uap, REG_DMACR);
768 769 770 771 772 773 774 775 776 777
		}
		return ret;
	}

	/*
	 * We have an X-char to send.  Disable DMA to prevent it loading
	 * the TX fifo, and then see if we can stuff it into the FIFO.
	 */
	dmacr = uap->dmacr;
	uap->dmacr &= ~UART011_TXDMAE;
778
	pl011_write(uap->dmacr, uap, REG_DMACR);
779

780
	if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
781 782 783 784 785 786 787 788
		/*
		 * No space in the FIFO, so enable the transmit interrupt
		 * so we know when there is space.  Note that once we've
		 * loaded the character, we should just re-enable DMA.
		 */
		return false;
	}

789
	pl011_write(uap->port.x_char, uap, REG_DR);
790 791 792 793 794
	uap->port.icount.tx++;
	uap->port.x_char = 0;

	/* Success - restore the DMA state */
	uap->dmacr = dmacr;
795
	pl011_write(dmacr, uap, REG_DMACR);
796 797 798 799 800 801 802 803 804

	return true;
}

/*
 * Flush the transmit buffer.
 * Locking: called with port lock held and IRQs disabled.
 */
static void pl011_dma_flush_buffer(struct uart_port *port)
805 806
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
807
{
808 809
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
810

811
	if (!uap->using_tx_dma)
812 813 814 815 816 817 818 819 820 821 822
		return;

	/* Avoid deadlock with the DMA engine callback */
	spin_unlock(&uap->port.lock);
	dmaengine_terminate_all(uap->dmatx.chan);
	spin_lock(&uap->port.lock);
	if (uap->dmatx.queued) {
		dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
			     DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		uap->dmacr &= ~UART011_TXDMAE;
823
		pl011_write(uap->dmacr, uap, REG_DMACR);
824 825 826
	}
}

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
static void pl011_dma_rx_callback(void *data);

static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	struct dma_chan *rxchan = uap->dmarx.chan;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_async_tx_descriptor *desc;
	struct pl011_sgbuf *sgbuf;

	if (!rxchan)
		return -EIO;

	/* Start the RX DMA job */
	sgbuf = uap->dmarx.use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
842
	desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
843
					DMA_DEV_TO_MEM,
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	/*
	 * If the DMA engine is busy and cannot prepare a
	 * channel, no big deal, the driver will fall back
	 * to interrupt mode as a result of this error code.
	 */
	if (!desc) {
		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_rx_callback;
	desc->callback_param = uap;
	dmarx->cookie = dmaengine_submit(desc);
	dma_async_issue_pending(rxchan);

	uap->dmacr |= UART011_RXDMAE;
863
	pl011_write(uap->dmacr, uap, REG_DMACR);
864 865 866
	uap->dmarx.running = true;

	uap->im &= ~UART011_RXIM;
867
	pl011_write(uap->im, uap, REG_IMSC);
868 869 870 871 872 873 874 875 876 877 878 879 880

	return 0;
}

/*
 * This is called when either the DMA job is complete, or
 * the FIFO timeout interrupt occurred. This must be called
 * with the port spinlock uap->port.lock held.
 */
static void pl011_dma_rx_chars(struct uart_amba_port *uap,
			       u32 pending, bool use_buf_b,
			       bool readfifo)
{
J
Jiri Slaby 已提交
881
	struct tty_port *port = &uap->port.state->port;
882 883 884 885 886
	struct pl011_sgbuf *sgbuf = use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	int dma_count = 0;
	u32 fifotaken = 0; /* only used for vdbg() */

887 888 889 890 891 892 893 894 895 896 897 898
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	int dmataken = 0;

	if (uap->dmarx.poll_rate) {
		/* The data can be taken by polling */
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		/* Recalculate the pending size */
		if (pending >= dmataken)
			pending -= dmataken;
	}

	/* Pick the remain data from the DMA */
899 900 901 902 903 904 905
	if (pending) {

		/*
		 * First take all chars in the DMA pipe, then look in the FIFO.
		 * Note that tty_insert_flip_buf() tries to take as many chars
		 * as it can.
		 */
906 907
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				pending);
908 909 910 911 912 913 914

		uap->port.icount.rx += dma_count;
		if (dma_count < pending)
			dev_warn(uap->port.dev,
				 "couldn't insert all characters (TTY is full?)\n");
	}

915 916 917 918
	/* Reset the last_residue for Rx DMA poll */
	if (uap->dmarx.poll_rate)
		dmarx->last_residue = sgbuf->sg.length;

919 920 921 922 923 924
	/*
	 * Only continue with trying to read the FIFO if all DMA chars have
	 * been taken first.
	 */
	if (dma_count == pending && readfifo) {
		/* Clear any error flags */
925
		pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
926
			    UART011_FEIS, uap, REG_ICR);
927 928 929

		/*
		 * If we read all the DMA'd characters, and we had an
930 931 932 933 934 935 936 937
		 * incomplete buffer, that could be due to an rx error, or
		 * maybe we just timed out. Read any pending chars and check
		 * the error status.
		 *
		 * Error conditions will only occur in the FIFO, these will
		 * trigger an immediate interrupt and stop the DMA job, so we
		 * will always find the error in the FIFO, never in the DMA
		 * buffer.
938
		 */
939
		fifotaken = pl011_fifo_to_tty(uap);
940 941 942 943 944 945
	}

	spin_unlock(&uap->port.lock);
	dev_vdbg(uap->port.dev,
		 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
		 dma_count, fifotaken);
J
Jiri Slaby 已提交
946
	tty_flip_buffer_push(port);
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
	spin_lock(&uap->port.lock);
}

static void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = dmarx->chan;
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
	enum dma_status dmastat;

	/*
	 * Pause the transfer so we can trust the current counter,
	 * do this before we pause the PL011 block, else we may
	 * overflow the FIFO.
	 */
	if (dmaengine_pause(rxchan))
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");
	dmastat = rxchan->device->device_tx_status(rxchan,
						   dmarx->cookie, &state);
	if (dmastat != DMA_PAUSED)
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");

	/* Disable RX DMA - incoming data will wait in the FIFO */
	uap->dmacr &= ~UART011_RXDMAE;
974
	pl011_write(uap->dmacr, uap, REG_DMACR);
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
	uap->dmarx.running = false;

	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

	/*
	 * This will take the chars we have so far and insert
	 * into the framework.
	 */
	pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);

	/* Switch buffer & re-trigger DMA job */
	dmarx->use_buf_b = !dmarx->use_buf_b;
	if (pl011_dma_rx_trigger_dma(uap)) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
994
		pl011_write(uap->im, uap, REG_IMSC);
995 996 997 998 999 1000 1001
	}
}

static void pl011_dma_rx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
1002
	struct dma_chan *rxchan = dmarx->chan;
1003
	bool lastbuf = dmarx->use_buf_b;
1004 1005 1006 1007
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	int ret;

	/*
	 * This completion interrupt occurs typically when the
	 * RX buffer is totally stuffed but no timeout has yet
	 * occurred. When that happens, we just want the RX
	 * routine to flush out the secondary DMA buffer while
	 * we immediately trigger the next DMA job.
	 */
	spin_lock_irq(&uap->port.lock);
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	/*
	 * Rx data can be taken by the UART interrupts during
	 * the DMA irq handler. So we check the residue here.
	 */
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

1028 1029 1030 1031
	uap->dmarx.running = false;
	dmarx->use_buf_b = !lastbuf;
	ret = pl011_dma_rx_trigger_dma(uap);

1032
	pl011_dma_rx_chars(uap, pending, lastbuf, false);
1033 1034 1035 1036 1037 1038 1039 1040 1041
	spin_unlock_irq(&uap->port.lock);
	/*
	 * Do this check after we picked the DMA chars so we don't
	 * get some IRQ immediately from RX.
	 */
	if (ret) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
1042
		pl011_write(uap->im, uap, REG_IMSC);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	}
}

/*
 * Stop accepting received characters, when we're shutting down or
 * suspending this port.
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
	/* FIXME.  Just disable the DMA enable */
	uap->dmacr &= ~UART011_RXDMAE;
1055
	pl011_write(uap->dmacr, uap, REG_DMACR);
1056
}
1057

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
/*
 * Timer handler for Rx DMA polling.
 * Every polling, It checks the residue in the dma buffer and transfer
 * data to the tty. Also, last_residue is updated for the next polling.
 */
static void pl011_dma_rx_poll(unsigned long args)
{
	struct uart_amba_port *uap = (struct uart_amba_port *)args;
	struct tty_port *port = &uap->port.state->port;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = uap->dmarx.chan;
	unsigned long flags = 0;
	unsigned int dmataken = 0;
	unsigned int size = 0;
	struct pl011_sgbuf *sgbuf;
	int dma_count;
	struct dma_tx_state state;

	sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	if (likely(state.residue < dmarx->last_residue)) {
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		size = dmarx->last_residue - state.residue;
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				size);
		if (dma_count == size)
			dmarx->last_residue =  state.residue;
		dmarx->last_jiffies = jiffies;
	}
	tty_flip_buffer_push(port);

	/*
	 * If no data is received in poll_timeout, the driver will fall back
	 * to interrupt mode. We will retrigger DMA at the first interrupt.
	 */
	if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
			> uap->dmarx.poll_timeout) {

		spin_lock_irqsave(&uap->port.lock, flags);
		pl011_dma_rx_stop(uap);
1098
		uap->im |= UART011_RXIM;
1099
		pl011_write(uap->im, uap, REG_IMSC);
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
		spin_unlock_irqrestore(&uap->port.lock, flags);

		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		del_timer(&uap->dmarx.timer);
	} else {
		mod_timer(&uap->dmarx.timer,
			jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
	}
}

1111 1112
static void pl011_dma_startup(struct uart_amba_port *uap)
{
1113 1114
	int ret;

1115 1116 1117
	if (!uap->dma_probed)
		pl011_dma_probe(uap);

1118 1119 1120
	if (!uap->dmatx.chan)
		return;

1121
	uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	if (!uap->dmatx.buf) {
		dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
		uap->port.fifosize = uap->fifosize;
		return;
	}

	sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);

	/* The DMA buffer is now the FIFO the TTY subsystem can use */
	uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	uap->using_tx_dma = true;

	if (!uap->dmarx.chan)
		goto skip_rx;

	/* Allocate and map DMA RX buffers */
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer A", ret);
		goto skip_rx;
	}
1145

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer B", ret);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
				 DMA_FROM_DEVICE);
		goto skip_rx;
	}

	uap->using_rx_dma = true;
1157

1158
skip_rx:
1159 1160
	/* Turn on DMA error (RX/TX will be enabled on demand) */
	uap->dmacr |= UART011_DMAONERR;
1161
	pl011_write(uap->dmacr, uap, REG_DMACR);
1162 1163 1164 1165 1166 1167 1168

	/*
	 * ST Micro variants has some specific dma burst threshold
	 * compensation. Set this to 16 bytes, so burst will only
	 * be issued above/below 16 bytes.
	 */
	if (uap->vendor->dma_threshold)
1169
		pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
1170
			    uap, REG_ST_DMAWM);
1171 1172 1173 1174 1175

	if (uap->using_rx_dma) {
		if (pl011_dma_rx_trigger_dma(uap))
			dev_dbg(uap->port.dev, "could not trigger initial "
				"RX DMA job, fall back to interrupt mode\n");
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
		if (uap->dmarx.poll_rate) {
			init_timer(&(uap->dmarx.timer));
			uap->dmarx.timer.function = pl011_dma_rx_poll;
			uap->dmarx.timer.data = (unsigned long)uap;
			mod_timer(&uap->dmarx.timer,
				jiffies +
				msecs_to_jiffies(uap->dmarx.poll_rate));
			uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
			uap->dmarx.last_jiffies = jiffies;
		}
1186
	}
1187 1188 1189 1190
}

static void pl011_dma_shutdown(struct uart_amba_port *uap)
{
1191
	if (!(uap->using_tx_dma || uap->using_rx_dma))
1192 1193 1194
		return;

	/* Disable RX and TX DMA */
1195
	while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
1196
		cpu_relax();
1197 1198 1199

	spin_lock_irq(&uap->port.lock);
	uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1200
	pl011_write(uap->dmacr, uap, REG_DMACR);
1201 1202
	spin_unlock_irq(&uap->port.lock);

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
	if (uap->using_tx_dma) {
		/* In theory, this should already be done by pl011_dma_flush_buffer */
		dmaengine_terminate_all(uap->dmatx.chan);
		if (uap->dmatx.queued) {
			dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
				     DMA_TO_DEVICE);
			uap->dmatx.queued = false;
		}

		kfree(uap->dmatx.buf);
		uap->using_tx_dma = false;
1214 1215
	}

1216 1217 1218 1219 1220
	if (uap->using_rx_dma) {
		dmaengine_terminate_all(uap->dmarx.chan);
		/* Clean up the RX DMA */
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
1221 1222
		if (uap->dmarx.poll_rate)
			del_timer_sync(&uap->dmarx.timer);
1223 1224 1225
		uap->using_rx_dma = false;
	}
}
1226

1227 1228 1229
static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return uap->using_rx_dma;
1230 1231
}

1232 1233 1234 1235 1236
static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return uap->using_rx_dma && uap->dmarx.running;
}

1237 1238
#else
/* Blank functions if the DMA engine is not available */
1239
static inline void pl011_dma_probe(struct uart_amba_port *uap)
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
{
}

static inline void pl011_dma_remove(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_startup(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
	return false;
}

static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	return false;
}

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
}

static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	return -EIO;
}

static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return false;
}

static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return false;
}

1292 1293 1294
#define pl011_dma_flush_buffer	NULL
#endif

1295
static void pl011_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1296
{
1297 1298
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1299 1300

	uap->im &= ~UART011_TXIM;
1301
	pl011_write(uap->im, uap, REG_IMSC);
1302
	pl011_dma_tx_stop(uap);
L
Linus Torvalds 已提交
1303 1304
}

1305
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
1306 1307 1308 1309 1310

/* Start TX with programmed I/O only (no DMA) */
static void pl011_start_tx_pio(struct uart_amba_port *uap)
{
	uap->im |= UART011_TXIM;
1311
	pl011_write(uap->im, uap, REG_IMSC);
1312
	pl011_tx_chars(uap, false);
1313 1314
}

1315
static void pl011_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1316
{
1317 1318
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1319

1320 1321
	if (!pl011_dma_tx_start(uap))
		pl011_start_tx_pio(uap);
L
Linus Torvalds 已提交
1322 1323 1324 1325
}

static void pl011_stop_rx(struct uart_port *port)
{
1326 1327
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1328 1329 1330

	uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
		     UART011_PEIM|UART011_BEIM|UART011_OEIM);
1331
	pl011_write(uap->im, uap, REG_IMSC);
1332 1333

	pl011_dma_rx_stop(uap);
L
Linus Torvalds 已提交
1334 1335 1336 1337
}

static void pl011_enable_ms(struct uart_port *port)
{
1338 1339
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1340 1341

	uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1342
	pl011_write(uap->im, uap, REG_IMSC);
L
Linus Torvalds 已提交
1343 1344
}

1345
static void pl011_rx_chars(struct uart_amba_port *uap)
1346 1347
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
L
Linus Torvalds 已提交
1348
{
1349
	pl011_fifo_to_tty(uap);
L
Linus Torvalds 已提交
1350

1351
	spin_unlock(&uap->port.lock);
J
Jiri Slaby 已提交
1352
	tty_flip_buffer_push(&uap->port.state->port);
1353 1354 1355 1356 1357 1358 1359 1360 1361
	/*
	 * If we were temporarily out of DMA mode for a while,
	 * attempt to switch back to DMA mode again.
	 */
	if (pl011_dma_rx_available(uap)) {
		if (pl011_dma_rx_trigger_dma(uap)) {
			dev_dbg(uap->port.dev, "could not trigger RX DMA job "
				"fall back to interrupt mode again\n");
			uap->im |= UART011_RXIM;
1362
			pl011_write(uap->im, uap, REG_IMSC);
1363
		} else {
1364
#ifdef CONFIG_DMA_ENGINE
1365 1366 1367 1368 1369 1370 1371 1372
			/* Start Rx DMA poll */
			if (uap->dmarx.poll_rate) {
				uap->dmarx.last_jiffies = jiffies;
				uap->dmarx.last_residue	= PL011_DMA_BUFFER_SIZE;
				mod_timer(&uap->dmarx.timer,
					jiffies +
					msecs_to_jiffies(uap->dmarx.poll_rate));
			}
1373
#endif
1374
		}
1375
	}
1376
	spin_lock(&uap->port.lock);
L
Linus Torvalds 已提交
1377 1378
}

1379 1380
static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
			  bool from_irq)
1381
{
1382
	if (unlikely(!from_irq) &&
1383
	    pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
1384 1385
		return false; /* unable to transmit character */

1386
	pl011_write(c, uap, REG_DR);
1387 1388
	uap->port.icount.tx++;

1389
	return true;
1390 1391
}

1392
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
L
Linus Torvalds 已提交
1393
{
A
Alan Cox 已提交
1394
	struct circ_buf *xmit = &uap->port.state->xmit;
1395
	int count = uap->fifosize >> 1;
1396

L
Linus Torvalds 已提交
1397
	if (uap->port.x_char) {
1398 1399
		if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
			return;
L
Linus Torvalds 已提交
1400
		uap->port.x_char = 0;
1401
		--count;
L
Linus Torvalds 已提交
1402 1403
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
1404
		pl011_stop_tx(&uap->port);
1405
		return;
L
Linus Torvalds 已提交
1406 1407
	}

1408 1409
	/* If we are using DMA mode, try to send some characters. */
	if (pl011_dma_tx_irq(uap))
1410
		return;
1411

1412 1413
	do {
		if (likely(from_irq) && count-- == 0)
L
Linus Torvalds 已提交
1414
			break;
1415 1416 1417 1418 1419 1420

		if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
			break;

		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
	} while (!uart_circ_empty(xmit));
L
Linus Torvalds 已提交
1421 1422 1423 1424

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

1425
	if (uart_circ_empty(xmit))
1426
		pl011_stop_tx(&uap->port);
L
Linus Torvalds 已提交
1427 1428 1429 1430 1431 1432
}

static void pl011_modem_status(struct uart_amba_port *uap)
{
	unsigned int status, delta;

1433
	status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

	delta = status ^ uap->old_status;
	uap->old_status = status;

	if (!delta)
		return;

	if (delta & UART01x_FR_DCD)
		uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);

1444
	if (delta & uap->vendor->fr_dsr)
L
Linus Torvalds 已提交
1445 1446
		uap->port.icount.dsr++;

1447 1448 1449
	if (delta & uap->vendor->fr_cts)
		uart_handle_cts_change(&uap->port,
				       status & uap->vendor->fr_cts);
L
Linus Torvalds 已提交
1450

1451
	wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
1452 1453
}

1454 1455 1456 1457 1458 1459 1460 1461
static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
{
	unsigned int dummy_read;

	if (!uap->vendor->cts_event_workaround)
		return;

	/* workaround to make sure that all bits are unlocked.. */
1462
	pl011_write(0x00, uap, REG_ICR);
1463 1464 1465 1466 1467 1468

	/*
	 * WA: introduce 26ns(1 uart clk) delay before W1C;
	 * single apb access will incur 2 pclk(133.12Mhz) delay,
	 * so add 2 dummy reads
	 */
1469 1470
	dummy_read = pl011_read(uap, REG_ICR);
	dummy_read = pl011_read(uap, REG_ICR);
1471 1472
}

1473
static irqreturn_t pl011_int(int irq, void *dev_id)
L
Linus Torvalds 已提交
1474 1475
{
	struct uart_amba_port *uap = dev_id;
1476
	unsigned long flags;
L
Linus Torvalds 已提交
1477
	unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1478
	u16 imsc;
L
Linus Torvalds 已提交
1479 1480
	int handled = 0;

1481
	spin_lock_irqsave(&uap->port.lock, flags);
1482 1483
	imsc = pl011_read(uap, REG_IMSC);
	status = pl011_read(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1484 1485
	if (status) {
		do {
1486
			check_apply_cts_event_workaround(uap);
1487

1488 1489
			pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
					       UART011_RXIS),
1490
				    uap, REG_ICR);
L
Linus Torvalds 已提交
1491

1492 1493 1494 1495 1496 1497
			if (status & (UART011_RTIS|UART011_RXIS)) {
				if (pl011_dma_rx_running(uap))
					pl011_dma_rx_irq(uap);
				else
					pl011_rx_chars(uap);
			}
L
Linus Torvalds 已提交
1498 1499 1500
			if (status & (UART011_DSRMIS|UART011_DCDMIS|
				      UART011_CTSMIS|UART011_RIMIS))
				pl011_modem_status(uap);
1501 1502
			if (status & UART011_TXIS)
				pl011_tx_chars(uap, true);
L
Linus Torvalds 已提交
1503

1504
			if (pass_counter-- == 0)
L
Linus Torvalds 已提交
1505 1506
				break;

1507
			status = pl011_read(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1508 1509 1510 1511
		} while (status != 0);
		handled = 1;
	}

1512
	spin_unlock_irqrestore(&uap->port.lock, flags);
L
Linus Torvalds 已提交
1513 1514 1515 1516

	return IRQ_RETVAL(handled);
}

1517
static unsigned int pl011_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1518
{
1519 1520
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1521
	unsigned int status = pl011_read(uap, REG_FR);
1522 1523
	return status & (uap->vendor->fr_busy | UART01x_FR_TXFF) ?
							0 : TIOCSER_TEMT;
L
Linus Torvalds 已提交
1524 1525
}

1526
static unsigned int pl011_get_mctrl(struct uart_port *port)
L
Linus Torvalds 已提交
1527
{
1528 1529
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1530
	unsigned int result = 0;
1531
	unsigned int status = pl011_read(uap, REG_FR);
L
Linus Torvalds 已提交
1532

J
Jiri Slaby 已提交
1533
#define TIOCMBIT(uartbit, tiocmbit)	\
L
Linus Torvalds 已提交
1534 1535 1536
	if (status & uartbit)		\
		result |= tiocmbit

J
Jiri Slaby 已提交
1537
	TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1538 1539 1540
	TIOCMBIT(uap->vendor->fr_dsr, TIOCM_DSR);
	TIOCMBIT(uap->vendor->fr_cts, TIOCM_CTS);
	TIOCMBIT(uap->vendor->fr_ri, TIOCM_RNG);
J
Jiri Slaby 已提交
1541
#undef TIOCMBIT
L
Linus Torvalds 已提交
1542 1543 1544 1545 1546
	return result;
}

static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
1547 1548
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1549 1550
	unsigned int cr;

1551
	cr = pl011_read(uap, REG_CR);
L
Linus Torvalds 已提交
1552

J
Jiri Slaby 已提交
1553
#define	TIOCMBIT(tiocmbit, uartbit)		\
L
Linus Torvalds 已提交
1554 1555 1556 1557 1558
	if (mctrl & tiocmbit)		\
		cr |= uartbit;		\
	else				\
		cr &= ~uartbit

J
Jiri Slaby 已提交
1559 1560 1561 1562 1563
	TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
	TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
	TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
	TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
	TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
1564 1565 1566 1567 1568

	if (uap->autorts) {
		/* We need to disable auto-RTS if we want to turn RTS off */
		TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
	}
J
Jiri Slaby 已提交
1569
#undef TIOCMBIT
L
Linus Torvalds 已提交
1570

1571
	pl011_write(cr, uap, REG_CR);
L
Linus Torvalds 已提交
1572 1573 1574 1575
}

static void pl011_break_ctl(struct uart_port *port, int break_state)
{
1576 1577
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1578 1579 1580 1581
	unsigned long flags;
	unsigned int lcr_h;

	spin_lock_irqsave(&uap->port.lock, flags);
1582
	lcr_h = pl011_read(uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
1583 1584 1585 1586
	if (break_state == -1)
		lcr_h |= UART01x_LCRH_BRK;
	else
		lcr_h &= ~UART01x_LCRH_BRK;
1587
	pl011_write(lcr_h, uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
1588 1589 1590
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

J
Jason Wessel 已提交
1591
#ifdef CONFIG_CONSOLE_POLL
1592 1593 1594

static void pl011_quiesce_irqs(struct uart_port *port)
{
1595 1596
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1597

1598
	pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	/*
	 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
	 * we simply mask it. start_tx() will unmask it.
	 *
	 * Note we can race with start_tx(), and if the race happens, the
	 * polling user might get another interrupt just after we clear it.
	 * But it should be OK and can happen even w/o the race, e.g.
	 * controller immediately got some new data and raised the IRQ.
	 *
	 * And whoever uses polling routines assumes that it manages the device
	 * (including tx queue), so we're also fine with start_tx()'s caller
	 * side.
	 */
1612 1613
	pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
		    REG_IMSC);
1614 1615
}

1616
static int pl011_get_poll_char(struct uart_port *port)
J
Jason Wessel 已提交
1617
{
1618 1619
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1620 1621
	unsigned int status;

1622 1623 1624 1625 1626 1627
	/*
	 * The caller might need IRQs lowered, e.g. if used with KDB NMI
	 * debugger.
	 */
	pl011_quiesce_irqs(port);

1628
	status = pl011_read(uap, REG_FR);
1629 1630
	if (status & UART01x_FR_RXFE)
		return NO_POLL_CHAR;
J
Jason Wessel 已提交
1631

1632
	return pl011_read(uap, REG_DR);
J
Jason Wessel 已提交
1633 1634
}

1635
static void pl011_put_poll_char(struct uart_port *port,
J
Jason Wessel 已提交
1636 1637
			 unsigned char ch)
{
1638 1639
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1640

1641
	while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
1642
		cpu_relax();
J
Jason Wessel 已提交
1643

1644
	pl011_write(ch, uap, REG_DR);
J
Jason Wessel 已提交
1645 1646 1647 1648
}

#endif /* CONFIG_CONSOLE_POLL */

1649
static int pl011_hwinit(struct uart_port *port)
L
Linus Torvalds 已提交
1650
{
1651 1652
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1653 1654
	int retval;

1655
	/* Optionaly enable pins to be muxed in and configured */
1656
	pinctrl_pm_select_default_state(port->dev);
1657

L
Linus Torvalds 已提交
1658 1659 1660
	/*
	 * Try to enable the clock producer.
	 */
1661
	retval = clk_prepare_enable(uap->clk);
L
Linus Torvalds 已提交
1662
	if (retval)
1663
		return retval;
L
Linus Torvalds 已提交
1664 1665 1666

	uap->port.uartclk = clk_get_rate(uap->clk);

1667
	/* Clear pending error and receive interrupts */
1668 1669
	pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
		    UART011_FEIS | UART011_RTIS | UART011_RXIS,
1670
		    uap, REG_ICR);
1671

1672 1673 1674 1675
	/*
	 * Save interrupts enable mask, and enable RX interrupts in case if
	 * the interrupt is used for NMI entry.
	 */
1676 1677
	uap->im = pl011_read(uap, REG_IMSC);
	pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
1678

J
Jingoo Han 已提交
1679
	if (dev_get_platdata(uap->port.dev)) {
1680 1681
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1682
		plat = dev_get_platdata(uap->port.dev);
1683 1684 1685 1686 1687 1688
		if (plat->init)
			plat->init();
	}
	return 0;
}

1689 1690
static bool pl011_split_lcrh(const struct uart_amba_port *uap)
{
1691 1692
	return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
	       pl011_reg_to_offset(uap, REG_LCRH_TX);
1693 1694
}

1695 1696
static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
{
1697
	pl011_write(lcr_h, uap, REG_LCRH_RX);
1698
	if (pl011_split_lcrh(uap)) {
1699 1700 1701 1702 1703 1704
		int i;
		/*
		 * Wait 10 PCLKs before writing LCRH_TX register,
		 * to get this delay write read only register 10 times
		 */
		for (i = 0; i < 10; ++i)
1705
			pl011_write(0xff, uap, REG_MIS);
1706
		pl011_write(lcr_h, uap, REG_LCRH_TX);
1707 1708 1709
	}
}

1710 1711
static int pl011_allocate_irq(struct uart_amba_port *uap)
{
1712
	pl011_write(uap->im, uap, REG_IMSC);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726

	return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
}

/*
 * Enable interrupts, only timeouts when using DMA
 * if initial RX DMA job failed, start in interrupt mode
 * as well.
 */
static void pl011_enable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* Clear out any spuriously appearing RX interrupts */
1727
	pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
1728 1729 1730
	uap->im = UART011_RTIM;
	if (!pl011_dma_rx_running(uap))
		uap->im |= UART011_RXIM;
1731
	pl011_write(uap->im, uap, REG_IMSC);
1732 1733 1734
	spin_unlock_irq(&uap->port.lock);
}

1735 1736
static int pl011_startup(struct uart_port *port)
{
1737 1738
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1739
	unsigned int cr;
1740 1741 1742 1743 1744 1745
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		goto clk_dis;

1746
	retval = pl011_allocate_irq(uap);
L
Linus Torvalds 已提交
1747 1748 1749
	if (retval)
		goto clk_dis;

1750
	pl011_write(uap->vendor->ifls, uap, REG_IFLS);
L
Linus Torvalds 已提交
1751

1752
	spin_lock_irq(&uap->port.lock);
1753

1754 1755 1756
	/* restore RTS and DTR */
	cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
	cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
1757
	pl011_write(cr, uap, REG_CR);
L
Linus Torvalds 已提交
1758

1759 1760
	spin_unlock_irq(&uap->port.lock);

L
Linus Torvalds 已提交
1761 1762 1763
	/*
	 * initialise the old status of the modem signals
	 */
1764
	uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1765

1766 1767 1768
	/* Startup DMA */
	pl011_dma_startup(uap);

1769
	pl011_enable_interrupts(uap);
L
Linus Torvalds 已提交
1770 1771 1772 1773

	return 0;

 clk_dis:
1774
	clk_disable_unprepare(uap->clk);
L
Linus Torvalds 已提交
1775 1776 1777
	return retval;
}

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
static int sbsa_uart_startup(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		return retval;

	retval = pl011_allocate_irq(uap);
	if (retval)
		return retval;

	/* The SBSA UART does not support any modem status lines. */
	uap->old_status = 0;

	pl011_enable_interrupts(uap);

	return 0;
}

1800 1801 1802
static void pl011_shutdown_channel(struct uart_amba_port *uap,
					unsigned int lcrh)
{
1803
      unsigned long val;
1804

1805
      val = pl011_read(uap, lcrh);
1806
      val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
1807
      pl011_write(val, uap, lcrh);
1808 1809
}

1810 1811 1812 1813 1814 1815
/*
 * disable the port. It should not disable RTS and DTR.
 * Also RTS and DTR state should be preserved to restore
 * it during startup().
 */
static void pl011_disable_uart(struct uart_amba_port *uap)
L
Linus Torvalds 已提交
1816
{
1817
	unsigned int cr;
L
Linus Torvalds 已提交
1818

1819
	uap->autorts = false;
1820
	spin_lock_irq(&uap->port.lock);
1821
	cr = pl011_read(uap, REG_CR);
1822 1823 1824
	uap->old_cr = cr;
	cr &= UART011_CR_RTS | UART011_CR_DTR;
	cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1825
	pl011_write(cr, uap, REG_CR);
1826
	spin_unlock_irq(&uap->port.lock);
L
Linus Torvalds 已提交
1827 1828 1829 1830

	/*
	 * disable break condition and fifos
	 */
1831
	pl011_shutdown_channel(uap, REG_LCRH_RX);
1832
	if (pl011_split_lcrh(uap))
1833
		pl011_shutdown_channel(uap, REG_LCRH_TX);
1834 1835 1836 1837 1838 1839 1840 1841
}

static void pl011_disable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* mask all interrupts and clear all pending ones */
	uap->im = 0;
1842 1843
	pl011_write(uap->im, uap, REG_IMSC);
	pl011_write(0xffff, uap, REG_ICR);
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859

	spin_unlock_irq(&uap->port.lock);
}

static void pl011_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	pl011_dma_shutdown(uap);

	free_irq(uap->port.irq, uap);

	pl011_disable_uart(uap);
L
Linus Torvalds 已提交
1860 1861 1862 1863

	/*
	 * Shut down the clock producer
	 */
1864
	clk_disable_unprepare(uap->clk);
1865
	/* Optionally let pins go into sleep states */
1866
	pinctrl_pm_select_sleep_state(port->dev);
1867

J
Jingoo Han 已提交
1868
	if (dev_get_platdata(uap->port.dev)) {
1869 1870
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1871
		plat = dev_get_platdata(uap->port.dev);
1872 1873 1874 1875
		if (plat->exit)
			plat->exit();
	}

1876 1877
	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
L
Linus Torvalds 已提交
1878 1879
}

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
static void sbsa_uart_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	free_irq(uap->port.irq, uap);

	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
static void
pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
{
	port->read_status_mask = UART011_DR_OE | 255;
	if (termios->c_iflag & INPCK)
		port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
		port->read_status_mask |= UART011_DR_BE;

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & IGNBRK) {
		port->ignore_status_mask |= UART011_DR_BE;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			port->ignore_status_mask |= UART011_DR_OE;
	}

	/*
	 * Ignore all characters if CREAD is not set.
	 */
	if ((termios->c_cflag & CREAD) == 0)
		port->ignore_status_mask |= UART_DUMMY_DR_RX;
}

L
Linus Torvalds 已提交
1925
static void
A
Alan Cox 已提交
1926 1927
pl011_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1928
{
1929 1930
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1931 1932
	unsigned int lcr_h, old_cr;
	unsigned long flags;
1933 1934 1935 1936 1937 1938
	unsigned int baud, quot, clkdiv;

	if (uap->vendor->oversampling)
		clkdiv = 8;
	else
		clkdiv = 16;
L
Linus Torvalds 已提交
1939 1940 1941 1942

	/*
	 * Ask the core to calculate the divisor for us.
	 */
1943
	baud = uart_get_baud_rate(port, termios, old, 0,
1944
				  port->uartclk / clkdiv);
1945
#ifdef CONFIG_DMA_ENGINE
1946 1947 1948 1949 1950
	/*
	 * Adjust RX DMA polling rate with baud rate if not specified.
	 */
	if (uap->dmarx.auto_poll_rate)
		uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
1951
#endif
1952 1953 1954 1955 1956

	if (baud > port->uartclk/16)
		quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
	else
		quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
L
Linus Torvalds 已提交
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		lcr_h = UART01x_LCRH_WLEN_5;
		break;
	case CS6:
		lcr_h = UART01x_LCRH_WLEN_6;
		break;
	case CS7:
		lcr_h = UART01x_LCRH_WLEN_7;
		break;
	default: // CS8
		lcr_h = UART01x_LCRH_WLEN_8;
		break;
	}
	if (termios->c_cflag & CSTOPB)
		lcr_h |= UART01x_LCRH_STP2;
	if (termios->c_cflag & PARENB) {
		lcr_h |= UART01x_LCRH_PEN;
		if (!(termios->c_cflag & PARODD))
			lcr_h |= UART01x_LCRH_EPS;
1978 1979
		if (termios->c_cflag & CMSPAR)
			lcr_h |= UART011_LCRH_SPS;
L
Linus Torvalds 已提交
1980
	}
1981
	if (uap->fifosize > 1)
L
Linus Torvalds 已提交
1982 1983 1984 1985 1986 1987 1988 1989 1990
		lcr_h |= UART01x_LCRH_FEN;

	spin_lock_irqsave(&port->lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

1991
	pl011_setup_status_masks(port, termios);
L
Linus Torvalds 已提交
1992 1993 1994 1995 1996

	if (UART_ENABLE_MS(port, termios->c_cflag))
		pl011_enable_ms(port);

	/* first, disable everything */
1997 1998
	old_cr = pl011_read(uap, REG_CR);
	pl011_write(0, uap, REG_CR);
L
Linus Torvalds 已提交
1999

2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
	if (termios->c_cflag & CRTSCTS) {
		if (old_cr & UART011_CR_RTS)
			old_cr |= UART011_CR_RTSEN;

		old_cr |= UART011_CR_CTSEN;
		uap->autorts = true;
	} else {
		old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
		uap->autorts = false;
	}

2011 2012
	if (uap->vendor->oversampling) {
		if (baud > port->uartclk / 16)
2013 2014 2015 2016 2017
			old_cr |= ST_UART011_CR_OVSFACT;
		else
			old_cr &= ~ST_UART011_CR_OVSFACT;
	}

2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	/*
	 * Workaround for the ST Micro oversampling variants to
	 * increase the bitrate slightly, by lowering the divisor,
	 * to avoid delayed sampling of start bit at high speeds,
	 * else we see data corruption.
	 */
	if (uap->vendor->oversampling) {
		if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
			quot -= 1;
		else if ((baud > 3250000) && (quot > 2))
			quot -= 2;
	}
L
Linus Torvalds 已提交
2030
	/* Set baud rate */
2031 2032
	pl011_write(quot & 0x3f, uap, REG_FBRD);
	pl011_write(quot >> 6, uap, REG_IBRD);
L
Linus Torvalds 已提交
2033 2034 2035

	/*
	 * ----------v----------v----------v----------v-----
2036
	 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
2037
	 * REG_FBRD & REG_IBRD.
L
Linus Torvalds 已提交
2038 2039
	 * ----------^----------^----------^----------^-----
	 */
2040
	pl011_write_lcr_h(uap, lcr_h);
2041
	pl011_write(old_cr, uap, REG_CR);
L
Linus Torvalds 已提交
2042 2043 2044 2045

	spin_unlock_irqrestore(&port->lock, flags);
}

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
static void
sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		      struct ktermios *old)
{
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
	unsigned long flags;

	tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);

	/* The SBSA UART only supports 8n1 without hardware flow control. */
	termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
	termios->c_cflag &= ~(CMSPAR | CRTSCTS);
	termios->c_cflag |= CS8 | CLOCAL;

	spin_lock_irqsave(&port->lock, flags);
	uart_update_timeout(port, CS8, uap->fixed_baud);
	pl011_setup_status_masks(port, termios);
	spin_unlock_irqrestore(&port->lock, flags);
}

L
Linus Torvalds 已提交
2067 2068
static const char *pl011_type(struct uart_port *port)
{
2069 2070
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
2071
	return uap->port.type == PORT_AMBA ? uap->type : NULL;
L
Linus Torvalds 已提交
2072 2073 2074 2075 2076
}

/*
 * Release the memory region(s) being used by 'port'
 */
2077
static void pl011_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2078 2079 2080 2081 2082 2083 2084
{
	release_mem_region(port->mapbase, SZ_4K);
}

/*
 * Request the memory region(s) being used by 'port'
 */
2085
static int pl011_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2086 2087 2088 2089 2090 2091 2092 2093
{
	return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
			!= NULL ? 0 : -EBUSY;
}

/*
 * Configure/autoconfigure the port.
 */
2094
static void pl011_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
2095 2096 2097
{
	if (flags & UART_CONFIG_TYPE) {
		port->type = PORT_AMBA;
2098
		pl011_request_port(port);
L
Linus Torvalds 已提交
2099 2100 2101 2102 2103 2104
	}
}

/*
 * verify the new serial_struct (for TIOCSSERIAL).
 */
2105
static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
2106 2107 2108 2109
{
	int ret = 0;
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
		ret = -EINVAL;
Y
Yinghai Lu 已提交
2110
	if (ser->irq < 0 || ser->irq >= nr_irqs)
L
Linus Torvalds 已提交
2111 2112 2113 2114 2115 2116 2117
		ret = -EINVAL;
	if (ser->baud_base < 9600)
		ret = -EINVAL;
	return ret;
}

static struct uart_ops amba_pl011_pops = {
2118
	.tx_empty	= pl011_tx_empty,
L
Linus Torvalds 已提交
2119
	.set_mctrl	= pl011_set_mctrl,
2120
	.get_mctrl	= pl011_get_mctrl,
L
Linus Torvalds 已提交
2121 2122 2123 2124 2125 2126 2127
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.enable_ms	= pl011_enable_ms,
	.break_ctl	= pl011_break_ctl,
	.startup	= pl011_startup,
	.shutdown	= pl011_shutdown,
2128
	.flush_buffer	= pl011_dma_flush_buffer,
L
Linus Torvalds 已提交
2129 2130
	.set_termios	= pl011_set_termios,
	.type		= pl011_type,
2131 2132 2133 2134
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
J
Jason Wessel 已提交
2135
#ifdef CONFIG_CONSOLE_POLL
2136
	.poll_init     = pl011_hwinit,
2137 2138
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
J
Jason Wessel 已提交
2139
#endif
L
Linus Torvalds 已提交
2140 2141
};

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
}

static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
{
	return 0;
}

static const struct uart_ops sbsa_uart_pops = {
	.tx_empty	= pl011_tx_empty,
	.set_mctrl	= sbsa_uart_set_mctrl,
	.get_mctrl	= sbsa_uart_get_mctrl,
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.startup	= sbsa_uart_startup,
	.shutdown	= sbsa_uart_shutdown,
	.set_termios	= sbsa_uart_set_termios,
	.type		= pl011_type,
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
#ifdef CONFIG_CONSOLE_POLL
	.poll_init     = pl011_hwinit,
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
#endif
};

L
Linus Torvalds 已提交
2173 2174 2175 2176
static struct uart_amba_port *amba_ports[UART_NR];

#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE

2177
static void pl011_console_putchar(struct uart_port *port, int ch)
L
Linus Torvalds 已提交
2178
{
2179 2180
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2181

2182
	while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
2183
		cpu_relax();
2184
	pl011_write(ch, uap, REG_DR);
L
Linus Torvalds 已提交
2185 2186 2187 2188 2189 2190
}

static void
pl011_console_write(struct console *co, const char *s, unsigned int count)
{
	struct uart_amba_port *uap = amba_ports[co->index];
2191
	unsigned int old_cr = 0, new_cr;
2192 2193
	unsigned long flags;
	int locked = 1;
L
Linus Torvalds 已提交
2194 2195 2196

	clk_enable(uap->clk);

2197 2198 2199 2200 2201 2202 2203 2204
	local_irq_save(flags);
	if (uap->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&uap->port.lock);
	else
		spin_lock(&uap->port.lock);

L
Linus Torvalds 已提交
2205 2206 2207
	/*
	 *	First save the CR then disable the interrupts
	 */
2208
	if (!uap->vendor->always_enabled) {
2209
		old_cr = pl011_read(uap, REG_CR);
2210 2211
		new_cr = old_cr & ~UART011_CR_CTSEN;
		new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
2212
		pl011_write(new_cr, uap, REG_CR);
2213
	}
L
Linus Torvalds 已提交
2214

2215
	uart_console_write(&uap->port, s, count, pl011_console_putchar);
L
Linus Torvalds 已提交
2216 2217 2218 2219 2220

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore the TCR
	 */
2221
	while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
2222
		cpu_relax();
2223
	if (!uap->vendor->always_enabled)
2224
		pl011_write(old_cr, uap, REG_CR);
L
Linus Torvalds 已提交
2225

2226 2227 2228 2229
	if (locked)
		spin_unlock(&uap->port.lock);
	local_irq_restore(flags);

L
Linus Torvalds 已提交
2230 2231 2232 2233 2234 2235 2236
	clk_disable(uap->clk);
}

static void __init
pl011_console_get_options(struct uart_amba_port *uap, int *baud,
			     int *parity, int *bits)
{
2237
	if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
L
Linus Torvalds 已提交
2238 2239
		unsigned int lcr_h, ibrd, fbrd;

2240
		lcr_h = pl011_read(uap, REG_LCRH_TX);
L
Linus Torvalds 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254

		*parity = 'n';
		if (lcr_h & UART01x_LCRH_PEN) {
			if (lcr_h & UART01x_LCRH_EPS)
				*parity = 'e';
			else
				*parity = 'o';
		}

		if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
			*bits = 7;
		else
			*bits = 8;

2255 2256
		ibrd = pl011_read(uap, REG_IBRD);
		fbrd = pl011_read(uap, REG_FBRD);
L
Linus Torvalds 已提交
2257 2258

		*baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
2259

2260
		if (uap->vendor->oversampling) {
2261
			if (pl011_read(uap, REG_CR)
2262 2263 2264
				  & ST_UART011_CR_OVSFACT)
				*baud *= 2;
		}
L
Linus Torvalds 已提交
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	}
}

static int __init pl011_console_setup(struct console *co, char *options)
{
	struct uart_amba_port *uap;
	int baud = 38400;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2275
	int ret;
L
Linus Torvalds 已提交
2276 2277 2278 2279 2280 2281 2282 2283 2284

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index >= UART_NR)
		co->index = 0;
	uap = amba_ports[co->index];
2285 2286
	if (!uap)
		return -ENODEV;
L
Linus Torvalds 已提交
2287

2288
	/* Allow pins to be muxed in and configured */
2289
	pinctrl_pm_select_default_state(uap->port.dev);
2290

2291 2292 2293 2294
	ret = clk_prepare(uap->clk);
	if (ret)
		return ret;

J
Jingoo Han 已提交
2295
	if (dev_get_platdata(uap->port.dev)) {
2296 2297
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
2298
		plat = dev_get_platdata(uap->port.dev);
2299 2300 2301 2302
		if (plat->init)
			plat->init();
	}

L
Linus Torvalds 已提交
2303 2304
	uap->port.uartclk = clk_get_rate(uap->clk);

2305 2306 2307 2308 2309 2310 2311 2312 2313
	if (uap->vendor->fixed_options) {
		baud = uap->fixed_baud;
	} else {
		if (options)
			uart_parse_options(options,
					   &baud, &parity, &bits, &flow);
		else
			pl011_console_get_options(uap, &baud, &parity, &bits);
	}
L
Linus Torvalds 已提交
2314 2315 2316 2317

	return uart_set_options(&uap->port, co, baud, parity, bits, flow);
}

2318
static struct uart_driver amba_reg;
L
Linus Torvalds 已提交
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
static struct console amba_console = {
	.name		= "ttyAMA",
	.write		= pl011_console_write,
	.device		= uart_console_device,
	.setup		= pl011_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &amba_reg,
};

#define AMBA_CONSOLE	(&amba_console)
2330 2331 2332

static void pl011_putc(struct uart_port *port, int c)
{
2333
	while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2334
		cpu_relax();
2335 2336 2337 2338
	if (port->iotype == UPIO_MEM32)
		writel(c, port->membase + UART01x_DR);
	else
		writeb(c, port->membase + UART01x_DR);
2339
	while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
2340
		cpu_relax();
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
}

static void pl011_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, pl011_putc);
}

static int __init pl011_early_console_setup(struct earlycon_device *device,
					    const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = pl011_early_write;
	return 0;
}
2359
OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
2360

L
Linus Torvalds 已提交
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
#else
#define AMBA_CONSOLE	NULL
#endif

static struct uart_driver amba_reg = {
	.owner			= THIS_MODULE,
	.driver_name		= "ttyAMA",
	.dev_name		= "ttyAMA",
	.major			= SERIAL_AMBA_MAJOR,
	.minor			= SERIAL_AMBA_MINOR,
	.nr			= UART_NR,
	.cons			= AMBA_CONSOLE,
};

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
static int pl011_probe_dt_alias(int index, struct device *dev)
{
	struct device_node *np;
	static bool seen_dev_with_alias = false;
	static bool seen_dev_without_alias = false;
	int ret = index;

	if (!IS_ENABLED(CONFIG_OF))
		return ret;

	np = dev->of_node;
	if (!np)
		return ret;

	ret = of_alias_get_id(np, "serial");
2390
	if (ret < 0) {
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
		seen_dev_without_alias = true;
		ret = index;
	} else {
		seen_dev_with_alias = true;
		if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
			dev_warn(dev, "requested serial port %d  not available.\n", ret);
			ret = index;
		}
	}

	if (seen_dev_with_alias && seen_dev_without_alias)
		dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");

	return ret;
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
/* unregisters the driver also if no more ports are left */
static void pl011_unregister_port(struct uart_amba_port *uap)
{
	int i;
	bool busy = false;

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		if (amba_ports[i] == uap)
			amba_ports[i] = NULL;
		else if (amba_ports[i])
			busy = true;
	}
	pl011_dma_remove(uap);
	if (!busy)
		uart_unregister_driver(&amba_reg);
}

2424
static int pl011_find_free_port(void)
L
Linus Torvalds 已提交
2425
{
2426
	int i;
L
Linus Torvalds 已提交
2427 2428 2429

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
		if (amba_ports[i] == NULL)
2430
			return i;
L
Linus Torvalds 已提交
2431

2432 2433
	return -EBUSY;
}
L
Linus Torvalds 已提交
2434

2435 2436 2437 2438
static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
			    struct resource *mmiobase, int index)
{
	void __iomem *base;
2439

2440
	base = devm_ioremap_resource(dev, mmiobase);
2441 2442
	if (IS_ERR(base))
		return PTR_ERR(base);
L
Linus Torvalds 已提交
2443

2444
	index = pl011_probe_dt_alias(index, dev);
L
Linus Torvalds 已提交
2445

2446
	uap->old_cr = 0;
2447 2448
	uap->port.dev = dev;
	uap->port.mapbase = mmiobase->start;
L
Linus Torvalds 已提交
2449
	uap->port.membase = base;
2450
	uap->port.fifosize = uap->fifosize;
L
Linus Torvalds 已提交
2451
	uap->port.flags = UPF_BOOT_AUTOCONF;
2452
	uap->port.line = index;
L
Linus Torvalds 已提交
2453

2454
	amba_ports[index] = uap;
2455

2456 2457
	return 0;
}
2458

2459 2460 2461
static int pl011_register_port(struct uart_amba_port *uap)
{
	int ret;
L
Linus Torvalds 已提交
2462

2463
	/* Ensure interrupts from this UART are masked and cleared */
2464 2465
	pl011_write(0, uap, REG_IMSC);
	pl011_write(0xffff, uap, REG_ICR);
2466 2467 2468 2469

	if (!amba_reg.state) {
		ret = uart_register_driver(&amba_reg);
		if (ret < 0) {
2470
			dev_err(uap->port.dev,
2471
				"Failed to register AMBA-PL011 driver\n");
2472 2473 2474 2475
			return ret;
		}
	}

L
Linus Torvalds 已提交
2476
	ret = uart_add_one_port(&amba_reg, &uap->port);
2477 2478
	if (ret)
		pl011_unregister_port(uap);
2479

L
Linus Torvalds 已提交
2480 2481 2482
	return ret;
}

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = id->data;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->clk = devm_clk_get(&dev->dev, NULL);
	if (IS_ERR(uap->clk))
		return PTR_ERR(uap->clk);

2502
	uap->reg_offset = vendor->reg_offset;
2503 2504
	uap->vendor = vendor;
	uap->fifosize = vendor->get_fifosize(dev);
2505
	uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	uap->port.irq = dev->irq[0];
	uap->port.ops = &amba_pl011_pops;

	snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));

	ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
	if (ret)
		return ret;

	amba_set_drvdata(dev, uap);

	return pl011_register_port(uap);
}

L
Linus Torvalds 已提交
2520 2521 2522 2523 2524
static int pl011_remove(struct amba_device *dev)
{
	struct uart_amba_port *uap = amba_get_drvdata(dev);

	uart_remove_one_port(&amba_reg, &uap->port);
2525
	pl011_unregister_port(uap);
L
Linus Torvalds 已提交
2526 2527 2528
	return 0;
}

2529 2530
#ifdef CONFIG_PM_SLEEP
static int pl011_suspend(struct device *dev)
2531
{
2532
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2533 2534 2535 2536 2537 2538 2539

	if (!uap)
		return -EINVAL;

	return uart_suspend_port(&amba_reg, &uap->port);
}

2540
static int pl011_resume(struct device *dev)
2541
{
2542
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2543 2544 2545 2546 2547 2548 2549 2550

	if (!uap)
		return -EINVAL;

	return uart_resume_port(&amba_reg, &uap->port);
}
#endif

2551 2552
static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);

2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
static int sbsa_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct resource *r;
	int portnr, ret;
	int baudrate;

	/*
	 * Check the mandatory baud rate parameter in the DT node early
	 * so that we can easily exit with the error.
	 */
	if (pdev->dev.of_node) {
		struct device_node *np = pdev->dev.of_node;

		ret = of_property_read_u32(np, "current-speed", &baudrate);
		if (ret)
			return ret;
	} else {
		baudrate = 115200;
	}

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

2583 2584 2585 2586 2587 2588 2589
	ret = platform_get_irq(pdev, 0);
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot obtain irq\n");
		return ret;
	}
	uap->port.irq	= ret;

2590
	uap->reg_offset	= vendor_sbsa.reg_offset;
2591 2592
	uap->vendor	= &vendor_sbsa;
	uap->fifosize	= 32;
2593
	uap->port.iotype = vendor_sbsa.access_32b ? UPIO_MEM32 : UPIO_MEM;
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
	uap->port.ops	= &sbsa_uart_pops;
	uap->fixed_baud = baudrate;

	snprintf(uap->type, sizeof(uap->type), "SBSA");

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
}

static int sbsa_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}

static const struct of_device_id sbsa_uart_of_match[] = {
	{ .compatible = "arm,sbsa-uart", },
	{},
};
MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);

2625 2626 2627 2628 2629 2630
static const struct acpi_device_id sbsa_uart_acpi_match[] = {
	{ "ARMH0011", 0 },
	{},
};
MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);

2631 2632 2633 2634 2635 2636
static struct platform_driver arm_sbsa_uart_platform_driver = {
	.probe		= sbsa_uart_probe,
	.remove		= sbsa_uart_remove,
	.driver	= {
		.name	= "sbsa-uart",
		.of_match_table = of_match_ptr(sbsa_uart_of_match),
2637
		.acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
2638 2639 2640
	},
};

2641
static struct amba_id pl011_ids[] = {
L
Linus Torvalds 已提交
2642 2643 2644
	{
		.id	= 0x00041011,
		.mask	= 0x000fffff,
2645 2646 2647 2648 2649 2650
		.data	= &vendor_arm,
	},
	{
		.id	= 0x00380802,
		.mask	= 0x00ffffff,
		.data	= &vendor_st,
L
Linus Torvalds 已提交
2651
	},
2652 2653 2654 2655 2656
	{
		.id	= AMBA_LINUX_ID(0x00, 0x1, 0xffe),
		.mask	= 0x00ffffff,
		.data	= &vendor_zte,
	},
L
Linus Torvalds 已提交
2657 2658 2659
	{ 0, 0 },
};

2660 2661
MODULE_DEVICE_TABLE(amba, pl011_ids);

L
Linus Torvalds 已提交
2662 2663 2664
static struct amba_driver pl011_driver = {
	.drv = {
		.name	= "uart-pl011",
2665
		.pm	= &pl011_dev_pm_ops,
L
Linus Torvalds 已提交
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	},
	.id_table	= pl011_ids,
	.probe		= pl011_probe,
	.remove		= pl011_remove,
};

static int __init pl011_init(void)
{
	printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");

2676 2677
	if (platform_driver_register(&arm_sbsa_uart_platform_driver))
		pr_warn("could not register SBSA UART platform driver\n");
2678
	return amba_driver_register(&pl011_driver);
L
Linus Torvalds 已提交
2679 2680 2681 2682
}

static void __exit pl011_exit(void)
{
2683
	platform_driver_unregister(&arm_sbsa_uart_platform_driver);
L
Linus Torvalds 已提交
2684 2685 2686
	amba_driver_unregister(&pl011_driver);
}

2687 2688 2689 2690 2691
/*
 * While this can be a module, if builtin it's most likely the console
 * So let's leave module_exit but move module_init to an earlier place
 */
arch_initcall(pl011_init);
L
Linus Torvalds 已提交
2692 2693 2694 2695 2696
module_exit(pl011_exit);

MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
MODULE_DESCRIPTION("ARM AMBA serial port driver");
MODULE_LICENSE("GPL");