core.c 45.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10
/**
 * core.c - DesignWare USB3 DRD Controller Core file
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

11
#include <linux/clk.h>
12
#include <linux/version.h>
13
#include <linux/module.h>
14 15 16 17 18 19 20 21 22 23 24
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
25
#include <linux/of.h>
H
Heikki Krogerus 已提交
26
#include <linux/acpi.h>
27
#include <linux/pinctrl/consumer.h>
28
#include <linux/reset.h>
29 30 31

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
32
#include <linux/usb/of.h>
33
#include <linux/usb/otg.h>
34 35 36 37 38 39 40

#include "core.h"
#include "gadget.h"
#include "io.h"

#include "debug.h"

F
Felipe Balbi 已提交
41
#define DWC3_DEFAULT_AUTOSUSPEND_DELAY	5000 /* ms */
42

T
Thinh Nguyen 已提交
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * dwc3_get_dr_mode - Validates and sets dr_mode
 * @dwc: pointer to our context structure
 */
static int dwc3_get_dr_mode(struct dwc3 *dwc)
{
	enum usb_dr_mode mode;
	struct device *dev = dwc->dev;
	unsigned int hw_mode;

	if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
		dwc->dr_mode = USB_DR_MODE_OTG;

	mode = dwc->dr_mode;
	hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);

	switch (hw_mode) {
	case DWC3_GHWPARAMS0_MODE_GADGET:
		if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
			dev_err(dev,
				"Controller does not support host mode.\n");
			return -EINVAL;
		}
		mode = USB_DR_MODE_PERIPHERAL;
		break;
	case DWC3_GHWPARAMS0_MODE_HOST:
		if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
			dev_err(dev,
				"Controller does not support device mode.\n");
			return -EINVAL;
		}
		mode = USB_DR_MODE_HOST;
		break;
	default:
		if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
			mode = USB_DR_MODE_HOST;
		else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
			mode = USB_DR_MODE_PERIPHERAL;
81 82

		/*
83 84 85
		 * DWC_usb31 and DWC_usb3 v3.30a and higher do not support OTG
		 * mode. If the controller supports DRD but the dr_mode is not
		 * specified or set to OTG, then set the mode to peripheral.
86
		 */
87 88
		if (mode == USB_DR_MODE_OTG &&
		    dwc->revision >= DWC3_REVISION_330A)
89
			mode = USB_DR_MODE_PERIPHERAL;
T
Thinh Nguyen 已提交
90 91 92 93 94 95 96 97 98 99 100 101 102
	}

	if (mode != dwc->dr_mode) {
		dev_warn(dev,
			 "Configuration mismatch. dr_mode forced to %s\n",
			 mode == USB_DR_MODE_HOST ? "host" : "gadget");

		dwc->dr_mode = mode;
	}

	return 0;
}

103
void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
104 105 106 107 108 109 110
{
	u32 reg;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
	reg |= DWC3_GCTL_PRTCAPDIR(mode);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111 112

	dwc->current_dr_role = mode;
113 114 115 116 117 118 119 120
}

static void __dwc3_set_mode(struct work_struct *work)
{
	struct dwc3 *dwc = work_to_dwc(work);
	unsigned long flags;
	int ret;

121
	if (dwc->dr_mode != USB_DR_MODE_OTG)
122 123
		return;

124 125 126
	if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_OTG)
		dwc3_otg_update(dwc, 0);

127 128 129 130 131 132
	if (!dwc->desired_dr_role)
		return;

	if (dwc->desired_dr_role == dwc->current_dr_role)
		return;

133
	if (dwc->desired_dr_role == DWC3_GCTL_PRTCAP_OTG && dwc->edev)
134 135 136 137 138 139 140 141 142 143
		return;

	switch (dwc->current_dr_role) {
	case DWC3_GCTL_PRTCAP_HOST:
		dwc3_host_exit(dwc);
		break;
	case DWC3_GCTL_PRTCAP_DEVICE:
		dwc3_gadget_exit(dwc);
		dwc3_event_buffers_cleanup(dwc);
		break;
144 145 146 147 148 149 150
	case DWC3_GCTL_PRTCAP_OTG:
		dwc3_otg_exit(dwc);
		spin_lock_irqsave(&dwc->lock, flags);
		dwc->desired_otg_role = DWC3_OTG_ROLE_IDLE;
		spin_unlock_irqrestore(&dwc->lock, flags);
		dwc3_otg_update(dwc, 1);
		break;
151 152 153 154 155 156 157
	default:
		break;
	}

	spin_lock_irqsave(&dwc->lock, flags);

	dwc3_set_prtcap(dwc, dwc->desired_dr_role);
158

159 160 161 162 163
	spin_unlock_irqrestore(&dwc->lock, flags);

	switch (dwc->desired_dr_role) {
	case DWC3_GCTL_PRTCAP_HOST:
		ret = dwc3_host_init(dwc);
164
		if (ret) {
165
			dev_err(dwc->dev, "failed to initialize host\n");
166 167 168
		} else {
			if (dwc->usb2_phy)
				otg_set_vbus(dwc->usb2_phy->otg, true);
169 170
			phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
			phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
171
		}
172 173 174
		break;
	case DWC3_GCTL_PRTCAP_DEVICE:
		dwc3_event_buffers_setup(dwc);
175 176 177

		if (dwc->usb2_phy)
			otg_set_vbus(dwc->usb2_phy->otg, false);
178 179
		phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
		phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
180

181 182 183 184
		ret = dwc3_gadget_init(dwc);
		if (ret)
			dev_err(dwc->dev, "failed to initialize peripheral\n");
		break;
185 186 187 188
	case DWC3_GCTL_PRTCAP_OTG:
		dwc3_otg_init(dwc);
		dwc3_otg_update(dwc, 0);
		break;
189 190 191
	default:
		break;
	}
192

193 194 195 196 197 198 199 200 201 202
}

void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
{
	unsigned long flags;

	spin_lock_irqsave(&dwc->lock, flags);
	dwc->desired_dr_role = mode;
	spin_unlock_irqrestore(&dwc->lock, flags);

203
	queue_work(system_freezable_wq, &dwc->drd_work);
204
}
205

206 207 208 209 210 211 212 213 214 215 216 217 218 219
u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

	dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
			DWC3_GDBGFIFOSPACE_NUM(dep->number) |
			DWC3_GDBGFIFOSPACE_TYPE(type));

	reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);

	return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
}

220 221 222 223
/**
 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
 * @dwc: pointer to our context structure
 */
224
static int dwc3_core_soft_reset(struct dwc3 *dwc)
225 226
{
	u32		reg;
227
	int		retries = 1000;
228
	int		ret;
229

F
Felipe Balbi 已提交
230 231
	usb_phy_init(dwc->usb2_phy);
	usb_phy_init(dwc->usb3_phy);
232 233 234 235 236 237 238 239 240
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0) {
		phy_exit(dwc->usb2_generic_phy);
		return ret;
	}
241

242 243 244 245 246
	/*
	 * We're resetting only the device side because, if we're in host mode,
	 * XHCI driver will reset the host block. If dwc3 was configured for
	 * host-only mode, then we can return early.
	 */
247
	if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST)
248
		return 0;
249

250 251 252
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg |= DWC3_DCTL_CSFTRST;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
253

254 255 256 257 258 259 260 261 262
	/*
	 * For DWC_usb31 controller 1.90a and later, the DCTL.CSFRST bit
	 * is cleared only after all the clocks are synchronized. This can
	 * take a little more than 50ms. Set the polling rate at 20ms
	 * for 10 times instead.
	 */
	if (dwc3_is_usb31(dwc) && dwc->revision >= DWC3_USB31_REVISION_190A)
		retries = 10;

263 264 265
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
266
			goto done;
267

268 269 270 271 272
		if (dwc3_is_usb31(dwc) &&
		    dwc->revision >= DWC3_USB31_REVISION_190A)
			msleep(20);
		else
			udelay(1);
273
	} while (--retries);
274

275 276 277
	phy_exit(dwc->usb3_generic_phy);
	phy_exit(dwc->usb2_generic_phy);

278
	return -ETIMEDOUT;
279 280 281

done:
	/*
282 283 284
	 * For DWC_usb31 controller 1.80a and prior, once DCTL.CSFRST bit
	 * is cleared, we must wait at least 50ms before accessing the PHY
	 * domain (synchronization delay).
285
	 */
286
	if (dwc3_is_usb31(dwc) && dwc->revision <= DWC3_USB31_REVISION_180A)
287 288 289
		msleep(50);

	return 0;
290 291
}

292 293 294 295 296 297
static const struct clk_bulk_data dwc3_core_clks[] = {
	{ .id = "ref" },
	{ .id = "bus_early" },
	{ .id = "suspend" },
};

298 299 300 301
/*
 * dwc3_frame_length_adjustment - Adjusts frame length if required
 * @dwc3: Pointer to our controller context structure
 */
302
static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
303 304 305 306 307 308 309
{
	u32 reg;
	u32 dft;

	if (dwc->revision < DWC3_REVISION_250A)
		return;

310
	if (dwc->fladj == 0)
311 312 313 314
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
	dft = reg & DWC3_GFLADJ_30MHZ_MASK;
315
	if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
316 317
	    "request value same as default, ignoring\n")) {
		reg &= ~DWC3_GFLADJ_30MHZ_MASK;
318
		reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
319 320 321 322
		dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
	}
}

323 324 325 326 327 328 329 330
/**
 * dwc3_free_one_event_buffer - Frees one event buffer
 * @dwc: Pointer to our controller context structure
 * @evt: Pointer to event buffer to be freed
 */
static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
		struct dwc3_event_buffer *evt)
{
331
	dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
332 333 334
}

/**
335
 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
336 337 338
 * @dwc: Pointer to our controller context structure
 * @length: size of the event buffer
 *
339
 * Returns a pointer to the allocated event buffer structure on success
340 341
 * otherwise ERR_PTR(errno).
 */
342 343
static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
		unsigned length)
344 345 346
{
	struct dwc3_event_buffer	*evt;

347
	evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
348 349 350 351 352
	if (!evt)
		return ERR_PTR(-ENOMEM);

	evt->dwc	= dwc;
	evt->length	= length;
353 354 355 356
	evt->cache	= devm_kzalloc(dwc->dev, length, GFP_KERNEL);
	if (!evt->cache)
		return ERR_PTR(-ENOMEM);

357
	evt->buf	= dma_alloc_coherent(dwc->sysdev, length,
358
			&evt->dma, GFP_KERNEL);
359
	if (!evt->buf)
360 361 362 363 364 365 366 367 368 369 370 371 372
		return ERR_PTR(-ENOMEM);

	return evt;
}

/**
 * dwc3_free_event_buffers - frees all allocated event buffers
 * @dwc: Pointer to our controller context structure
 */
static void dwc3_free_event_buffers(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
373
	evt = dwc->ev_buf;
374 375
	if (evt)
		dwc3_free_one_event_buffer(dwc, evt);
376 377 378 379
}

/**
 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
380
 * @dwc: pointer to our controller context structure
381 382
 * @length: size of event buffer
 *
383
 * Returns 0 on success otherwise negative errno. In the error case, dwc
384 385
 * may contain some buffers allocated but not all which were requested.
 */
B
Bill Pemberton 已提交
386
static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
387
{
388
	struct dwc3_event_buffer *evt;
389

390 391 392 393
	evt = dwc3_alloc_one_event_buffer(dwc, length);
	if (IS_ERR(evt)) {
		dev_err(dwc->dev, "can't allocate event buffer\n");
		return PTR_ERR(evt);
394
	}
F
Felipe Balbi 已提交
395
	dwc->ev_buf = evt;
396 397 398 399 400 401

	return 0;
}

/**
 * dwc3_event_buffers_setup - setup our allocated event buffers
402
 * @dwc: pointer to our controller context structure
403 404 405
 *
 * Returns 0 on success otherwise negative errno.
 */
406
int dwc3_event_buffers_setup(struct dwc3 *dwc)
407 408 409
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
410
	evt = dwc->ev_buf;
411 412 413 414 415 416 417 418
	evt->lpos = 0;
	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
			lower_32_bits(evt->dma));
	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
			upper_32_bits(evt->dma));
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
			DWC3_GEVNTSIZ_SIZE(evt->length));
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
419 420 421 422

	return 0;
}

423
void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
424 425 426
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
427
	evt = dwc->ev_buf;
428

429
	evt->lpos = 0;
430

431 432 433 434 435
	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
			| DWC3_GEVNTSIZ_SIZE(0));
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
436 437
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
			DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
	if (!dwc->scratchbuf)
		return -ENOMEM;

	return 0;
}

static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
{
	dma_addr_t scratch_addr;
	u32 param;
	int ret;

	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return 0;

470
	scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
471 472
			dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
			DMA_BIDIRECTIONAL);
473 474
	if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
		dev_err(dwc->sysdev, "failed to map scratch buffer\n");
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
		ret = -EFAULT;
		goto err0;
	}

	dwc->scratch_addr = scratch_addr;

	param = lower_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
	if (ret < 0)
		goto err1;

	param = upper_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
	if (ret < 0)
		goto err1;

	return 0;

err1:
498
	dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);

err0:
	return ret;
}

static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return;

	if (!dwc->nr_scratch)
		return;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return;

517
	dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
518 519 520 521
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
	kfree(dwc->scratchbuf);
}

522 523 524 525
static void dwc3_core_num_eps(struct dwc3 *dwc)
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

526
	dwc->num_eps = DWC3_NUM_EPS(parms);
527 528
}

B
Bill Pemberton 已提交
529
static void dwc3_cache_hwparams(struct dwc3 *dwc)
530 531 532 533 534 535 536 537 538 539 540 541 542 543
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
	parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
	parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
	parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
	parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
	parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
	parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
	parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
	parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
static int dwc3_core_ulpi_init(struct dwc3 *dwc)
{
	int intf;
	int ret = 0;

	intf = DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3);

	if (intf == DWC3_GHWPARAMS3_HSPHY_IFC_ULPI ||
	    (intf == DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI &&
	     dwc->hsphy_interface &&
	     !strncmp(dwc->hsphy_interface, "ulpi", 4)))
		ret = dwc3_ulpi_init(dwc);

	return ret;
}

560 561 562
/**
 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
 * @dwc: Pointer to our controller context structure
563 564 565 566
 *
 * Returns 0 on success. The USB PHY interfaces are configured but not
 * initialized. The PHY interfaces and the PHYs get initialized together with
 * the core in dwc3_core_init.
567
 */
568
static int dwc3_phy_setup(struct dwc3 *dwc)
569
{
570
	unsigned int hw_mode;
571 572
	u32 reg;

573 574
	hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);

575 576
	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));

577 578 579 580 581 582
	/*
	 * Make sure UX_EXIT_PX is cleared as that causes issues with some
	 * PHYs. Also, this bit is not supposed to be used in normal operation.
	 */
	reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;

583 584 585 586 587 588 589 590 591
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
	 * to '0' during coreConsultant configuration. So default value
	 * will be '0' when the core is reset. Application needs to set it
	 * to '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB3PIPECTL_SUSPHY;

592 593 594 595 596 597 598 599
	/*
	 * For DRD controllers, GUSB3PIPECTL.SUSPENDENABLE must be cleared after
	 * power-on reset, and it can be set after core initialization, which is
	 * after device soft-reset during initialization.
	 */
	if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;

600 601 602
	if (dwc->u2ss_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;

603 604 605
	if (dwc->dis_rxdet_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;

H
Huang Rui 已提交
606 607 608
	if (dwc->req_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;

H
Huang Rui 已提交
609 610 611
	if (dwc->del_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;

612 613 614
	if (dwc->del_phy_power_chg_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;

H
Huang Rui 已提交
615 616 617
	if (dwc->lfps_filter_quirk)
		reg |= DWC3_GUSB3PIPECTL_LFPSFILT;

618 619 620
	if (dwc->rx_detect_poll_quirk)
		reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;

H
Huang Rui 已提交
621 622 623
	if (dwc->tx_de_emphasis_quirk)
		reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);

624
	if (dwc->dis_u3_susphy_quirk)
625 626
		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;

627 628 629
	if (dwc->dis_del_phy_power_chg_quirk)
		reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;

630 631
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

632 633
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));

634 635 636
	/* Select the HS PHY interface */
	switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
	case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
637 638
		if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "utmi", 4)) {
639
			reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
640
			break;
641 642
		} else if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "ulpi", 4)) {
643
			reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
644
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
645
		} else {
646 647 648
			/* Relying on default value. */
			if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
				break;
649 650
		}
		/* FALLTHROUGH */
651 652
	case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
		/* FALLTHROUGH */
653 654 655 656
	default:
		break;
	}

657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	switch (dwc->hsphy_mode) {
	case USBPHY_INTERFACE_MODE_UTMI:
		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
		break;
	case USBPHY_INTERFACE_MODE_UTMIW:
		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
		break;
	default:
		break;
	}

674 675 676 677 678 679 680 681 682
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
	 * '0' during coreConsultant configuration. So default value will
	 * be '0' when the core is reset. Application needs to set it to
	 * '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;

683 684 685 686 687 688 689 690
	/*
	 * For DRD controllers, GUSB2PHYCFG.SUSPHY must be cleared after
	 * power-on reset, and it can be set after core initialization, which is
	 * after device soft-reset during initialization.
	 */
	if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

691
	if (dwc->dis_u2_susphy_quirk)
692 693
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

J
John Youn 已提交
694 695
	if (dwc->dis_enblslpm_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
T
Thinh Nguyen 已提交
696 697
	else
		reg |= DWC3_GUSB2PHYCFG_ENBLSLPM;
J
John Youn 已提交
698

699 700 701
	if (dwc->dis_u2_freeclk_exists_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;

702
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
703 704

	return 0;
705 706
}

707 708 709 710 711 712 713 714 715 716 717 718 719
static void dwc3_core_exit(struct dwc3 *dwc)
{
	dwc3_event_buffers_cleanup(dwc);

	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);

	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
	phy_power_off(dwc->usb2_generic_phy);
	phy_power_off(dwc->usb3_generic_phy);
720
	clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
721
	reset_control_assert(dwc->reset);
722 723
}

724
static bool dwc3_core_is_valid(struct dwc3 *dwc)
725
{
726
	u32 reg;
727

728
	reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
729

730
	/* This should read as U3 followed by revision number */
J
John Youn 已提交
731 732 733 734 735 736 737
	if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
		/* Detected DWC_usb3 IP */
		dwc->revision = reg;
	} else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
		/* Detected DWC_usb31 IP */
		dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
		dwc->revision |= DWC3_REVISION_IS_DWC31;
738
		dwc->version_type = dwc3_readl(dwc->regs, DWC3_VER_TYPE);
J
John Youn 已提交
739
	} else {
740
		return false;
741 742
	}

743 744
	return true;
}
745

746
static void dwc3_core_setup_global_control(struct dwc3 *dwc)
747
{
748 749
	u32 hwparams4 = dwc->hwparams.hwparams4;
	u32 reg;
750

751
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
752
	reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
753

754
	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
755
	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
		/**
		 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
		 * issue which would cause xHCI compliance tests to fail.
		 *
		 * Because of that we cannot enable clock gating on such
		 * configurations.
		 *
		 * Refers to:
		 *
		 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
		 * SOF/ITP Mode Used
		 */
		if ((dwc->dr_mode == USB_DR_MODE_HOST ||
				dwc->dr_mode == USB_DR_MODE_OTG) &&
				(dwc->revision >= DWC3_REVISION_210A &&
				dwc->revision <= DWC3_REVISION_250A))
			reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
		else
			reg &= ~DWC3_GCTL_DSBLCLKGTNG;
775
		break;
776 777 778
	case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
		/* enable hibernation here */
		dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
779 780 781 782 783 784

		/*
		 * REVISIT Enabling this bit so that host-mode hibernation
		 * will work. Device-mode hibernation is not yet implemented.
		 */
		reg |= DWC3_GCTL_GBLHIBERNATIONEN;
785
		break;
786
	default:
787 788
		/* nothing */
		break;
789 790
	}

791 792
	/* check if current dwc3 is on simulation board */
	if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
793
		dev_info(dwc->dev, "Running with FPGA optimizations\n");
794 795 796
		dwc->is_fpga = true;
	}

H
Huang Rui 已提交
797 798 799 800 801 802 803 804
	WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
			"disable_scramble cannot be used on non-FPGA builds\n");

	if (dwc->disable_scramble_quirk && dwc->is_fpga)
		reg |= DWC3_GCTL_DISSCRAMBLE;
	else
		reg &= ~DWC3_GCTL_DISSCRAMBLE;

H
Huang Rui 已提交
805 806 807
	if (dwc->u2exit_lfps_quirk)
		reg |= DWC3_GCTL_U2EXIT_LFPS;

808 809
	/*
	 * WORKAROUND: DWC3 revisions <1.90a have a bug
810
	 * where the device can fail to connect at SuperSpeed
811
	 * and falls back to high-speed mode which causes
812
	 * the device to enter a Connect/Disconnect loop
813 814 815 816 817
	 */
	if (dwc->revision < DWC3_REVISION_190A)
		reg |= DWC3_GCTL_U2RSTECN;

	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
818 819
}

820
static int dwc3_core_get_phy(struct dwc3 *dwc);
821
static int dwc3_core_ulpi_init(struct dwc3 *dwc);
822

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
/* set global incr burst type configuration registers */
static void dwc3_set_incr_burst_type(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;
	/* incrx_mode : for INCR burst type. */
	bool incrx_mode;
	/* incrx_size : for size of INCRX burst. */
	u32 incrx_size;
	u32 *vals;
	u32 cfg;
	int ntype;
	int ret;
	int i;

	cfg = dwc3_readl(dwc->regs, DWC3_GSBUSCFG0);

	/*
	 * Handle property "snps,incr-burst-type-adjustment".
	 * Get the number of value from this property:
	 * result <= 0, means this property is not supported.
	 * result = 1, means INCRx burst mode supported.
	 * result > 1, means undefined length burst mode supported.
	 */
846
	ntype = device_property_count_u32(dev, "snps,incr-burst-type-adjustment");
847 848 849 850 851 852 853 854 855 856 857 858 859
	if (ntype <= 0)
		return;

	vals = kcalloc(ntype, sizeof(u32), GFP_KERNEL);
	if (!vals) {
		dev_err(dev, "Error to get memory\n");
		return;
	}

	/* Get INCR burst type, and parse it */
	ret = device_property_read_u32_array(dev,
			"snps,incr-burst-type-adjustment", vals, ntype);
	if (ret) {
860
		kfree(vals);
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
		dev_err(dev, "Error to get property\n");
		return;
	}

	incrx_size = *vals;

	if (ntype > 1) {
		/* INCRX (undefined length) burst mode */
		incrx_mode = INCRX_UNDEF_LENGTH_BURST_MODE;
		for (i = 1; i < ntype; i++) {
			if (vals[i] > incrx_size)
				incrx_size = vals[i];
		}
	} else {
		/* INCRX burst mode */
		incrx_mode = INCRX_BURST_MODE;
	}

879 880
	kfree(vals);

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
	/* Enable Undefined Length INCR Burst and Enable INCRx Burst */
	cfg &= ~DWC3_GSBUSCFG0_INCRBRST_MASK;
	if (incrx_mode)
		cfg |= DWC3_GSBUSCFG0_INCRBRSTENA;
	switch (incrx_size) {
	case 256:
		cfg |= DWC3_GSBUSCFG0_INCR256BRSTENA;
		break;
	case 128:
		cfg |= DWC3_GSBUSCFG0_INCR128BRSTENA;
		break;
	case 64:
		cfg |= DWC3_GSBUSCFG0_INCR64BRSTENA;
		break;
	case 32:
		cfg |= DWC3_GSBUSCFG0_INCR32BRSTENA;
		break;
	case 16:
		cfg |= DWC3_GSBUSCFG0_INCR16BRSTENA;
		break;
	case 8:
		cfg |= DWC3_GSBUSCFG0_INCR8BRSTENA;
		break;
	case 4:
		cfg |= DWC3_GSBUSCFG0_INCR4BRSTENA;
		break;
	case 1:
		break;
	default:
		dev_err(dev, "Invalid property\n");
		break;
	}

	dwc3_writel(dwc->regs, DWC3_GSBUSCFG0, cfg);
}

917 918 919 920 921 922 923 924
/**
 * dwc3_core_init - Low-level initialization of DWC3 Core
 * @dwc: Pointer to our controller context structure
 *
 * Returns 0 on success otherwise negative errno.
 */
static int dwc3_core_init(struct dwc3 *dwc)
{
925
	unsigned int		hw_mode;
926 927 928
	u32			reg;
	int			ret;

929 930
	hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);

931 932 933 934 935 936 937 938 939 940 941 942 943
	/*
	 * Write Linux Version Code to our GUID register so it's easy to figure
	 * out which kernel version a bug was found.
	 */
	dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);

	/* Handle USB2.0-only core configuration */
	if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
			DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
		if (dwc->maximum_speed == USB_SPEED_SUPER)
			dwc->maximum_speed = USB_SPEED_HIGH;
	}

944
	ret = dwc3_phy_setup(dwc);
945 946
	if (ret)
		goto err0;
947

948 949 950 951 952 953
	if (!dwc->ulpi_ready) {
		ret = dwc3_core_ulpi_init(dwc);
		if (ret)
			goto err0;
		dwc->ulpi_ready = true;
	}
954

955 956 957 958 959 960 961 962
	if (!dwc->phys_ready) {
		ret = dwc3_core_get_phy(dwc);
		if (ret)
			goto err0a;
		dwc->phys_ready = true;
	}

	ret = dwc3_core_soft_reset(dwc);
963
	if (ret)
964
		goto err0a;
965

966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
	if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD &&
	    dwc->revision > DWC3_REVISION_194A) {
		if (!dwc->dis_u3_susphy_quirk) {
			reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
			reg |= DWC3_GUSB3PIPECTL_SUSPHY;
			dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
		}

		if (!dwc->dis_u2_susphy_quirk) {
			reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
			reg |= DWC3_GUSB2PHYCFG_SUSPHY;
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
		}
	}

981
	dwc3_core_setup_global_control(dwc);
982
	dwc3_core_num_eps(dwc);
983 984 985

	ret = dwc3_setup_scratch_buffers(dwc);
	if (ret)
986 987 988 989 990
		goto err1;

	/* Adjust Frame Length */
	dwc3_frame_length_adjustment(dwc);

991 992
	dwc3_set_incr_burst_type(dwc);

993 994 995 996
	usb_phy_set_suspend(dwc->usb2_phy, 0);
	usb_phy_set_suspend(dwc->usb3_phy, 0);
	ret = phy_power_on(dwc->usb2_generic_phy);
	if (ret < 0)
997 998
		goto err2;

999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	ret = phy_power_on(dwc->usb3_generic_phy);
	if (ret < 0)
		goto err3;

	ret = dwc3_event_buffers_setup(dwc);
	if (ret) {
		dev_err(dwc->dev, "failed to setup event buffers\n");
		goto err4;
	}

1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	/*
	 * ENDXFER polling is available on version 3.10a and later of
	 * the DWC_usb3 controller. It is NOT available in the
	 * DWC_usb31 controller.
	 */
	if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
		reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
		reg |= DWC3_GUCTL2_RST_ACTBITLATER;
		dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
	}

1020
	if (dwc->revision >= DWC3_REVISION_250A) {
1021
		reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032

		/*
		 * Enable hardware control of sending remote wakeup
		 * in HS when the device is in the L1 state.
		 */
		if (dwc->revision >= DWC3_REVISION_290A)
			reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;

		if (dwc->dis_tx_ipgap_linecheck_quirk)
			reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;

1033 1034 1035
		dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
	}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
	if (dwc->dr_mode == USB_DR_MODE_HOST ||
	    dwc->dr_mode == USB_DR_MODE_OTG) {
		reg = dwc3_readl(dwc->regs, DWC3_GUCTL);

		/*
		 * Enable Auto retry Feature to make the controller operating in
		 * Host mode on seeing transaction errors(CRC errors or internal
		 * overrun scenerios) on IN transfers to reply to the device
		 * with a non-terminating retry ACK (i.e, an ACK transcation
		 * packet with Retry=1 & Nump != 0)
		 */
		reg |= DWC3_GUCTL_HSTINAUTORETRY;

		dwc3_writel(dwc->regs, DWC3_GUCTL, reg);
	}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	/*
	 * Must config both number of packets and max burst settings to enable
	 * RX and/or TX threshold.
	 */
	if (dwc3_is_usb31(dwc) && dwc->dr_mode == USB_DR_MODE_HOST) {
		u8 rx_thr_num = dwc->rx_thr_num_pkt_prd;
		u8 rx_maxburst = dwc->rx_max_burst_prd;
		u8 tx_thr_num = dwc->tx_thr_num_pkt_prd;
		u8 tx_maxburst = dwc->tx_max_burst_prd;

		if (rx_thr_num && rx_maxburst) {
			reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
			reg |= DWC31_RXTHRNUMPKTSEL_PRD;

			reg &= ~DWC31_RXTHRNUMPKT_PRD(~0);
			reg |= DWC31_RXTHRNUMPKT_PRD(rx_thr_num);

			reg &= ~DWC31_MAXRXBURSTSIZE_PRD(~0);
			reg |= DWC31_MAXRXBURSTSIZE_PRD(rx_maxburst);

			dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
		}

		if (tx_thr_num && tx_maxburst) {
			reg = dwc3_readl(dwc->regs, DWC3_GTXTHRCFG);
			reg |= DWC31_TXTHRNUMPKTSEL_PRD;

			reg &= ~DWC31_TXTHRNUMPKT_PRD(~0);
			reg |= DWC31_TXTHRNUMPKT_PRD(tx_thr_num);

			reg &= ~DWC31_MAXTXBURSTSIZE_PRD(~0);
			reg |= DWC31_MAXTXBURSTSIZE_PRD(tx_maxburst);

			dwc3_writel(dwc->regs, DWC3_GTXTHRCFG, reg);
		}
	}

1089 1090
	return 0;

1091
err4:
1092
	phy_power_off(dwc->usb3_generic_phy);
1093 1094

err3:
1095
	phy_power_off(dwc->usb2_generic_phy);
1096

1097
err2:
1098 1099
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
1100 1101 1102 1103

err1:
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
1104 1105
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
1106

1107 1108 1109
err0a:
	dwc3_ulpi_exit(dwc);

1110 1111 1112 1113
err0:
	return ret;
}

1114
static int dwc3_core_get_phy(struct dwc3 *dwc)
1115
{
1116
	struct device		*dev = dwc->dev;
F
Felipe Balbi 已提交
1117
	struct device_node	*node = dev->of_node;
1118
	int ret;
1119

1120 1121 1122
	if (node) {
		dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
		dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
1123 1124 1125
	} else {
		dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
		dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
1126 1127
	}

F
Felipe Balbi 已提交
1128 1129
	if (IS_ERR(dwc->usb2_phy)) {
		ret = PTR_ERR(dwc->usb2_phy);
1130 1131 1132
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb2_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
1133
			return ret;
1134 1135 1136 1137
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
1138 1139
	}

F
Felipe Balbi 已提交
1140
	if (IS_ERR(dwc->usb3_phy)) {
1141
		ret = PTR_ERR(dwc->usb3_phy);
1142 1143 1144
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb3_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
1145
			return ret;
1146 1147 1148 1149
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
1150 1151
	}

1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
	if (IS_ERR(dwc->usb2_generic_phy)) {
		ret = PTR_ERR(dwc->usb2_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb2_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
	}

	dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
	if (IS_ERR(dwc->usb3_generic_phy)) {
		ret = PTR_ERR(dwc->usb3_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb3_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
	}

1178 1179 1180
	return 0;
}

1181 1182 1183 1184 1185 1186 1187
static int dwc3_core_init_mode(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;
	int ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
1188
		dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1189 1190 1191

		if (dwc->usb2_phy)
			otg_set_vbus(dwc->usb2_phy->otg, false);
1192 1193
		phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
		phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
1194

1195 1196
		ret = dwc3_gadget_init(dwc);
		if (ret) {
1197 1198
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize gadget\n");
1199 1200 1201 1202
			return ret;
		}
		break;
	case USB_DR_MODE_HOST:
1203
		dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1204 1205 1206

		if (dwc->usb2_phy)
			otg_set_vbus(dwc->usb2_phy->otg, true);
1207 1208
		phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
		phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
1209

1210 1211
		ret = dwc3_host_init(dwc);
		if (ret) {
1212 1213
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize host\n");
1214 1215 1216 1217
			return ret;
		}
		break;
	case USB_DR_MODE_OTG:
1218
		INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
R
Roger Quadros 已提交
1219 1220 1221 1222 1223 1224
		ret = dwc3_drd_init(dwc);
		if (ret) {
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize dual-role\n");
			return ret;
		}
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
		break;
	default:
		dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
		return -EINVAL;
	}

	return 0;
}

static void dwc3_core_exit_mode(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_gadget_exit(dwc);
		break;
	case USB_DR_MODE_HOST:
		dwc3_host_exit(dwc);
		break;
	case USB_DR_MODE_OTG:
R
Roger Quadros 已提交
1244
		dwc3_drd_exit(dwc);
1245 1246 1247 1248 1249 1250 1251
		break;
	default:
		/* do nothing */
		break;
	}
}

1252
static void dwc3_get_properties(struct dwc3 *dwc)
1253
{
1254
	struct device		*dev = dwc->dev;
H
Huang Rui 已提交
1255
	u8			lpm_nyet_threshold;
H
Huang Rui 已提交
1256
	u8			tx_de_emphasis;
1257
	u8			hird_threshold;
1258 1259 1260 1261
	u8			rx_thr_num_pkt_prd;
	u8			rx_max_burst_prd;
	u8			tx_thr_num_pkt_prd;
	u8			tx_max_burst_prd;
1262

H
Huang Rui 已提交
1263
	/* default to highest possible threshold */
1264
	lpm_nyet_threshold = 0xf;
H
Huang Rui 已提交
1265

H
Huang Rui 已提交
1266 1267 1268
	/* default to -3.5dB de-emphasis */
	tx_de_emphasis = 1;

1269 1270 1271 1272 1273 1274
	/*
	 * default to assert utmi_sleep_n and use maximum allowed HIRD
	 * threshold value of 0b1100
	 */
	hird_threshold = 12;

1275
	dwc->maximum_speed = usb_get_maximum_speed(dev);
1276
	dwc->dr_mode = usb_get_dr_mode(dev);
1277
	dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
1278

1279 1280 1281 1282 1283 1284 1285
	dwc->sysdev_is_parent = device_property_read_bool(dev,
				"linux,sysdev_is_parent");
	if (dwc->sysdev_is_parent)
		dwc->sysdev = dwc->dev->parent;
	else
		dwc->sysdev = dwc->dev;

1286
	dwc->has_lpm_erratum = device_property_read_bool(dev,
H
Huang Rui 已提交
1287
				"snps,has-lpm-erratum");
1288
	device_property_read_u8(dev, "snps,lpm-nyet-threshold",
H
Huang Rui 已提交
1289
				&lpm_nyet_threshold);
1290
	dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
1291
				"snps,is-utmi-l1-suspend");
1292
	device_property_read_u8(dev, "snps,hird-threshold",
1293
				&hird_threshold);
1294 1295
	dwc->dis_start_transfer_quirk = device_property_read_bool(dev,
				"snps,dis-start-transfer-quirk");
1296
	dwc->usb3_lpm_capable = device_property_read_bool(dev,
1297
				"snps,usb3_lpm_capable");
1298 1299
	dwc->usb2_lpm_disable = device_property_read_bool(dev,
				"snps,usb2-lpm-disable");
1300 1301 1302 1303 1304 1305 1306 1307
	device_property_read_u8(dev, "snps,rx-thr-num-pkt-prd",
				&rx_thr_num_pkt_prd);
	device_property_read_u8(dev, "snps,rx-max-burst-prd",
				&rx_max_burst_prd);
	device_property_read_u8(dev, "snps,tx-thr-num-pkt-prd",
				&tx_thr_num_pkt_prd);
	device_property_read_u8(dev, "snps,tx-max-burst-prd",
				&tx_max_burst_prd);
1308

1309
	dwc->disable_scramble_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
1310
				"snps,disable_scramble_quirk");
1311
	dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
1312
				"snps,u2exit_lfps_quirk");
1313
	dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
1314
				"snps,u2ss_inp3_quirk");
1315
	dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
1316
				"snps,req_p1p2p3_quirk");
1317
	dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
1318
				"snps,del_p1p2p3_quirk");
1319
	dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
1320
				"snps,del_phy_power_chg_quirk");
1321
	dwc->lfps_filter_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
1322
				"snps,lfps_filter_quirk");
1323
	dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
1324
				"snps,rx_detect_poll_quirk");
1325
	dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
1326
				"snps,dis_u3_susphy_quirk");
1327
	dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
1328
				"snps,dis_u2_susphy_quirk");
J
John Youn 已提交
1329 1330
	dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
				"snps,dis_enblslpm_quirk");
1331 1332 1333 1334
	dwc->dis_u1_entry_quirk = device_property_read_bool(dev,
				"snps,dis-u1-entry-quirk");
	dwc->dis_u2_entry_quirk = device_property_read_bool(dev,
				"snps,dis-u2-entry-quirk");
1335 1336
	dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
				"snps,dis_rxdet_inp3_quirk");
1337 1338
	dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
				"snps,dis-u2-freeclk-exists-quirk");
1339 1340
	dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
				"snps,dis-del-phy-power-chg-quirk");
1341 1342
	dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
				"snps,dis-tx-ipgap-linecheck-quirk");
H
Huang Rui 已提交
1343

1344
	dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
1345
				"snps,tx_de_emphasis_quirk");
1346
	device_property_read_u8(dev, "snps,tx_de_emphasis",
H
Huang Rui 已提交
1347
				&tx_de_emphasis);
1348 1349 1350
	device_property_read_string(dev, "snps,hsphy_interface",
				    &dwc->hsphy_interface);
	device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
1351
				 &dwc->fladj);
1352

1353 1354 1355
	dwc->dis_metastability_quirk = device_property_read_bool(dev,
				"snps,dis_metastability_quirk");

H
Huang Rui 已提交
1356
	dwc->lpm_nyet_threshold = lpm_nyet_threshold;
H
Huang Rui 已提交
1357
	dwc->tx_de_emphasis = tx_de_emphasis;
H
Huang Rui 已提交
1358

1359
	dwc->hird_threshold = hird_threshold;
1360

1361 1362 1363 1364 1365 1366
	dwc->rx_thr_num_pkt_prd = rx_thr_num_pkt_prd;
	dwc->rx_max_burst_prd = rx_max_burst_prd;

	dwc->tx_thr_num_pkt_prd = tx_thr_num_pkt_prd;
	dwc->tx_max_burst_prd = tx_max_burst_prd;

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	dwc->imod_interval = 0;
}

/* check whether the core supports IMOD */
bool dwc3_has_imod(struct dwc3 *dwc)
{
	return ((dwc3_is_usb3(dwc) &&
		 dwc->revision >= DWC3_REVISION_300A) ||
		(dwc3_is_usb31(dwc) &&
		 dwc->revision >= DWC3_USB31_REVISION_120A));
1377 1378
}

1379 1380 1381 1382
static void dwc3_check_params(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;

1383 1384 1385 1386 1387 1388
	/* Check for proper value of imod_interval */
	if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
		dev_warn(dwc->dev, "Interrupt moderation not supported\n");
		dwc->imod_interval = 0;
	}

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	/*
	 * Workaround for STAR 9000961433 which affects only version
	 * 3.00a of the DWC_usb3 core. This prevents the controller
	 * interrupt from being masked while handling events. IMOD
	 * allows us to work around this issue. Enable it for the
	 * affected version.
	 */
	if (!dwc->imod_interval &&
	    (dwc->revision == DWC3_REVISION_300A))
		dwc->imod_interval = 1;

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	/* Check the maximum_speed parameter */
	switch (dwc->maximum_speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
	case USB_SPEED_HIGH:
	case USB_SPEED_SUPER:
	case USB_SPEED_SUPER_PLUS:
		break;
	default:
		dev_err(dev, "invalid maximum_speed parameter %d\n",
			dwc->maximum_speed);
		/* fall through */
	case USB_SPEED_UNKNOWN:
		/* default to superspeed */
		dwc->maximum_speed = USB_SPEED_SUPER;

		/*
		 * default to superspeed plus if we are capable.
		 */
		if (dwc3_is_usb31(dwc) &&
		    (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
		     DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
			dwc->maximum_speed = USB_SPEED_SUPER_PLUS;

		break;
	}
}

1428 1429 1430
static int dwc3_probe(struct platform_device *pdev)
{
	struct device		*dev = &pdev->dev;
1431
	struct resource		*res, dwc_res;
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	struct dwc3		*dwc;

	int			ret;

	void __iomem		*regs;

	dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
	if (!dwc)
		return -ENOMEM;

1442 1443 1444 1445 1446
	dwc->clks = devm_kmemdup(dev, dwc3_core_clks, sizeof(dwc3_core_clks),
				 GFP_KERNEL);
	if (!dwc->clks)
		return -ENOMEM;

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
	dwc->dev = dev;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "missing memory resource\n");
		return -ENODEV;
	}

	dwc->xhci_resources[0].start = res->start;
	dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
					DWC3_XHCI_REGS_END;
	dwc->xhci_resources[0].flags = res->flags;
	dwc->xhci_resources[0].name = res->name;

	/*
	 * Request memory region but exclude xHCI regs,
	 * since it will be requested by the xhci-plat driver.
	 */
1465 1466 1467 1468 1469 1470
	dwc_res = *res;
	dwc_res.start += DWC3_GLOBALS_REGS_START;

	regs = devm_ioremap_resource(dev, &dwc_res);
	if (IS_ERR(regs))
		return PTR_ERR(regs);
1471 1472

	dwc->regs	= regs;
1473
	dwc->regs_size	= resource_size(&dwc_res);
1474 1475 1476

	dwc3_get_properties(dwc);

1477 1478 1479 1480
	dwc->reset = devm_reset_control_get_optional_shared(dev, NULL);
	if (IS_ERR(dwc->reset))
		return PTR_ERR(dwc->reset);

1481 1482 1483
	if (dev->of_node) {
		dwc->num_clks = ARRAY_SIZE(dwc3_core_clks);

1484
		ret = devm_clk_bulk_get(dev, dwc->num_clks, dwc->clks);
1485 1486 1487 1488 1489 1490 1491 1492 1493
		if (ret == -EPROBE_DEFER)
			return ret;
		/*
		 * Clocks are optional, but new DT platforms should support all
		 * clocks as required by the DT-binding.
		 */
		if (ret)
			dwc->num_clks = 0;
	}
1494 1495 1496

	ret = reset_control_deassert(dwc->reset);
	if (ret)
1497
		return ret;
1498

1499
	ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1500 1501 1502
	if (ret)
		goto assert_reset;

1503 1504 1505 1506 1507 1508
	if (!dwc3_core_is_valid(dwc)) {
		dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
		ret = -ENODEV;
		goto disable_clks;
	}

1509
	platform_set_drvdata(pdev, dwc);
1510
	dwc3_cache_hwparams(dwc);
1511

1512 1513
	spin_lock_init(&dwc->lock);

F
Felipe Balbi 已提交
1514 1515 1516
	pm_runtime_set_active(dev);
	pm_runtime_use_autosuspend(dev);
	pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
C
Chanho Park 已提交
1517
	pm_runtime_enable(dev);
1518 1519 1520 1521
	ret = pm_runtime_get_sync(dev);
	if (ret < 0)
		goto err1;

C
Chanho Park 已提交
1522
	pm_runtime_forbid(dev);
1523

1524 1525 1526 1527
	ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
	if (ret) {
		dev_err(dwc->dev, "failed to allocate event buffers\n");
		ret = -ENOMEM;
1528
		goto err2;
1529 1530
	}

T
Thinh Nguyen 已提交
1531 1532 1533
	ret = dwc3_get_dr_mode(dwc);
	if (ret)
		goto err3;
1534

1535 1536
	ret = dwc3_alloc_scratch_buffers(dwc);
	if (ret)
1537
		goto err3;
1538

1539 1540
	ret = dwc3_core_init(dwc);
	if (ret) {
1541 1542
		if (ret != -EPROBE_DEFER)
			dev_err(dev, "failed to initialize core: %d\n", ret);
1543
		goto err4;
1544 1545
	}

1546
	dwc3_check_params(dwc);
1547

1548 1549
	ret = dwc3_core_init_mode(dwc);
	if (ret)
1550
		goto err5;
1551

1552
	dwc3_debugfs_init(dwc);
F
Felipe Balbi 已提交
1553
	pm_runtime_put(dev);
1554 1555 1556

	return 0;

1557
err5:
1558
	dwc3_event_buffers_cleanup(dwc);
1559
	dwc3_ulpi_exit(dwc);
1560

1561
err4:
1562
	dwc3_free_scratch_buffers(dwc);
1563

1564
err3:
1565 1566
	dwc3_free_event_buffers(dwc);

1567 1568 1569 1570 1571 1572 1573
err2:
	pm_runtime_allow(&pdev->dev);

err1:
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1574
disable_clks:
1575
	clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1576 1577 1578
assert_reset:
	reset_control_assert(dwc->reset);

1579 1580 1581
	return ret;
}

B
Bill Pemberton 已提交
1582
static int dwc3_remove(struct platform_device *pdev)
1583 1584
{
	struct dwc3	*dwc = platform_get_drvdata(pdev);
1585

F
Felipe Balbi 已提交
1586
	pm_runtime_get_sync(&pdev->dev);
1587

1588 1589
	dwc3_debugfs_exit(dwc);
	dwc3_core_exit_mode(dwc);
1590

1591
	dwc3_core_exit(dwc);
1592
	dwc3_ulpi_exit(dwc);
1593

1594
	pm_runtime_put_sync(&pdev->dev);
F
Felipe Balbi 已提交
1595
	pm_runtime_allow(&pdev->dev);
1596 1597
	pm_runtime_disable(&pdev->dev);

F
Felipe Balbi 已提交
1598 1599 1600
	dwc3_free_event_buffers(dwc);
	dwc3_free_scratch_buffers(dwc);

1601 1602 1603
	return 0;
}

F
Felipe Balbi 已提交
1604
#ifdef CONFIG_PM
1605 1606 1607 1608 1609 1610 1611 1612
static int dwc3_core_init_for_resume(struct dwc3 *dwc)
{
	int ret;

	ret = reset_control_deassert(dwc->reset);
	if (ret)
		return ret;

1613
	ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	if (ret)
		goto assert_reset;

	ret = dwc3_core_init(dwc);
	if (ret)
		goto disable_clks;

	return 0;

disable_clks:
1624
	clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1625 1626 1627 1628 1629 1630
assert_reset:
	reset_control_assert(dwc->reset);

	return ret;
}

1631
static int dwc3_suspend_common(struct dwc3 *dwc, pm_message_t msg)
1632
{
F
Felipe Balbi 已提交
1633
	unsigned long	flags;
1634
	u32 reg;
1635

1636 1637
	switch (dwc->current_dr_role) {
	case DWC3_GCTL_PRTCAP_DEVICE:
F
Felipe Balbi 已提交
1638
		spin_lock_irqsave(&dwc->lock, flags);
1639
		dwc3_gadget_suspend(dwc);
F
Felipe Balbi 已提交
1640
		spin_unlock_irqrestore(&dwc->lock, flags);
1641
		synchronize_irq(dwc->irq_gadget);
1642
		dwc3_core_exit(dwc);
1643
		break;
1644
	case DWC3_GCTL_PRTCAP_HOST:
1645
		if (!PMSG_IS_AUTO(msg)) {
1646
			dwc3_core_exit(dwc);
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
			break;
		}

		/* Let controller to suspend HSPHY before PHY driver suspends */
		if (dwc->dis_u2_susphy_quirk ||
		    dwc->dis_enblslpm_quirk) {
			reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
			reg |=  DWC3_GUSB2PHYCFG_ENBLSLPM |
				DWC3_GUSB2PHYCFG_SUSPHY;
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);

			/* Give some time for USB2 PHY to suspend */
			usleep_range(5000, 6000);
		}

		phy_pm_runtime_put_sync(dwc->usb2_generic_phy);
		phy_pm_runtime_put_sync(dwc->usb3_generic_phy);
1664
		break;
1665 1666 1667 1668 1669 1670 1671 1672 1673
	case DWC3_GCTL_PRTCAP_OTG:
		/* do nothing during runtime_suspend */
		if (PMSG_IS_AUTO(msg))
			break;

		if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
			spin_lock_irqsave(&dwc->lock, flags);
			dwc3_gadget_suspend(dwc);
			spin_unlock_irqrestore(&dwc->lock, flags);
1674
			synchronize_irq(dwc->irq_gadget);
1675 1676 1677 1678 1679
		}

		dwc3_otg_exit(dwc);
		dwc3_core_exit(dwc);
		break;
1680
	default:
1681
		/* do nothing */
1682 1683 1684 1685 1686 1687
		break;
	}

	return 0;
}

1688
static int dwc3_resume_common(struct dwc3 *dwc, pm_message_t msg)
1689
{
F
Felipe Balbi 已提交
1690
	unsigned long	flags;
1691
	int		ret;
1692
	u32		reg;
1693

1694 1695
	switch (dwc->current_dr_role) {
	case DWC3_GCTL_PRTCAP_DEVICE:
1696
		ret = dwc3_core_init_for_resume(dwc);
1697 1698
		if (ret)
			return ret;
1699

1700
		dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
F
Felipe Balbi 已提交
1701
		spin_lock_irqsave(&dwc->lock, flags);
1702
		dwc3_gadget_resume(dwc);
F
Felipe Balbi 已提交
1703
		spin_unlock_irqrestore(&dwc->lock, flags);
1704 1705
		break;
	case DWC3_GCTL_PRTCAP_HOST:
1706
		if (!PMSG_IS_AUTO(msg)) {
1707
			ret = dwc3_core_init_for_resume(dwc);
1708 1709
			if (ret)
				return ret;
1710
			dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1711
			break;
1712
		}
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
		/* Restore GUSB2PHYCFG bits that were modified in suspend */
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
		if (dwc->dis_u2_susphy_quirk)
			reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

		if (dwc->dis_enblslpm_quirk)
			reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;

		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);

		phy_pm_runtime_get_sync(dwc->usb2_generic_phy);
		phy_pm_runtime_get_sync(dwc->usb3_generic_phy);
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
		break;
	case DWC3_GCTL_PRTCAP_OTG:
		/* nothing to do on runtime_resume */
		if (PMSG_IS_AUTO(msg))
			break;

		ret = dwc3_core_init(dwc);
		if (ret)
			return ret;

		dwc3_set_prtcap(dwc, dwc->current_dr_role);

		dwc3_otg_init(dwc);
		if (dwc->current_otg_role == DWC3_OTG_ROLE_HOST) {
			dwc3_otg_host_init(dwc);
		} else if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
			spin_lock_irqsave(&dwc->lock, flags);
			dwc3_gadget_resume(dwc);
			spin_unlock_irqrestore(&dwc->lock, flags);
1744
		}
1745

1746
		break;
1747 1748 1749 1750 1751
	default:
		/* do nothing */
		break;
	}

F
Felipe Balbi 已提交
1752 1753 1754 1755 1756
	return 0;
}

static int dwc3_runtime_checks(struct dwc3 *dwc)
{
1757
	switch (dwc->current_dr_role) {
1758
	case DWC3_GCTL_PRTCAP_DEVICE:
F
Felipe Balbi 已提交
1759 1760 1761
		if (dwc->connected)
			return -EBUSY;
		break;
1762
	case DWC3_GCTL_PRTCAP_HOST:
F
Felipe Balbi 已提交
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	default:
		/* do nothing */
		break;
	}

	return 0;
}

static int dwc3_runtime_suspend(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);
	int		ret;

	if (dwc3_runtime_checks(dwc))
		return -EBUSY;

1779
	ret = dwc3_suspend_common(dwc, PMSG_AUTO_SUSPEND);
F
Felipe Balbi 已提交
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
	if (ret)
		return ret;

	device_init_wakeup(dev, true);

	return 0;
}

static int dwc3_runtime_resume(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);
	int		ret;

	device_init_wakeup(dev, false);

1795
	ret = dwc3_resume_common(dwc, PMSG_AUTO_RESUME);
F
Felipe Balbi 已提交
1796 1797 1798
	if (ret)
		return ret;

1799 1800
	switch (dwc->current_dr_role) {
	case DWC3_GCTL_PRTCAP_DEVICE:
F
Felipe Balbi 已提交
1801 1802
		dwc3_gadget_process_pending_events(dwc);
		break;
1803
	case DWC3_GCTL_PRTCAP_HOST:
F
Felipe Balbi 已提交
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	default:
		/* do nothing */
		break;
	}

	pm_runtime_mark_last_busy(dev);

	return 0;
}

static int dwc3_runtime_idle(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);

1818 1819
	switch (dwc->current_dr_role) {
	case DWC3_GCTL_PRTCAP_DEVICE:
F
Felipe Balbi 已提交
1820 1821 1822
		if (dwc3_runtime_checks(dwc))
			return -EBUSY;
		break;
1823
	case DWC3_GCTL_PRTCAP_HOST:
F
Felipe Balbi 已提交
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
	default:
		/* do nothing */
		break;
	}

	pm_runtime_mark_last_busy(dev);
	pm_runtime_autosuspend(dev);

	return 0;
}
#endif /* CONFIG_PM */

#ifdef CONFIG_PM_SLEEP
static int dwc3_suspend(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	int		ret;

1842
	ret = dwc3_suspend_common(dwc, PMSG_SUSPEND);
F
Felipe Balbi 已提交
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
	if (ret)
		return ret;

	pinctrl_pm_select_sleep_state(dev);

	return 0;
}

static int dwc3_resume(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	int		ret;

	pinctrl_pm_select_default_state(dev);

1858
	ret = dwc3_resume_common(dwc, PMSG_RESUME);
F
Felipe Balbi 已提交
1859 1860 1861
	if (ret)
		return ret;

1862 1863 1864 1865 1866 1867
	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}
1868
#endif /* CONFIG_PM_SLEEP */
1869 1870 1871

static const struct dev_pm_ops dwc3_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
F
Felipe Balbi 已提交
1872 1873
	SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
			dwc3_runtime_idle)
1874 1875
};

1876 1877
#ifdef CONFIG_OF
static const struct of_device_id of_dwc3_match[] = {
1878 1879 1880
	{
		.compatible = "snps,dwc3"
	},
1881 1882 1883 1884 1885 1886 1887 1888
	{
		.compatible = "synopsys,dwc3"
	},
	{ },
};
MODULE_DEVICE_TABLE(of, of_dwc3_match);
#endif

H
Heikki Krogerus 已提交
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
#ifdef CONFIG_ACPI

#define ACPI_ID_INTEL_BSW	"808622B7"

static const struct acpi_device_id dwc3_acpi_match[] = {
	{ ACPI_ID_INTEL_BSW, 0 },
	{ },
};
MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
#endif

1900 1901
static struct platform_driver dwc3_driver = {
	.probe		= dwc3_probe,
B
Bill Pemberton 已提交
1902
	.remove		= dwc3_remove,
1903 1904
	.driver		= {
		.name	= "dwc3",
1905
		.of_match_table	= of_match_ptr(of_dwc3_match),
H
Heikki Krogerus 已提交
1906
		.acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1907
		.pm	= &dwc3_dev_pm_ops,
1908 1909 1910
	},
};

1911 1912
module_platform_driver(dwc3_driver);

1913
MODULE_ALIAS("platform:dwc3");
1914
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
F
Felipe Balbi 已提交
1915
MODULE_LICENSE("GPL v2");
1916
MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");