core.c 30.2 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * core.c - DesignWare USB3 DRD Controller Core file
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17
 *
F
Felipe Balbi 已提交
18 19
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
20 21
 */

22
#include <linux/version.h>
23
#include <linux/module.h>
24 25 26 27 28 29 30 31 32 33 34
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
35
#include <linux/of.h>
H
Heikki Krogerus 已提交
36
#include <linux/acpi.h>
37
#include <linux/pinctrl/consumer.h>
38 39 40

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
41
#include <linux/usb/of.h>
42
#include <linux/usb/otg.h>
43

44
#include "platform_data.h"
45 46 47 48 49 50
#include "core.h"
#include "gadget.h"
#include "io.h"

#include "debug.h"

51 52
/* -------------------------------------------------------------------------- */

53 54 55 56 57 58 59 60 61
void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
{
	u32 reg;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
	reg |= DWC3_GCTL_PRTCAPDIR(mode);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}
62

63 64 65 66
/**
 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
 * @dwc: pointer to our context structure
 */
67
static int dwc3_core_soft_reset(struct dwc3 *dwc)
68 69
{
	u32		reg;
70
	int		retries = 1000;
71
	int		ret;
72

F
Felipe Balbi 已提交
73 74
	usb_phy_init(dwc->usb2_phy);
	usb_phy_init(dwc->usb3_phy);
75 76 77 78 79 80 81 82 83
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0) {
		phy_exit(dwc->usb2_generic_phy);
		return ret;
	}
84

85 86 87 88 89 90 91
	/*
	 * We're resetting only the device side because, if we're in host mode,
	 * XHCI driver will reset the host block. If dwc3 was configured for
	 * host-only mode, then we can return early.
	 */
	if (dwc->dr_mode == USB_DR_MODE_HOST)
		return 0;
92

93 94 95
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg |= DWC3_DCTL_CSFTRST;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
96

97 98 99 100
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			return 0;
101

102 103
		udelay(1);
	} while (--retries);
104

105
	return -ETIMEDOUT;
106 107
}

108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
/**
 * dwc3_soft_reset - Issue soft reset
 * @dwc: Pointer to our controller context structure
 */
static int dwc3_soft_reset(struct dwc3 *dwc)
{
	unsigned long timeout;
	u32 reg;

	timeout = jiffies + msecs_to_jiffies(500);
	dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			break;

		if (time_after(jiffies, timeout)) {
			dev_err(dwc->dev, "Reset Timed Out\n");
			return -ETIMEDOUT;
		}

		cpu_relax();
	} while (true);

	return 0;
}

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
/*
 * dwc3_frame_length_adjustment - Adjusts frame length if required
 * @dwc3: Pointer to our controller context structure
 * @fladj: Value of GFLADJ_30MHZ to adjust frame length
 */
static void dwc3_frame_length_adjustment(struct dwc3 *dwc, u32 fladj)
{
	u32 reg;
	u32 dft;

	if (dwc->revision < DWC3_REVISION_250A)
		return;

	if (fladj == 0)
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
	dft = reg & DWC3_GFLADJ_30MHZ_MASK;
	if (!dev_WARN_ONCE(dwc->dev, dft == fladj,
	    "request value same as default, ignoring\n")) {
		reg &= ~DWC3_GFLADJ_30MHZ_MASK;
		reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | fladj;
		dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
	}
}

161 162 163 164 165 166 167 168 169 170 171 172
/**
 * dwc3_free_one_event_buffer - Frees one event buffer
 * @dwc: Pointer to our controller context structure
 * @evt: Pointer to event buffer to be freed
 */
static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
		struct dwc3_event_buffer *evt)
{
	dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
}

/**
173
 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
174 175 176
 * @dwc: Pointer to our controller context structure
 * @length: size of the event buffer
 *
177
 * Returns a pointer to the allocated event buffer structure on success
178 179
 * otherwise ERR_PTR(errno).
 */
180 181
static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
		unsigned length)
182 183 184
{
	struct dwc3_event_buffer	*evt;

185
	evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
186 187 188 189 190 191 192
	if (!evt)
		return ERR_PTR(-ENOMEM);

	evt->dwc	= dwc;
	evt->length	= length;
	evt->buf	= dma_alloc_coherent(dwc->dev, length,
			&evt->dma, GFP_KERNEL);
193
	if (!evt->buf)
194 195 196 197 198 199 200 201 202 203 204 205 206 207
		return ERR_PTR(-ENOMEM);

	return evt;
}

/**
 * dwc3_free_event_buffers - frees all allocated event buffers
 * @dwc: Pointer to our controller context structure
 */
static void dwc3_free_event_buffers(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;
	int i;

208
	for (i = 0; i < dwc->num_event_buffers; i++) {
209
		evt = dwc->ev_buffs[i];
210
		if (evt)
211 212 213 214 215 216
			dwc3_free_one_event_buffer(dwc, evt);
	}
}

/**
 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
217
 * @dwc: pointer to our controller context structure
218 219
 * @length: size of event buffer
 *
220
 * Returns 0 on success otherwise negative errno. In the error case, dwc
221 222
 * may contain some buffers allocated but not all which were requested.
 */
B
Bill Pemberton 已提交
223
static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
224
{
225
	int			num;
226 227
	int			i;

228 229 230
	num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
	dwc->num_event_buffers = num;

231 232
	dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
			GFP_KERNEL);
233
	if (!dwc->ev_buffs)
234 235
		return -ENOMEM;

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
	for (i = 0; i < num; i++) {
		struct dwc3_event_buffer	*evt;

		evt = dwc3_alloc_one_event_buffer(dwc, length);
		if (IS_ERR(evt)) {
			dev_err(dwc->dev, "can't allocate event buffer\n");
			return PTR_ERR(evt);
		}
		dwc->ev_buffs[i] = evt;
	}

	return 0;
}

/**
 * dwc3_event_buffers_setup - setup our allocated event buffers
252
 * @dwc: pointer to our controller context structure
253 254 255
 *
 * Returns 0 on success otherwise negative errno.
 */
256
static int dwc3_event_buffers_setup(struct dwc3 *dwc)
257 258 259 260
{
	struct dwc3_event_buffer	*evt;
	int				n;

261
	for (n = 0; n < dwc->num_event_buffers; n++) {
262
		evt = dwc->ev_buffs[n];
263 264
		dwc3_trace(trace_dwc3_core,
				"Event buf %p dma %08llx length %d\n",
265 266 267
				evt->buf, (unsigned long long) evt->dma,
				evt->length);

268 269
		evt->lpos = 0;

270 271 272 273 274
		dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
				lower_32_bits(evt->dma));
		dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
				upper_32_bits(evt->dma));
		dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
275
				DWC3_GEVNTSIZ_SIZE(evt->length));
276 277 278 279 280 281 282 283 284 285 286
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
	}

	return 0;
}

static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;
	int				n;

287
	for (n = 0; n < dwc->num_event_buffers; n++) {
288
		evt = dwc->ev_buffs[n];
289 290 291

		evt->lpos = 0;

292 293
		dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
		dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
294 295
		dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
				| DWC3_GEVNTSIZ_SIZE(0));
296 297 298 299
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
	}
}

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
			DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
	if (!dwc->scratchbuf)
		return -ENOMEM;

	return 0;
}

static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
{
	dma_addr_t scratch_addr;
	u32 param;
	int ret;

	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return 0;

	scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
			dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
			DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dwc->dev, scratch_addr)) {
		dev_err(dwc->dev, "failed to map scratch buffer\n");
		ret = -EFAULT;
		goto err0;
	}

	dwc->scratch_addr = scratch_addr;

	param = lower_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
	if (ret < 0)
		goto err1;

	param = upper_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
	if (ret < 0)
		goto err1;

	return 0;

err1:
	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);

err0:
	return ret;
}

static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return;

	if (!dwc->nr_scratch)
		return;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return;

	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
	kfree(dwc->scratchbuf);
}

384 385 386 387 388 389 390
static void dwc3_core_num_eps(struct dwc3 *dwc)
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
	dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;

391
	dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
392 393 394
			dwc->num_in_eps, dwc->num_out_eps);
}

B
Bill Pemberton 已提交
395
static void dwc3_cache_hwparams(struct dwc3 *dwc)
396 397 398 399 400 401 402 403 404 405 406 407 408 409
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
	parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
	parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
	parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
	parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
	parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
	parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
	parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
	parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
}

410 411 412
/**
 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
 * @dwc: Pointer to our controller context structure
413 414 415 416
 *
 * Returns 0 on success. The USB PHY interfaces are configured but not
 * initialized. The PHY interfaces and the PHYs get initialized together with
 * the core in dwc3_core_init.
417
 */
418
static int dwc3_phy_setup(struct dwc3 *dwc)
419 420
{
	u32 reg;
421
	int ret;
422 423 424

	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));

425 426 427 428 429 430 431 432 433
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
	 * to '0' during coreConsultant configuration. So default value
	 * will be '0' when the core is reset. Application needs to set it
	 * to '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB3PIPECTL_SUSPHY;

434 435 436
	if (dwc->u2ss_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;

H
Huang Rui 已提交
437 438 439
	if (dwc->req_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;

H
Huang Rui 已提交
440 441 442
	if (dwc->del_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;

443 444 445
	if (dwc->del_phy_power_chg_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;

H
Huang Rui 已提交
446 447 448
	if (dwc->lfps_filter_quirk)
		reg |= DWC3_GUSB3PIPECTL_LFPSFILT;

449 450 451
	if (dwc->rx_detect_poll_quirk)
		reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;

H
Huang Rui 已提交
452 453 454
	if (dwc->tx_de_emphasis_quirk)
		reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);

455
	if (dwc->dis_u3_susphy_quirk)
456 457
		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;

458 459
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

460 461
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));

462 463 464
	/* Select the HS PHY interface */
	switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
	case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
465 466
		if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "utmi", 4)) {
467
			reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
468
			break;
469 470
		} else if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "ulpi", 4)) {
471
			reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
472
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
473
		} else {
474 475 476
			/* Relying on default value. */
			if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
				break;
477 478
		}
		/* FALLTHROUGH */
479 480 481 482 483 484 485 486 487 488 489 490
	case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
		/* Making sure the interface and PHY are operational */
		ret = dwc3_soft_reset(dwc);
		if (ret)
			return ret;

		udelay(1);

		ret = dwc3_ulpi_init(dwc);
		if (ret)
			return ret;
		/* FALLTHROUGH */
491 492 493 494
	default:
		break;
	}

495 496 497 498 499 500 501 502 503
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
	 * '0' during coreConsultant configuration. So default value will
	 * be '0' when the core is reset. Application needs to set it to
	 * '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;

504
	if (dwc->dis_u2_susphy_quirk)
505 506
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

J
John Youn 已提交
507 508 509
	if (dwc->dis_enblslpm_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;

510
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
511 512

	return 0;
513 514
}

515 516 517 518 519 520
/**
 * dwc3_core_init - Low-level initialization of DWC3 Core
 * @dwc: Pointer to our controller context structure
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
521
static int dwc3_core_init(struct dwc3 *dwc)
522
{
523
	u32			hwparams4 = dwc->hwparams.hwparams4;
524 525 526
	u32			reg;
	int			ret;

527 528
	reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
	/* This should read as U3 followed by revision number */
J
John Youn 已提交
529 530 531 532 533 534 535 536
	if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
		/* Detected DWC_usb3 IP */
		dwc->revision = reg;
	} else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
		/* Detected DWC_usb31 IP */
		dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
		dwc->revision |= DWC3_REVISION_IS_DWC31;
	} else {
537 538 539 540 541
		dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
		ret = -ENODEV;
		goto err0;
	}

542 543 544 545 546 547
	/*
	 * Write Linux Version Code to our GUID register so it's easy to figure
	 * out which kernel version a bug was found.
	 */
	dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);

548 549 550 551 552 553 554
	/* Handle USB2.0-only core configuration */
	if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
			DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
		if (dwc->maximum_speed == USB_SPEED_SUPER)
			dwc->maximum_speed = USB_SPEED_HIGH;
	}

555
	/* issue device SoftReset too */
556 557 558
	ret = dwc3_soft_reset(dwc);
	if (ret)
		goto err0;
559

560 561 562
	ret = dwc3_core_soft_reset(dwc);
	if (ret)
		goto err0;
563

564
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
565
	reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
566

567
	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
568
	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
		/**
		 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
		 * issue which would cause xHCI compliance tests to fail.
		 *
		 * Because of that we cannot enable clock gating on such
		 * configurations.
		 *
		 * Refers to:
		 *
		 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
		 * SOF/ITP Mode Used
		 */
		if ((dwc->dr_mode == USB_DR_MODE_HOST ||
				dwc->dr_mode == USB_DR_MODE_OTG) &&
				(dwc->revision >= DWC3_REVISION_210A &&
				dwc->revision <= DWC3_REVISION_250A))
			reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
		else
			reg &= ~DWC3_GCTL_DSBLCLKGTNG;
588
		break;
589 590 591
	case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
		/* enable hibernation here */
		dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
592 593 594 595 596 597

		/*
		 * REVISIT Enabling this bit so that host-mode hibernation
		 * will work. Device-mode hibernation is not yet implemented.
		 */
		reg |= DWC3_GCTL_GBLHIBERNATIONEN;
598
		break;
599
	default:
600
		dwc3_trace(trace_dwc3_core, "No power optimization available\n");
601 602
	}

603 604
	/* check if current dwc3 is on simulation board */
	if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
605 606
		dwc3_trace(trace_dwc3_core,
				"running on FPGA platform\n");
607 608 609
		dwc->is_fpga = true;
	}

H
Huang Rui 已提交
610 611 612 613 614 615 616 617
	WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
			"disable_scramble cannot be used on non-FPGA builds\n");

	if (dwc->disable_scramble_quirk && dwc->is_fpga)
		reg |= DWC3_GCTL_DISSCRAMBLE;
	else
		reg &= ~DWC3_GCTL_DISSCRAMBLE;

H
Huang Rui 已提交
618 619 620
	if (dwc->u2exit_lfps_quirk)
		reg |= DWC3_GCTL_U2EXIT_LFPS;

621 622
	/*
	 * WORKAROUND: DWC3 revisions <1.90a have a bug
623
	 * where the device can fail to connect at SuperSpeed
624
	 * and falls back to high-speed mode which causes
625
	 * the device to enter a Connect/Disconnect loop
626 627 628 629
	 */
	if (dwc->revision < DWC3_REVISION_190A)
		reg |= DWC3_GCTL_U2RSTECN;

630 631
	dwc3_core_num_eps(dwc);

632 633
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);

634 635 636 637 638 639 640 641
	ret = dwc3_alloc_scratch_buffers(dwc);
	if (ret)
		goto err1;

	ret = dwc3_setup_scratch_buffers(dwc);
	if (ret)
		goto err2;

642 643
	return 0;

644 645 646 647 648 649
err2:
	dwc3_free_scratch_buffers(dwc);

err1:
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
650 651
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
652

653 654 655 656 657 658
err0:
	return ret;
}

static void dwc3_core_exit(struct dwc3 *dwc)
{
659
	dwc3_free_scratch_buffers(dwc);
660 661
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
662 663
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
664 665
}

666
static int dwc3_core_get_phy(struct dwc3 *dwc)
667
{
668
	struct device		*dev = dwc->dev;
F
Felipe Balbi 已提交
669
	struct device_node	*node = dev->of_node;
670
	int ret;
671

672 673 674
	if (node) {
		dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
		dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
675 676 677
	} else {
		dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
		dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
678 679
	}

F
Felipe Balbi 已提交
680 681
	if (IS_ERR(dwc->usb2_phy)) {
		ret = PTR_ERR(dwc->usb2_phy);
682 683 684
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb2_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
685
			return ret;
686 687 688 689
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
690 691
	}

F
Felipe Balbi 已提交
692
	if (IS_ERR(dwc->usb3_phy)) {
693
		ret = PTR_ERR(dwc->usb3_phy);
694 695 696
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb3_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
697
			return ret;
698 699 700 701
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
702 703
	}

704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
	dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
	if (IS_ERR(dwc->usb2_generic_phy)) {
		ret = PTR_ERR(dwc->usb2_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb2_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
	}

	dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
	if (IS_ERR(dwc->usb3_generic_phy)) {
		ret = PTR_ERR(dwc->usb3_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb3_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
	}

730 731 732
	return 0;
}

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
static int dwc3_core_init_mode(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;
	int ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
		ret = dwc3_gadget_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize gadget\n");
			return ret;
		}
		break;
	case USB_DR_MODE_HOST:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
		ret = dwc3_host_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize host\n");
			return ret;
		}
		break;
	case USB_DR_MODE_OTG:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
		ret = dwc3_host_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize host\n");
			return ret;
		}

		ret = dwc3_gadget_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize gadget\n");
			return ret;
		}
		break;
	default:
		dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
		return -EINVAL;
	}

	return 0;
}

static void dwc3_core_exit_mode(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_gadget_exit(dwc);
		break;
	case USB_DR_MODE_HOST:
		dwc3_host_exit(dwc);
		break;
	case USB_DR_MODE_OTG:
		dwc3_host_exit(dwc);
		dwc3_gadget_exit(dwc);
		break;
	default:
		/* do nothing */
		break;
	}
}

796 797 798 799 800 801 802 803
#define DWC3_ALIGN_MASK		(16 - 1)

static int dwc3_probe(struct platform_device *pdev)
{
	struct device		*dev = &pdev->dev;
	struct dwc3_platform_data *pdata = dev_get_platdata(dev);
	struct resource		*res;
	struct dwc3		*dwc;
H
Huang Rui 已提交
804
	u8			lpm_nyet_threshold;
H
Huang Rui 已提交
805
	u8			tx_de_emphasis;
806
	u8			hird_threshold;
807
	u32			fladj = 0;
808

809
	int			ret;
810 811 812 813 814

	void __iomem		*regs;
	void			*mem;

	mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
815
	if (!mem)
816
		return -ENOMEM;
817

818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
	dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
	dwc->mem = mem;
	dwc->dev = dev;

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(dev, "missing IRQ\n");
		return -ENODEV;
	}
	dwc->xhci_resources[1].start = res->start;
	dwc->xhci_resources[1].end = res->end;
	dwc->xhci_resources[1].flags = res->flags;
	dwc->xhci_resources[1].name = res->name;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "missing memory resource\n");
		return -ENODEV;
	}

838 839 840 841 842 843 844 845 846 847 848 849 850
	dwc->xhci_resources[0].start = res->start;
	dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
					DWC3_XHCI_REGS_END;
	dwc->xhci_resources[0].flags = res->flags;
	dwc->xhci_resources[0].name = res->name;

	res->start += DWC3_GLOBALS_REGS_START;

	/*
	 * Request memory region but exclude xHCI regs,
	 * since it will be requested by the xhci-plat driver.
	 */
	regs = devm_ioremap_resource(dev, res);
851 852 853 854
	if (IS_ERR(regs)) {
		ret = PTR_ERR(regs);
		goto err0;
	}
855 856 857 858

	dwc->regs	= regs;
	dwc->regs_size	= resource_size(res);

H
Huang Rui 已提交
859 860 861
	/* default to highest possible threshold */
	lpm_nyet_threshold = 0xff;

H
Huang Rui 已提交
862 863 864
	/* default to -3.5dB de-emphasis */
	tx_de_emphasis = 1;

865 866 867 868 869 870
	/*
	 * default to assert utmi_sleep_n and use maximum allowed HIRD
	 * threshold value of 0b1100
	 */
	hird_threshold = 12;

871
	dwc->maximum_speed = usb_get_maximum_speed(dev);
872
	dwc->dr_mode = usb_get_dr_mode(dev);
873

874
	dwc->has_lpm_erratum = device_property_read_bool(dev,
H
Huang Rui 已提交
875
				"snps,has-lpm-erratum");
876
	device_property_read_u8(dev, "snps,lpm-nyet-threshold",
H
Huang Rui 已提交
877
				&lpm_nyet_threshold);
878
	dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
879
				"snps,is-utmi-l1-suspend");
880
	device_property_read_u8(dev, "snps,hird-threshold",
881
				&hird_threshold);
882
	dwc->usb3_lpm_capable = device_property_read_bool(dev,
883
				"snps,usb3_lpm_capable");
884

885
	dwc->disable_scramble_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
886
				"snps,disable_scramble_quirk");
887
	dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
888
				"snps,u2exit_lfps_quirk");
889
	dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
890
				"snps,u2ss_inp3_quirk");
891
	dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
892
				"snps,req_p1p2p3_quirk");
893
	dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
894
				"snps,del_p1p2p3_quirk");
895
	dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
896
				"snps,del_phy_power_chg_quirk");
897
	dwc->lfps_filter_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
898
				"snps,lfps_filter_quirk");
899
	dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
900
				"snps,rx_detect_poll_quirk");
901
	dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
902
				"snps,dis_u3_susphy_quirk");
903
	dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
904
				"snps,dis_u2_susphy_quirk");
J
John Youn 已提交
905 906
	dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
				"snps,dis_enblslpm_quirk");
H
Huang Rui 已提交
907

908
	dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
909
				"snps,tx_de_emphasis_quirk");
910
	device_property_read_u8(dev, "snps,tx_de_emphasis",
H
Huang Rui 已提交
911
				&tx_de_emphasis);
912 913 914 915 916 917
	device_property_read_string(dev, "snps,hsphy_interface",
				    &dwc->hsphy_interface);
	device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
				 &fladj);

	if (pdata) {
918
		dwc->maximum_speed = pdata->maximum_speed;
H
Huang Rui 已提交
919 920 921
		dwc->has_lpm_erratum = pdata->has_lpm_erratum;
		if (pdata->lpm_nyet_threshold)
			lpm_nyet_threshold = pdata->lpm_nyet_threshold;
922 923 924
		dwc->is_utmi_l1_suspend = pdata->is_utmi_l1_suspend;
		if (pdata->hird_threshold)
			hird_threshold = pdata->hird_threshold;
925

926
		dwc->usb3_lpm_capable = pdata->usb3_lpm_capable;
927
		dwc->dr_mode = pdata->dr_mode;
H
Huang Rui 已提交
928 929

		dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
H
Huang Rui 已提交
930
		dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
931
		dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
H
Huang Rui 已提交
932
		dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
H
Huang Rui 已提交
933
		dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
934
		dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
H
Huang Rui 已提交
935
		dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
936
		dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
937
		dwc->dis_u3_susphy_quirk = pdata->dis_u3_susphy_quirk;
938
		dwc->dis_u2_susphy_quirk = pdata->dis_u2_susphy_quirk;
J
John Youn 已提交
939
		dwc->dis_enblslpm_quirk = pdata->dis_enblslpm_quirk;
H
Huang Rui 已提交
940 941 942 943

		dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
		if (pdata->tx_de_emphasis)
			tx_de_emphasis = pdata->tx_de_emphasis;
944 945

		dwc->hsphy_interface = pdata->hsphy_interface;
946
		fladj = pdata->fladj_value;
947 948
	}

H
Huang Rui 已提交
949
	dwc->lpm_nyet_threshold = lpm_nyet_threshold;
H
Huang Rui 已提交
950
	dwc->tx_de_emphasis = tx_de_emphasis;
H
Huang Rui 已提交
951

952 953 954
	dwc->hird_threshold = hird_threshold
		| (dwc->is_utmi_l1_suspend << 4);

955
	platform_set_drvdata(pdev, dwc);
956
	dwc3_cache_hwparams(dwc);
957

958 959 960
	ret = dwc3_phy_setup(dwc);
	if (ret)
		goto err0;
H
Heikki Krogerus 已提交
961

962 963
	ret = dwc3_core_get_phy(dwc);
	if (ret)
964
		goto err0;
965

966 967
	spin_lock_init(&dwc->lock);

968 969 970 971 972
	if (!dev->dma_mask) {
		dev->dma_mask = dev->parent->dma_mask;
		dev->dma_parms = dev->parent->dma_parms;
		dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
	}
973

C
Chanho Park 已提交
974 975 976
	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);
	pm_runtime_forbid(dev);
977

978 979 980 981
	ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
	if (ret) {
		dev_err(dwc->dev, "failed to allocate event buffers\n");
		ret = -ENOMEM;
982
		goto err1;
983 984
	}

985 986 987 988 989 990 991 992
	if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
		dwc->dr_mode = USB_DR_MODE_HOST;
	else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
		dwc->dr_mode = USB_DR_MODE_PERIPHERAL;

	if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
		dwc->dr_mode = USB_DR_MODE_OTG;

993 994
	ret = dwc3_core_init(dwc);
	if (ret) {
C
Chanho Park 已提交
995
		dev_err(dev, "failed to initialize core\n");
996
		goto err1;
997 998
	}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	/* Check the maximum_speed parameter */
	switch (dwc->maximum_speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
	case USB_SPEED_HIGH:
	case USB_SPEED_SUPER:
	case USB_SPEED_SUPER_PLUS:
		break;
	default:
		dev_err(dev, "invalid maximum_speed parameter %d\n",
			dwc->maximum_speed);
		/* fall through */
	case USB_SPEED_UNKNOWN:
		/* default to superspeed */
1013 1014 1015 1016 1017 1018 1019 1020 1021
		dwc->maximum_speed = USB_SPEED_SUPER;

		/*
		 * default to superspeed plus if we are capable.
		 */
		if (dwc3_is_usb31(dwc) &&
		    (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
		     DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
			dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1022 1023

		break;
1024 1025
	}

1026 1027 1028
	/* Adjust Frame Length */
	dwc3_frame_length_adjustment(dwc, fladj);

1029 1030
	usb_phy_set_suspend(dwc->usb2_phy, 0);
	usb_phy_set_suspend(dwc->usb3_phy, 0);
1031 1032
	ret = phy_power_on(dwc->usb2_generic_phy);
	if (ret < 0)
1033
		goto err2;
1034 1035 1036

	ret = phy_power_on(dwc->usb3_generic_phy);
	if (ret < 0)
1037
		goto err3;
1038

1039 1040 1041
	ret = dwc3_event_buffers_setup(dwc);
	if (ret) {
		dev_err(dwc->dev, "failed to setup event buffers\n");
1042
		goto err4;
1043 1044
	}

1045 1046
	ret = dwc3_core_init_mode(dwc);
	if (ret)
1047
		goto err5;
1048 1049 1050

	ret = dwc3_debugfs_init(dwc);
	if (ret) {
C
Chanho Park 已提交
1051
		dev_err(dev, "failed to initialize debugfs\n");
1052
		goto err6;
1053 1054
	}

C
Chanho Park 已提交
1055
	pm_runtime_allow(dev);
1056 1057 1058

	return 0;

1059
err6:
1060
	dwc3_core_exit_mode(dwc);
1061

1062
err5:
1063 1064
	dwc3_event_buffers_cleanup(dwc);

1065
err4:
1066 1067
	phy_power_off(dwc->usb3_generic_phy);

1068
err3:
1069 1070
	phy_power_off(dwc->usb2_generic_phy);

1071
err2:
1072 1073
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
C
Chanho Park 已提交
1074
	dwc3_core_exit(dwc);
1075

1076
err1:
1077
	dwc3_free_event_buffers(dwc);
1078
	dwc3_ulpi_exit(dwc);
1079

1080 1081 1082 1083 1084 1085 1086 1087
err0:
	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;

1088 1089 1090
	return ret;
}

B
Bill Pemberton 已提交
1091
static int dwc3_remove(struct platform_device *pdev)
1092 1093
{
	struct dwc3	*dwc = platform_get_drvdata(pdev);
1094 1095 1096 1097 1098 1099 1100 1101
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;
1102

1103 1104 1105 1106 1107
	dwc3_debugfs_exit(dwc);
	dwc3_core_exit_mode(dwc);
	dwc3_event_buffers_cleanup(dwc);
	dwc3_free_event_buffers(dwc);

1108 1109
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
1110 1111
	phy_power_off(dwc->usb2_generic_phy);
	phy_power_off(dwc->usb3_generic_phy);
1112

1113
	dwc3_core_exit(dwc);
1114
	dwc3_ulpi_exit(dwc);
1115

1116
	pm_runtime_put_sync(&pdev->dev);
1117 1118 1119 1120 1121
	pm_runtime_disable(&pdev->dev);

	return 0;
}

1122
#ifdef CONFIG_PM_SLEEP
1123 1124 1125 1126 1127 1128 1129
static int dwc3_suspend(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	unsigned long	flags;

	spin_lock_irqsave(&dwc->lock, flags);

1130 1131 1132
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
1133 1134
		dwc3_gadget_suspend(dwc);
		/* FALLTHROUGH */
1135
	case USB_DR_MODE_HOST:
1136
	default:
1137
		dwc3_event_buffers_cleanup(dwc);
1138 1139 1140 1141 1142 1143 1144 1145
		break;
	}

	dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
	spin_unlock_irqrestore(&dwc->lock, flags);

	usb_phy_shutdown(dwc->usb3_phy);
	usb_phy_shutdown(dwc->usb2_phy);
1146 1147
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
1148

1149 1150
	pinctrl_pm_select_sleep_state(dev);

1151 1152 1153 1154 1155 1156 1157
	return 0;
}

static int dwc3_resume(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	unsigned long	flags;
1158
	int		ret;
1159

1160 1161
	pinctrl_pm_select_default_state(dev);

1162 1163
	usb_phy_init(dwc->usb3_phy);
	usb_phy_init(dwc->usb2_phy);
1164 1165 1166 1167 1168 1169 1170
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0)
		goto err_usb2phy_init;
1171 1172 1173

	spin_lock_irqsave(&dwc->lock, flags);

1174
	dwc3_event_buffers_setup(dwc);
1175 1176
	dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);

1177 1178 1179
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
1180 1181
		dwc3_gadget_resume(dwc);
		/* FALLTHROUGH */
1182
	case USB_DR_MODE_HOST:
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	default:
		/* do nothing */
		break;
	}

	spin_unlock_irqrestore(&dwc->lock, flags);

	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
1195 1196 1197 1198 1199

err_usb2phy_init:
	phy_exit(dwc->usb2_generic_phy);

	return ret;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
}

static const struct dev_pm_ops dwc3_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
};

#define DWC3_PM_OPS	&(dwc3_dev_pm_ops)
#else
#define DWC3_PM_OPS	NULL
#endif

1211 1212
#ifdef CONFIG_OF
static const struct of_device_id of_dwc3_match[] = {
1213 1214 1215
	{
		.compatible = "snps,dwc3"
	},
1216 1217 1218 1219 1220 1221 1222 1223
	{
		.compatible = "synopsys,dwc3"
	},
	{ },
};
MODULE_DEVICE_TABLE(of, of_dwc3_match);
#endif

H
Heikki Krogerus 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
#ifdef CONFIG_ACPI

#define ACPI_ID_INTEL_BSW	"808622B7"

static const struct acpi_device_id dwc3_acpi_match[] = {
	{ ACPI_ID_INTEL_BSW, 0 },
	{ },
};
MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
#endif

1235 1236
static struct platform_driver dwc3_driver = {
	.probe		= dwc3_probe,
B
Bill Pemberton 已提交
1237
	.remove		= dwc3_remove,
1238 1239
	.driver		= {
		.name	= "dwc3",
1240
		.of_match_table	= of_match_ptr(of_dwc3_match),
H
Heikki Krogerus 已提交
1241
		.acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1242
		.pm	= DWC3_PM_OPS,
1243 1244 1245
	},
};

1246 1247
module_platform_driver(dwc3_driver);

1248
MODULE_ALIAS("platform:dwc3");
1249
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
F
Felipe Balbi 已提交
1250
MODULE_LICENSE("GPL v2");
1251
MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");