core.c 31.7 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * core.c - DesignWare USB3 DRD Controller Core file
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17
 *
F
Felipe Balbi 已提交
18 19
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
20 21
 */

22
#include <linux/version.h>
23
#include <linux/module.h>
24 25 26 27 28 29 30 31 32 33 34
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
35
#include <linux/of.h>
H
Heikki Krogerus 已提交
36
#include <linux/acpi.h>
37
#include <linux/pinctrl/consumer.h>
38 39 40

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
41
#include <linux/usb/of.h>
42
#include <linux/usb/otg.h>
43 44 45 46 47 48 49

#include "core.h"
#include "gadget.h"
#include "io.h"

#include "debug.h"

F
Felipe Balbi 已提交
50
#define DWC3_DEFAULT_AUTOSUSPEND_DELAY	5000 /* ms */
51

52 53 54 55 56 57 58 59 60
void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
{
	u32 reg;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
	reg |= DWC3_GCTL_PRTCAPDIR(mode);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}
61

62 63 64 65 66 67 68 69 70 71 72 73 74 75
u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

	dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
			DWC3_GDBGFIFOSPACE_NUM(dep->number) |
			DWC3_GDBGFIFOSPACE_TYPE(type));

	reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);

	return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
}

76 77 78 79
/**
 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
 * @dwc: pointer to our context structure
 */
80
static int dwc3_core_soft_reset(struct dwc3 *dwc)
81 82
{
	u32		reg;
83
	int		retries = 1000;
84
	int		ret;
85

F
Felipe Balbi 已提交
86 87
	usb_phy_init(dwc->usb2_phy);
	usb_phy_init(dwc->usb3_phy);
88 89 90 91 92 93 94 95 96
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0) {
		phy_exit(dwc->usb2_generic_phy);
		return ret;
	}
97

98 99 100 101 102 103 104
	/*
	 * We're resetting only the device side because, if we're in host mode,
	 * XHCI driver will reset the host block. If dwc3 was configured for
	 * host-only mode, then we can return early.
	 */
	if (dwc->dr_mode == USB_DR_MODE_HOST)
		return 0;
105

106 107 108
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg |= DWC3_DCTL_CSFTRST;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
109

110 111 112 113
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			return 0;
114

115 116
		udelay(1);
	} while (--retries);
117

118
	return -ETIMEDOUT;
119 120
}

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
/**
 * dwc3_soft_reset - Issue soft reset
 * @dwc: Pointer to our controller context structure
 */
static int dwc3_soft_reset(struct dwc3 *dwc)
{
	unsigned long timeout;
	u32 reg;

	timeout = jiffies + msecs_to_jiffies(500);
	dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			break;

		if (time_after(jiffies, timeout)) {
			dev_err(dwc->dev, "Reset Timed Out\n");
			return -ETIMEDOUT;
		}

		cpu_relax();
	} while (true);

	return 0;
}

148 149 150 151
/*
 * dwc3_frame_length_adjustment - Adjusts frame length if required
 * @dwc3: Pointer to our controller context structure
 */
152
static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
153 154 155 156 157 158 159
{
	u32 reg;
	u32 dft;

	if (dwc->revision < DWC3_REVISION_250A)
		return;

160
	if (dwc->fladj == 0)
161 162 163 164
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
	dft = reg & DWC3_GFLADJ_30MHZ_MASK;
165
	if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
166 167
	    "request value same as default, ignoring\n")) {
		reg &= ~DWC3_GFLADJ_30MHZ_MASK;
168
		reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
169 170 171 172
		dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
	}
}

173 174 175 176 177 178 179 180 181 182 183 184
/**
 * dwc3_free_one_event_buffer - Frees one event buffer
 * @dwc: Pointer to our controller context structure
 * @evt: Pointer to event buffer to be freed
 */
static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
		struct dwc3_event_buffer *evt)
{
	dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
}

/**
185
 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
186 187 188
 * @dwc: Pointer to our controller context structure
 * @length: size of the event buffer
 *
189
 * Returns a pointer to the allocated event buffer structure on success
190 191
 * otherwise ERR_PTR(errno).
 */
192 193
static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
		unsigned length)
194 195 196
{
	struct dwc3_event_buffer	*evt;

197
	evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
198 199 200 201 202 203 204
	if (!evt)
		return ERR_PTR(-ENOMEM);

	evt->dwc	= dwc;
	evt->length	= length;
	evt->buf	= dma_alloc_coherent(dwc->dev, length,
			&evt->dma, GFP_KERNEL);
205
	if (!evt->buf)
206 207 208 209 210 211 212 213 214 215 216 217 218
		return ERR_PTR(-ENOMEM);

	return evt;
}

/**
 * dwc3_free_event_buffers - frees all allocated event buffers
 * @dwc: Pointer to our controller context structure
 */
static void dwc3_free_event_buffers(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
219
	evt = dwc->ev_buf;
220 221
	if (evt)
		dwc3_free_one_event_buffer(dwc, evt);
222 223 224 225
}

/**
 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
226
 * @dwc: pointer to our controller context structure
227 228
 * @length: size of event buffer
 *
229
 * Returns 0 on success otherwise negative errno. In the error case, dwc
230 231
 * may contain some buffers allocated but not all which were requested.
 */
B
Bill Pemberton 已提交
232
static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
233
{
234
	struct dwc3_event_buffer *evt;
235

236 237 238 239
	evt = dwc3_alloc_one_event_buffer(dwc, length);
	if (IS_ERR(evt)) {
		dev_err(dwc->dev, "can't allocate event buffer\n");
		return PTR_ERR(evt);
240
	}
F
Felipe Balbi 已提交
241
	dwc->ev_buf = evt;
242 243 244 245 246 247

	return 0;
}

/**
 * dwc3_event_buffers_setup - setup our allocated event buffers
248
 * @dwc: pointer to our controller context structure
249 250 251
 *
 * Returns 0 on success otherwise negative errno.
 */
252
static int dwc3_event_buffers_setup(struct dwc3 *dwc)
253 254 255
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
256
	evt = dwc->ev_buf;
257 258 259 260 261 262 263 264 265 266 267 268 269 270
	dwc3_trace(trace_dwc3_core,
			"Event buf %p dma %08llx length %d\n",
			evt->buf, (unsigned long long) evt->dma,
			evt->length);

	evt->lpos = 0;

	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
			lower_32_bits(evt->dma));
	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
			upper_32_bits(evt->dma));
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
			DWC3_GEVNTSIZ_SIZE(evt->length));
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
271 272 273 274 275 276 277 278

	return 0;
}

static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
279
	evt = dwc->ev_buf;
280

281
	evt->lpos = 0;
282

283 284 285 286 287
	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
			| DWC3_GEVNTSIZ_SIZE(0));
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
288 289
}

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
			DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
	if (!dwc->scratchbuf)
		return -ENOMEM;

	return 0;
}

static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
{
	dma_addr_t scratch_addr;
	u32 param;
	int ret;

	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return 0;

	scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
			dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
			DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dwc->dev, scratch_addr)) {
		dev_err(dwc->dev, "failed to map scratch buffer\n");
		ret = -EFAULT;
		goto err0;
	}

	dwc->scratch_addr = scratch_addr;

	param = lower_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
	if (ret < 0)
		goto err1;

	param = upper_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
	if (ret < 0)
		goto err1;

	return 0;

err1:
	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);

err0:
	return ret;
}

static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return;

	if (!dwc->nr_scratch)
		return;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return;

	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
	kfree(dwc->scratchbuf);
}

374 375 376 377 378 379 380
static void dwc3_core_num_eps(struct dwc3 *dwc)
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
	dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;

381
	dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
382 383 384
			dwc->num_in_eps, dwc->num_out_eps);
}

B
Bill Pemberton 已提交
385
static void dwc3_cache_hwparams(struct dwc3 *dwc)
386 387 388 389 390 391 392 393 394 395 396 397 398 399
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
	parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
	parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
	parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
	parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
	parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
	parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
	parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
	parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
}

400 401 402
/**
 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
 * @dwc: Pointer to our controller context structure
403 404 405 406
 *
 * Returns 0 on success. The USB PHY interfaces are configured but not
 * initialized. The PHY interfaces and the PHYs get initialized together with
 * the core in dwc3_core_init.
407
 */
408
static int dwc3_phy_setup(struct dwc3 *dwc)
409 410
{
	u32 reg;
411
	int ret;
412 413 414

	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));

415 416 417 418 419 420 421 422 423
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
	 * to '0' during coreConsultant configuration. So default value
	 * will be '0' when the core is reset. Application needs to set it
	 * to '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB3PIPECTL_SUSPHY;

424 425 426
	if (dwc->u2ss_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;

427 428 429
	if (dwc->dis_rxdet_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;

H
Huang Rui 已提交
430 431 432
	if (dwc->req_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;

H
Huang Rui 已提交
433 434 435
	if (dwc->del_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;

436 437 438
	if (dwc->del_phy_power_chg_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;

H
Huang Rui 已提交
439 440 441
	if (dwc->lfps_filter_quirk)
		reg |= DWC3_GUSB3PIPECTL_LFPSFILT;

442 443 444
	if (dwc->rx_detect_poll_quirk)
		reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;

H
Huang Rui 已提交
445 446 447
	if (dwc->tx_de_emphasis_quirk)
		reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);

448
	if (dwc->dis_u3_susphy_quirk)
449 450
		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;

451 452 453
	if (dwc->dis_del_phy_power_chg_quirk)
		reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;

454 455
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

456 457
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));

458 459 460
	/* Select the HS PHY interface */
	switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
	case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
461 462
		if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "utmi", 4)) {
463
			reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
464
			break;
465 466
		} else if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "ulpi", 4)) {
467
			reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
468
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
469
		} else {
470 471 472
			/* Relying on default value. */
			if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
				break;
473 474
		}
		/* FALLTHROUGH */
475 476 477 478 479 480 481 482 483 484 485 486
	case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
		/* Making sure the interface and PHY are operational */
		ret = dwc3_soft_reset(dwc);
		if (ret)
			return ret;

		udelay(1);

		ret = dwc3_ulpi_init(dwc);
		if (ret)
			return ret;
		/* FALLTHROUGH */
487 488 489 490
	default:
		break;
	}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	switch (dwc->hsphy_mode) {
	case USBPHY_INTERFACE_MODE_UTMI:
		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
		break;
	case USBPHY_INTERFACE_MODE_UTMIW:
		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
		break;
	default:
		break;
	}

508 509 510 511 512 513 514 515 516
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
	 * '0' during coreConsultant configuration. So default value will
	 * be '0' when the core is reset. Application needs to set it to
	 * '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;

517
	if (dwc->dis_u2_susphy_quirk)
518 519
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

J
John Youn 已提交
520 521 522
	if (dwc->dis_enblslpm_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;

523 524 525
	if (dwc->dis_u2_freeclk_exists_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;

526
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
527 528

	return 0;
529 530
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static void dwc3_core_exit(struct dwc3 *dwc)
{
	dwc3_event_buffers_cleanup(dwc);

	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);

	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
	phy_power_off(dwc->usb2_generic_phy);
	phy_power_off(dwc->usb3_generic_phy);
}

546 547 548 549 550 551
/**
 * dwc3_core_init - Low-level initialization of DWC3 Core
 * @dwc: Pointer to our controller context structure
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
552
static int dwc3_core_init(struct dwc3 *dwc)
553
{
554
	u32			hwparams4 = dwc->hwparams.hwparams4;
555 556 557
	u32			reg;
	int			ret;

558 559
	reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
	/* This should read as U3 followed by revision number */
J
John Youn 已提交
560 561 562 563 564 565 566 567
	if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
		/* Detected DWC_usb3 IP */
		dwc->revision = reg;
	} else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
		/* Detected DWC_usb31 IP */
		dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
		dwc->revision |= DWC3_REVISION_IS_DWC31;
	} else {
568 569 570 571 572
		dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
		ret = -ENODEV;
		goto err0;
	}

573 574 575 576 577 578
	/*
	 * Write Linux Version Code to our GUID register so it's easy to figure
	 * out which kernel version a bug was found.
	 */
	dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);

579 580 581 582 583 584 585
	/* Handle USB2.0-only core configuration */
	if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
			DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
		if (dwc->maximum_speed == USB_SPEED_SUPER)
			dwc->maximum_speed = USB_SPEED_HIGH;
	}

586
	/* issue device SoftReset too */
587 588 589
	ret = dwc3_soft_reset(dwc);
	if (ret)
		goto err0;
590

591 592 593
	ret = dwc3_core_soft_reset(dwc);
	if (ret)
		goto err0;
594

595 596 597 598
	ret = dwc3_phy_setup(dwc);
	if (ret)
		goto err0;

599
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
600
	reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
601

602
	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
603
	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
		/**
		 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
		 * issue which would cause xHCI compliance tests to fail.
		 *
		 * Because of that we cannot enable clock gating on such
		 * configurations.
		 *
		 * Refers to:
		 *
		 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
		 * SOF/ITP Mode Used
		 */
		if ((dwc->dr_mode == USB_DR_MODE_HOST ||
				dwc->dr_mode == USB_DR_MODE_OTG) &&
				(dwc->revision >= DWC3_REVISION_210A &&
				dwc->revision <= DWC3_REVISION_250A))
			reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
		else
			reg &= ~DWC3_GCTL_DSBLCLKGTNG;
623
		break;
624 625 626
	case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
		/* enable hibernation here */
		dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
627 628 629 630 631 632

		/*
		 * REVISIT Enabling this bit so that host-mode hibernation
		 * will work. Device-mode hibernation is not yet implemented.
		 */
		reg |= DWC3_GCTL_GBLHIBERNATIONEN;
633
		break;
634
	default:
635
		dwc3_trace(trace_dwc3_core, "No power optimization available\n");
636 637
	}

638 639
	/* check if current dwc3 is on simulation board */
	if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
640 641
		dwc3_trace(trace_dwc3_core,
				"running on FPGA platform\n");
642 643 644
		dwc->is_fpga = true;
	}

H
Huang Rui 已提交
645 646 647 648 649 650 651 652
	WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
			"disable_scramble cannot be used on non-FPGA builds\n");

	if (dwc->disable_scramble_quirk && dwc->is_fpga)
		reg |= DWC3_GCTL_DISSCRAMBLE;
	else
		reg &= ~DWC3_GCTL_DISSCRAMBLE;

H
Huang Rui 已提交
653 654 655
	if (dwc->u2exit_lfps_quirk)
		reg |= DWC3_GCTL_U2EXIT_LFPS;

656 657
	/*
	 * WORKAROUND: DWC3 revisions <1.90a have a bug
658
	 * where the device can fail to connect at SuperSpeed
659
	 * and falls back to high-speed mode which causes
660
	 * the device to enter a Connect/Disconnect loop
661 662 663 664 665 666
	 */
	if (dwc->revision < DWC3_REVISION_190A)
		reg |= DWC3_GCTL_U2RSTECN;

	dwc3_writel(dwc->regs, DWC3_GCTL, reg);

667
	dwc3_core_num_eps(dwc);
668 669 670

	ret = dwc3_setup_scratch_buffers(dwc);
	if (ret)
671 672 673 674 675 676 677 678 679
		goto err1;

	/* Adjust Frame Length */
	dwc3_frame_length_adjustment(dwc);

	usb_phy_set_suspend(dwc->usb2_phy, 0);
	usb_phy_set_suspend(dwc->usb3_phy, 0);
	ret = phy_power_on(dwc->usb2_generic_phy);
	if (ret < 0)
680 681
		goto err2;

682 683 684 685 686 687 688 689 690 691
	ret = phy_power_on(dwc->usb3_generic_phy);
	if (ret < 0)
		goto err3;

	ret = dwc3_event_buffers_setup(dwc);
	if (ret) {
		dev_err(dwc->dev, "failed to setup event buffers\n");
		goto err4;
	}

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
		break;
	case USB_DR_MODE_HOST:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
		break;
	case USB_DR_MODE_OTG:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
		break;
	default:
		dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
		break;
	}

707 708 709 710 711 712 713 714 715 716 717
	/*
	 * ENDXFER polling is available on version 3.10a and later of
	 * the DWC_usb3 controller. It is NOT available in the
	 * DWC_usb31 controller.
	 */
	if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
		reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
		reg |= DWC3_GUCTL2_RST_ACTBITLATER;
		dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
	}

718 719
	return 0;

720 721 722 723 724 725
err4:
	phy_power_off(dwc->usb2_generic_phy);

err3:
	phy_power_off(dwc->usb3_generic_phy);

726
err2:
727 728 729
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
	dwc3_core_exit(dwc);
730 731 732 733

err1:
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
734 735
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
736

737 738 739 740
err0:
	return ret;
}

741
static int dwc3_core_get_phy(struct dwc3 *dwc)
742
{
743
	struct device		*dev = dwc->dev;
F
Felipe Balbi 已提交
744
	struct device_node	*node = dev->of_node;
745
	int ret;
746

747 748 749
	if (node) {
		dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
		dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
750 751 752
	} else {
		dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
		dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
753 754
	}

F
Felipe Balbi 已提交
755 756
	if (IS_ERR(dwc->usb2_phy)) {
		ret = PTR_ERR(dwc->usb2_phy);
757 758 759
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb2_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
760
			return ret;
761 762 763 764
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
765 766
	}

F
Felipe Balbi 已提交
767
	if (IS_ERR(dwc->usb3_phy)) {
768
		ret = PTR_ERR(dwc->usb3_phy);
769 770 771
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb3_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
772
			return ret;
773 774 775 776
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
777 778
	}

779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
	if (IS_ERR(dwc->usb2_generic_phy)) {
		ret = PTR_ERR(dwc->usb2_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb2_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
	}

	dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
	if (IS_ERR(dwc->usb3_generic_phy)) {
		ret = PTR_ERR(dwc->usb3_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb3_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
	}

805 806 807
	return 0;
}

808 809 810 811 812 813 814 815 816
static int dwc3_core_init_mode(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;
	int ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		ret = dwc3_gadget_init(dwc);
		if (ret) {
817 818
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize gadget\n");
819 820 821 822 823 824
			return ret;
		}
		break;
	case USB_DR_MODE_HOST:
		ret = dwc3_host_init(dwc);
		if (ret) {
825 826
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize host\n");
827 828 829 830 831 832
			return ret;
		}
		break;
	case USB_DR_MODE_OTG:
		ret = dwc3_host_init(dwc);
		if (ret) {
833 834
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize host\n");
835 836 837 838 839
			return ret;
		}

		ret = dwc3_gadget_init(dwc);
		if (ret) {
840 841
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize gadget\n");
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
			return ret;
		}
		break;
	default:
		dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
		return -EINVAL;
	}

	return 0;
}

static void dwc3_core_exit_mode(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_gadget_exit(dwc);
		break;
	case USB_DR_MODE_HOST:
		dwc3_host_exit(dwc);
		break;
	case USB_DR_MODE_OTG:
		dwc3_host_exit(dwc);
		dwc3_gadget_exit(dwc);
		break;
	default:
		/* do nothing */
		break;
	}
}

872 873 874 875 876 877 878
#define DWC3_ALIGN_MASK		(16 - 1)

static int dwc3_probe(struct platform_device *pdev)
{
	struct device		*dev = &pdev->dev;
	struct resource		*res;
	struct dwc3		*dwc;
H
Huang Rui 已提交
879
	u8			lpm_nyet_threshold;
H
Huang Rui 已提交
880
	u8			tx_de_emphasis;
881
	u8			hird_threshold;
882

883
	int			ret;
884 885 886 887 888

	void __iomem		*regs;
	void			*mem;

	mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
889
	if (!mem)
890
		return -ENOMEM;
891

892 893 894 895 896 897 898 899 900 901
	dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
	dwc->mem = mem;
	dwc->dev = dev;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "missing memory resource\n");
		return -ENODEV;
	}

902 903 904 905 906 907 908 909 910 911 912 913 914
	dwc->xhci_resources[0].start = res->start;
	dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
					DWC3_XHCI_REGS_END;
	dwc->xhci_resources[0].flags = res->flags;
	dwc->xhci_resources[0].name = res->name;

	res->start += DWC3_GLOBALS_REGS_START;

	/*
	 * Request memory region but exclude xHCI regs,
	 * since it will be requested by the xhci-plat driver.
	 */
	regs = devm_ioremap_resource(dev, res);
915 916 917 918
	if (IS_ERR(regs)) {
		ret = PTR_ERR(regs);
		goto err0;
	}
919 920 921 922

	dwc->regs	= regs;
	dwc->regs_size	= resource_size(res);

H
Huang Rui 已提交
923 924 925
	/* default to highest possible threshold */
	lpm_nyet_threshold = 0xff;

H
Huang Rui 已提交
926 927 928
	/* default to -3.5dB de-emphasis */
	tx_de_emphasis = 1;

929 930 931 932 933 934
	/*
	 * default to assert utmi_sleep_n and use maximum allowed HIRD
	 * threshold value of 0b1100
	 */
	hird_threshold = 12;

935
	dwc->maximum_speed = usb_get_maximum_speed(dev);
936
	dwc->dr_mode = usb_get_dr_mode(dev);
937
	dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
938

939
	dwc->has_lpm_erratum = device_property_read_bool(dev,
H
Huang Rui 已提交
940
				"snps,has-lpm-erratum");
941
	device_property_read_u8(dev, "snps,lpm-nyet-threshold",
H
Huang Rui 已提交
942
				&lpm_nyet_threshold);
943
	dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
944
				"snps,is-utmi-l1-suspend");
945
	device_property_read_u8(dev, "snps,hird-threshold",
946
				&hird_threshold);
947
	dwc->usb3_lpm_capable = device_property_read_bool(dev,
948
				"snps,usb3_lpm_capable");
949

950
	dwc->disable_scramble_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
951
				"snps,disable_scramble_quirk");
952
	dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
953
				"snps,u2exit_lfps_quirk");
954
	dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
955
				"snps,u2ss_inp3_quirk");
956
	dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
957
				"snps,req_p1p2p3_quirk");
958
	dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
959
				"snps,del_p1p2p3_quirk");
960
	dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
961
				"snps,del_phy_power_chg_quirk");
962
	dwc->lfps_filter_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
963
				"snps,lfps_filter_quirk");
964
	dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
965
				"snps,rx_detect_poll_quirk");
966
	dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
967
				"snps,dis_u3_susphy_quirk");
968
	dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
969
				"snps,dis_u2_susphy_quirk");
J
John Youn 已提交
970 971
	dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
				"snps,dis_enblslpm_quirk");
972 973
	dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
				"snps,dis_rxdet_inp3_quirk");
974 975
	dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
				"snps,dis-u2-freeclk-exists-quirk");
976 977
	dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
				"snps,dis-del-phy-power-chg-quirk");
H
Huang Rui 已提交
978

979
	dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
980
				"snps,tx_de_emphasis_quirk");
981
	device_property_read_u8(dev, "snps,tx_de_emphasis",
H
Huang Rui 已提交
982
				&tx_de_emphasis);
983 984 985
	device_property_read_string(dev, "snps,hsphy_interface",
				    &dwc->hsphy_interface);
	device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
986
				 &dwc->fladj);
987

H
Huang Rui 已提交
988
	dwc->lpm_nyet_threshold = lpm_nyet_threshold;
H
Huang Rui 已提交
989
	dwc->tx_de_emphasis = tx_de_emphasis;
H
Huang Rui 已提交
990

991 992 993
	dwc->hird_threshold = hird_threshold
		| (dwc->is_utmi_l1_suspend << 4);

994
	platform_set_drvdata(pdev, dwc);
995
	dwc3_cache_hwparams(dwc);
996

997 998
	ret = dwc3_core_get_phy(dwc);
	if (ret)
999
		goto err0;
1000

1001 1002
	spin_lock_init(&dwc->lock);

1003 1004 1005 1006 1007
	if (!dev->dma_mask) {
		dev->dma_mask = dev->parent->dma_mask;
		dev->dma_parms = dev->parent->dma_parms;
		dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
	}
1008

F
Felipe Balbi 已提交
1009 1010 1011
	pm_runtime_set_active(dev);
	pm_runtime_use_autosuspend(dev);
	pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
C
Chanho Park 已提交
1012
	pm_runtime_enable(dev);
1013 1014 1015 1016
	ret = pm_runtime_get_sync(dev);
	if (ret < 0)
		goto err1;

C
Chanho Park 已提交
1017
	pm_runtime_forbid(dev);
1018

1019 1020 1021 1022
	ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
	if (ret) {
		dev_err(dwc->dev, "failed to allocate event buffers\n");
		ret = -ENOMEM;
1023
		goto err2;
1024 1025
	}

1026 1027 1028
	if (IS_ENABLED(CONFIG_USB_DWC3_HOST) &&
			(dwc->dr_mode == USB_DR_MODE_OTG ||
					dwc->dr_mode == USB_DR_MODE_UNKNOWN))
1029
		dwc->dr_mode = USB_DR_MODE_HOST;
1030 1031 1032
	else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET) &&
			(dwc->dr_mode == USB_DR_MODE_OTG ||
					dwc->dr_mode == USB_DR_MODE_UNKNOWN))
1033 1034 1035 1036 1037
		dwc->dr_mode = USB_DR_MODE_PERIPHERAL;

	if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
		dwc->dr_mode = USB_DR_MODE_OTG;

1038 1039
	ret = dwc3_alloc_scratch_buffers(dwc);
	if (ret)
1040
		goto err3;
1041

1042 1043
	ret = dwc3_core_init(dwc);
	if (ret) {
C
Chanho Park 已提交
1044
		dev_err(dev, "failed to initialize core\n");
1045
		goto err4;
1046 1047
	}

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	/* Check the maximum_speed parameter */
	switch (dwc->maximum_speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
	case USB_SPEED_HIGH:
	case USB_SPEED_SUPER:
	case USB_SPEED_SUPER_PLUS:
		break;
	default:
		dev_err(dev, "invalid maximum_speed parameter %d\n",
			dwc->maximum_speed);
		/* fall through */
	case USB_SPEED_UNKNOWN:
		/* default to superspeed */
1062 1063 1064 1065 1066 1067 1068 1069 1070
		dwc->maximum_speed = USB_SPEED_SUPER;

		/*
		 * default to superspeed plus if we are capable.
		 */
		if (dwc3_is_usb31(dwc) &&
		    (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
		     DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
			dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1071 1072

		break;
1073 1074
	}

1075 1076
	ret = dwc3_core_init_mode(dwc);
	if (ret)
1077
		goto err5;
1078

1079
	dwc3_debugfs_init(dwc);
F
Felipe Balbi 已提交
1080
	pm_runtime_put(dev);
1081 1082 1083

	return 0;

1084
err5:
1085
	dwc3_event_buffers_cleanup(dwc);
1086

1087
err4:
1088
	dwc3_free_scratch_buffers(dwc);
1089

1090
err3:
1091
	dwc3_free_event_buffers(dwc);
1092
	dwc3_ulpi_exit(dwc);
1093

1094 1095 1096 1097 1098 1099 1100
err2:
	pm_runtime_allow(&pdev->dev);

err1:
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1101 1102 1103 1104 1105 1106 1107 1108
err0:
	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;

1109 1110 1111
	return ret;
}

B
Bill Pemberton 已提交
1112
static int dwc3_remove(struct platform_device *pdev)
1113 1114
{
	struct dwc3	*dwc = platform_get_drvdata(pdev);
1115 1116
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

F
Felipe Balbi 已提交
1117
	pm_runtime_get_sync(&pdev->dev);
1118 1119 1120 1121 1122 1123
	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;
1124

1125 1126
	dwc3_debugfs_exit(dwc);
	dwc3_core_exit_mode(dwc);
1127

1128
	dwc3_core_exit(dwc);
1129
	dwc3_ulpi_exit(dwc);
1130

1131
	pm_runtime_put_sync(&pdev->dev);
F
Felipe Balbi 已提交
1132
	pm_runtime_allow(&pdev->dev);
1133 1134
	pm_runtime_disable(&pdev->dev);

F
Felipe Balbi 已提交
1135 1136 1137
	dwc3_free_event_buffers(dwc);
	dwc3_free_scratch_buffers(dwc);

1138 1139 1140
	return 0;
}

F
Felipe Balbi 已提交
1141 1142
#ifdef CONFIG_PM
static int dwc3_suspend_common(struct dwc3 *dwc)
1143
{
F
Felipe Balbi 已提交
1144
	unsigned long	flags;
1145

1146 1147 1148
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
F
Felipe Balbi 已提交
1149
		spin_lock_irqsave(&dwc->lock, flags);
1150
		dwc3_gadget_suspend(dwc);
F
Felipe Balbi 已提交
1151
		spin_unlock_irqrestore(&dwc->lock, flags);
1152
		break;
1153
	case USB_DR_MODE_HOST:
1154
	default:
1155
		/* do nothing */
1156 1157 1158
		break;
	}

1159
	dwc3_core_exit(dwc);
1160

1161 1162 1163
	return 0;
}

F
Felipe Balbi 已提交
1164
static int dwc3_resume_common(struct dwc3 *dwc)
1165
{
F
Felipe Balbi 已提交
1166
	unsigned long	flags;
1167
	int		ret;
1168

1169 1170
	ret = dwc3_core_init(dwc);
	if (ret)
1171 1172
		return ret;

1173 1174 1175
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
F
Felipe Balbi 已提交
1176
		spin_lock_irqsave(&dwc->lock, flags);
1177
		dwc3_gadget_resume(dwc);
F
Felipe Balbi 已提交
1178
		spin_unlock_irqrestore(&dwc->lock, flags);
1179
		/* FALLTHROUGH */
1180
	case USB_DR_MODE_HOST:
1181 1182 1183 1184 1185
	default:
		/* do nothing */
		break;
	}

F
Felipe Balbi 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	return 0;
}

static int dwc3_runtime_checks(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
		if (dwc->connected)
			return -EBUSY;
		break;
	case USB_DR_MODE_HOST:
	default:
		/* do nothing */
		break;
	}

	return 0;
}

static int dwc3_runtime_suspend(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);
	int		ret;

	if (dwc3_runtime_checks(dwc))
		return -EBUSY;

	ret = dwc3_suspend_common(dwc);
	if (ret)
		return ret;

	device_init_wakeup(dev, true);

	return 0;
}

static int dwc3_runtime_resume(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);
	int		ret;

	device_init_wakeup(dev, false);

	ret = dwc3_resume_common(dwc);
	if (ret)
		return ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
		dwc3_gadget_process_pending_events(dwc);
		break;
	case USB_DR_MODE_HOST:
	default:
		/* do nothing */
		break;
	}

	pm_runtime_mark_last_busy(dev);

	return 0;
}

static int dwc3_runtime_idle(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
		if (dwc3_runtime_checks(dwc))
			return -EBUSY;
		break;
	case USB_DR_MODE_HOST:
	default:
		/* do nothing */
		break;
	}

	pm_runtime_mark_last_busy(dev);
	pm_runtime_autosuspend(dev);

	return 0;
}
#endif /* CONFIG_PM */

#ifdef CONFIG_PM_SLEEP
static int dwc3_suspend(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	int		ret;

	ret = dwc3_suspend_common(dwc);
	if (ret)
		return ret;

	pinctrl_pm_select_sleep_state(dev);

	return 0;
}

static int dwc3_resume(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	int		ret;

	pinctrl_pm_select_default_state(dev);

	ret = dwc3_resume_common(dwc);
	if (ret)
		return ret;

1299 1300 1301 1302 1303 1304
	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}
1305
#endif /* CONFIG_PM_SLEEP */
1306 1307 1308

static const struct dev_pm_ops dwc3_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
F
Felipe Balbi 已提交
1309 1310
	SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
			dwc3_runtime_idle)
1311 1312
};

1313 1314
#ifdef CONFIG_OF
static const struct of_device_id of_dwc3_match[] = {
1315 1316 1317
	{
		.compatible = "snps,dwc3"
	},
1318 1319 1320 1321 1322 1323 1324 1325
	{
		.compatible = "synopsys,dwc3"
	},
	{ },
};
MODULE_DEVICE_TABLE(of, of_dwc3_match);
#endif

H
Heikki Krogerus 已提交
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
#ifdef CONFIG_ACPI

#define ACPI_ID_INTEL_BSW	"808622B7"

static const struct acpi_device_id dwc3_acpi_match[] = {
	{ ACPI_ID_INTEL_BSW, 0 },
	{ },
};
MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
#endif

1337 1338
static struct platform_driver dwc3_driver = {
	.probe		= dwc3_probe,
B
Bill Pemberton 已提交
1339
	.remove		= dwc3_remove,
1340 1341
	.driver		= {
		.name	= "dwc3",
1342
		.of_match_table	= of_match_ptr(of_dwc3_match),
H
Heikki Krogerus 已提交
1343
		.acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1344
		.pm	= &dwc3_dev_pm_ops,
1345 1346 1347
	},
};

1348 1349
module_platform_driver(dwc3_driver);

1350
MODULE_ALIAS("platform:dwc3");
1351
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
F
Felipe Balbi 已提交
1352
MODULE_LICENSE("GPL v2");
1353
MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");