core.c 31.0 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * core.c - DesignWare USB3 DRD Controller Core file
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17
 *
F
Felipe Balbi 已提交
18 19
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
20 21
 */

22
#include <linux/version.h>
23
#include <linux/module.h>
24 25 26 27 28 29 30 31 32 33 34
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
35
#include <linux/of.h>
H
Heikki Krogerus 已提交
36
#include <linux/acpi.h>
37
#include <linux/pinctrl/consumer.h>
38 39 40

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
41
#include <linux/usb/of.h>
42
#include <linux/usb/otg.h>
43 44 45 46 47 48 49

#include "core.h"
#include "gadget.h"
#include "io.h"

#include "debug.h"

F
Felipe Balbi 已提交
50
#define DWC3_DEFAULT_AUTOSUSPEND_DELAY	5000 /* ms */
51

52 53 54 55 56 57 58 59 60
void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
{
	u32 reg;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
	reg |= DWC3_GCTL_PRTCAPDIR(mode);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}
61

62 63 64 65 66 67 68 69 70 71 72 73 74 75
u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

	dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
			DWC3_GDBGFIFOSPACE_NUM(dep->number) |
			DWC3_GDBGFIFOSPACE_TYPE(type));

	reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);

	return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
}

76 77 78 79
/**
 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
 * @dwc: pointer to our context structure
 */
80
static int dwc3_core_soft_reset(struct dwc3 *dwc)
81 82
{
	u32		reg;
83
	int		retries = 1000;
84
	int		ret;
85

F
Felipe Balbi 已提交
86 87
	usb_phy_init(dwc->usb2_phy);
	usb_phy_init(dwc->usb3_phy);
88 89 90 91 92 93 94 95 96
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0) {
		phy_exit(dwc->usb2_generic_phy);
		return ret;
	}
97

98 99 100 101 102 103 104
	/*
	 * We're resetting only the device side because, if we're in host mode,
	 * XHCI driver will reset the host block. If dwc3 was configured for
	 * host-only mode, then we can return early.
	 */
	if (dwc->dr_mode == USB_DR_MODE_HOST)
		return 0;
105

106 107 108
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg |= DWC3_DCTL_CSFTRST;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
109

110 111 112 113
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			return 0;
114

115 116
		udelay(1);
	} while (--retries);
117

118
	return -ETIMEDOUT;
119 120
}

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
/**
 * dwc3_soft_reset - Issue soft reset
 * @dwc: Pointer to our controller context structure
 */
static int dwc3_soft_reset(struct dwc3 *dwc)
{
	unsigned long timeout;
	u32 reg;

	timeout = jiffies + msecs_to_jiffies(500);
	dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			break;

		if (time_after(jiffies, timeout)) {
			dev_err(dwc->dev, "Reset Timed Out\n");
			return -ETIMEDOUT;
		}

		cpu_relax();
	} while (true);

	return 0;
}

148 149 150 151
/*
 * dwc3_frame_length_adjustment - Adjusts frame length if required
 * @dwc3: Pointer to our controller context structure
 */
152
static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
153 154 155 156 157 158 159
{
	u32 reg;
	u32 dft;

	if (dwc->revision < DWC3_REVISION_250A)
		return;

160
	if (dwc->fladj == 0)
161 162 163 164
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
	dft = reg & DWC3_GFLADJ_30MHZ_MASK;
165
	if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
166 167
	    "request value same as default, ignoring\n")) {
		reg &= ~DWC3_GFLADJ_30MHZ_MASK;
168
		reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
169 170 171 172
		dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
	}
}

173 174 175 176 177 178 179 180 181 182 183 184
/**
 * dwc3_free_one_event_buffer - Frees one event buffer
 * @dwc: Pointer to our controller context structure
 * @evt: Pointer to event buffer to be freed
 */
static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
		struct dwc3_event_buffer *evt)
{
	dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
}

/**
185
 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
186 187 188
 * @dwc: Pointer to our controller context structure
 * @length: size of the event buffer
 *
189
 * Returns a pointer to the allocated event buffer structure on success
190 191
 * otherwise ERR_PTR(errno).
 */
192 193
static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
		unsigned length)
194 195 196
{
	struct dwc3_event_buffer	*evt;

197
	evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
198 199 200 201 202 203 204
	if (!evt)
		return ERR_PTR(-ENOMEM);

	evt->dwc	= dwc;
	evt->length	= length;
	evt->buf	= dma_alloc_coherent(dwc->dev, length,
			&evt->dma, GFP_KERNEL);
205
	if (!evt->buf)
206 207 208 209 210 211 212 213 214 215 216 217 218
		return ERR_PTR(-ENOMEM);

	return evt;
}

/**
 * dwc3_free_event_buffers - frees all allocated event buffers
 * @dwc: Pointer to our controller context structure
 */
static void dwc3_free_event_buffers(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
219
	evt = dwc->ev_buf;
220 221
	if (evt)
		dwc3_free_one_event_buffer(dwc, evt);
222 223 224 225
}

/**
 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
226
 * @dwc: pointer to our controller context structure
227 228
 * @length: size of event buffer
 *
229
 * Returns 0 on success otherwise negative errno. In the error case, dwc
230 231
 * may contain some buffers allocated but not all which were requested.
 */
B
Bill Pemberton 已提交
232
static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
233
{
234
	struct dwc3_event_buffer *evt;
235

236 237 238 239
	evt = dwc3_alloc_one_event_buffer(dwc, length);
	if (IS_ERR(evt)) {
		dev_err(dwc->dev, "can't allocate event buffer\n");
		return PTR_ERR(evt);
240
	}
F
Felipe Balbi 已提交
241
	dwc->ev_buf = evt;
242 243 244 245 246 247

	return 0;
}

/**
 * dwc3_event_buffers_setup - setup our allocated event buffers
248
 * @dwc: pointer to our controller context structure
249 250 251
 *
 * Returns 0 on success otherwise negative errno.
 */
252
static int dwc3_event_buffers_setup(struct dwc3 *dwc)
253 254 255
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
256
	evt = dwc->ev_buf;
257 258 259 260 261 262 263 264 265 266 267 268 269 270
	dwc3_trace(trace_dwc3_core,
			"Event buf %p dma %08llx length %d\n",
			evt->buf, (unsigned long long) evt->dma,
			evt->length);

	evt->lpos = 0;

	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
			lower_32_bits(evt->dma));
	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
			upper_32_bits(evt->dma));
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
			DWC3_GEVNTSIZ_SIZE(evt->length));
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
271 272 273 274 275 276 277 278

	return 0;
}

static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;

F
Felipe Balbi 已提交
279
	evt = dwc->ev_buf;
280

281
	evt->lpos = 0;
282

283 284 285 286 287
	dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
	dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
			| DWC3_GEVNTSIZ_SIZE(0));
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
288 289
}

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
			DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
	if (!dwc->scratchbuf)
		return -ENOMEM;

	return 0;
}

static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
{
	dma_addr_t scratch_addr;
	u32 param;
	int ret;

	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return 0;

	scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
			dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
			DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dwc->dev, scratch_addr)) {
		dev_err(dwc->dev, "failed to map scratch buffer\n");
		ret = -EFAULT;
		goto err0;
	}

	dwc->scratch_addr = scratch_addr;

	param = lower_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
	if (ret < 0)
		goto err1;

	param = upper_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
	if (ret < 0)
		goto err1;

	return 0;

err1:
	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);

err0:
	return ret;
}

static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return;

	if (!dwc->nr_scratch)
		return;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return;

	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
	kfree(dwc->scratchbuf);
}

374 375 376 377 378 379 380
static void dwc3_core_num_eps(struct dwc3 *dwc)
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
	dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;

381
	dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
382 383 384
			dwc->num_in_eps, dwc->num_out_eps);
}

B
Bill Pemberton 已提交
385
static void dwc3_cache_hwparams(struct dwc3 *dwc)
386 387 388 389 390 391 392 393 394 395 396 397 398 399
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
	parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
	parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
	parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
	parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
	parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
	parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
	parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
	parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
}

400 401 402
/**
 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
 * @dwc: Pointer to our controller context structure
403 404 405 406
 *
 * Returns 0 on success. The USB PHY interfaces are configured but not
 * initialized. The PHY interfaces and the PHYs get initialized together with
 * the core in dwc3_core_init.
407
 */
408
static int dwc3_phy_setup(struct dwc3 *dwc)
409 410
{
	u32 reg;
411
	int ret;
412 413 414

	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));

415 416 417 418 419 420 421 422 423
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
	 * to '0' during coreConsultant configuration. So default value
	 * will be '0' when the core is reset. Application needs to set it
	 * to '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB3PIPECTL_SUSPHY;

424 425 426
	if (dwc->u2ss_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;

427 428 429
	if (dwc->dis_rxdet_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;

H
Huang Rui 已提交
430 431 432
	if (dwc->req_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;

H
Huang Rui 已提交
433 434 435
	if (dwc->del_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;

436 437 438
	if (dwc->del_phy_power_chg_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;

H
Huang Rui 已提交
439 440 441
	if (dwc->lfps_filter_quirk)
		reg |= DWC3_GUSB3PIPECTL_LFPSFILT;

442 443 444
	if (dwc->rx_detect_poll_quirk)
		reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;

H
Huang Rui 已提交
445 446 447
	if (dwc->tx_de_emphasis_quirk)
		reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);

448
	if (dwc->dis_u3_susphy_quirk)
449 450
		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;

451 452
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

453 454
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));

455 456 457
	/* Select the HS PHY interface */
	switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
	case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
458 459
		if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "utmi", 4)) {
460
			reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
461
			break;
462 463
		} else if (dwc->hsphy_interface &&
				!strncmp(dwc->hsphy_interface, "ulpi", 4)) {
464
			reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
465
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
466
		} else {
467 468 469
			/* Relying on default value. */
			if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
				break;
470 471
		}
		/* FALLTHROUGH */
472 473 474 475 476 477 478 479 480 481 482 483
	case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
		/* Making sure the interface and PHY are operational */
		ret = dwc3_soft_reset(dwc);
		if (ret)
			return ret;

		udelay(1);

		ret = dwc3_ulpi_init(dwc);
		if (ret)
			return ret;
		/* FALLTHROUGH */
484 485 486 487
	default:
		break;
	}

488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	switch (dwc->hsphy_mode) {
	case USBPHY_INTERFACE_MODE_UTMI:
		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
		break;
	case USBPHY_INTERFACE_MODE_UTMIW:
		reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
		       DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
		reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
		       DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
		break;
	default:
		break;
	}

505 506 507 508 509 510 511 512 513
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
	 * '0' during coreConsultant configuration. So default value will
	 * be '0' when the core is reset. Application needs to set it to
	 * '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;

514
	if (dwc->dis_u2_susphy_quirk)
515 516
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

J
John Youn 已提交
517 518 519
	if (dwc->dis_enblslpm_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;

520 521 522
	if (dwc->dis_u2_freeclk_exists_quirk)
		reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;

523
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
524 525

	return 0;
526 527
}

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
static void dwc3_core_exit(struct dwc3 *dwc)
{
	dwc3_event_buffers_cleanup(dwc);

	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);

	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
	phy_power_off(dwc->usb2_generic_phy);
	phy_power_off(dwc->usb3_generic_phy);
}

543 544 545 546 547 548
/**
 * dwc3_core_init - Low-level initialization of DWC3 Core
 * @dwc: Pointer to our controller context structure
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
549
static int dwc3_core_init(struct dwc3 *dwc)
550
{
551
	u32			hwparams4 = dwc->hwparams.hwparams4;
552 553 554
	u32			reg;
	int			ret;

555 556
	reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
	/* This should read as U3 followed by revision number */
J
John Youn 已提交
557 558 559 560 561 562 563 564
	if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
		/* Detected DWC_usb3 IP */
		dwc->revision = reg;
	} else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
		/* Detected DWC_usb31 IP */
		dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
		dwc->revision |= DWC3_REVISION_IS_DWC31;
	} else {
565 566 567 568 569
		dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
		ret = -ENODEV;
		goto err0;
	}

570 571 572 573 574 575
	/*
	 * Write Linux Version Code to our GUID register so it's easy to figure
	 * out which kernel version a bug was found.
	 */
	dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);

576 577 578 579 580 581 582
	/* Handle USB2.0-only core configuration */
	if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
			DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
		if (dwc->maximum_speed == USB_SPEED_SUPER)
			dwc->maximum_speed = USB_SPEED_HIGH;
	}

583
	/* issue device SoftReset too */
584 585 586
	ret = dwc3_soft_reset(dwc);
	if (ret)
		goto err0;
587

588 589 590
	ret = dwc3_core_soft_reset(dwc);
	if (ret)
		goto err0;
591

592 593 594 595
	ret = dwc3_phy_setup(dwc);
	if (ret)
		goto err0;

596
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
597
	reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
598

599
	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
600
	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
		/**
		 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
		 * issue which would cause xHCI compliance tests to fail.
		 *
		 * Because of that we cannot enable clock gating on such
		 * configurations.
		 *
		 * Refers to:
		 *
		 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
		 * SOF/ITP Mode Used
		 */
		if ((dwc->dr_mode == USB_DR_MODE_HOST ||
				dwc->dr_mode == USB_DR_MODE_OTG) &&
				(dwc->revision >= DWC3_REVISION_210A &&
				dwc->revision <= DWC3_REVISION_250A))
			reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
		else
			reg &= ~DWC3_GCTL_DSBLCLKGTNG;
620
		break;
621 622 623
	case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
		/* enable hibernation here */
		dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
624 625 626 627 628 629

		/*
		 * REVISIT Enabling this bit so that host-mode hibernation
		 * will work. Device-mode hibernation is not yet implemented.
		 */
		reg |= DWC3_GCTL_GBLHIBERNATIONEN;
630
		break;
631
	default:
632
		dwc3_trace(trace_dwc3_core, "No power optimization available\n");
633 634
	}

635 636
	/* check if current dwc3 is on simulation board */
	if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
637 638
		dwc3_trace(trace_dwc3_core,
				"running on FPGA platform\n");
639 640 641
		dwc->is_fpga = true;
	}

H
Huang Rui 已提交
642 643 644 645 646 647 648 649
	WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
			"disable_scramble cannot be used on non-FPGA builds\n");

	if (dwc->disable_scramble_quirk && dwc->is_fpga)
		reg |= DWC3_GCTL_DISSCRAMBLE;
	else
		reg &= ~DWC3_GCTL_DISSCRAMBLE;

H
Huang Rui 已提交
650 651 652
	if (dwc->u2exit_lfps_quirk)
		reg |= DWC3_GCTL_U2EXIT_LFPS;

653 654
	/*
	 * WORKAROUND: DWC3 revisions <1.90a have a bug
655
	 * where the device can fail to connect at SuperSpeed
656
	 * and falls back to high-speed mode which causes
657
	 * the device to enter a Connect/Disconnect loop
658 659 660 661 662 663
	 */
	if (dwc->revision < DWC3_REVISION_190A)
		reg |= DWC3_GCTL_U2RSTECN;

	dwc3_writel(dwc->regs, DWC3_GCTL, reg);

664
	dwc3_core_num_eps(dwc);
665 666 667

	ret = dwc3_setup_scratch_buffers(dwc);
	if (ret)
668 669 670 671 672 673 674 675 676
		goto err1;

	/* Adjust Frame Length */
	dwc3_frame_length_adjustment(dwc);

	usb_phy_set_suspend(dwc->usb2_phy, 0);
	usb_phy_set_suspend(dwc->usb3_phy, 0);
	ret = phy_power_on(dwc->usb2_generic_phy);
	if (ret < 0)
677 678
		goto err2;

679 680 681 682 683 684 685 686 687 688
	ret = phy_power_on(dwc->usb3_generic_phy);
	if (ret < 0)
		goto err3;

	ret = dwc3_event_buffers_setup(dwc);
	if (ret) {
		dev_err(dwc->dev, "failed to setup event buffers\n");
		goto err4;
	}

689 690
	return 0;

691 692 693 694 695 696
err4:
	phy_power_off(dwc->usb2_generic_phy);

err3:
	phy_power_off(dwc->usb3_generic_phy);

697
err2:
698 699 700
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
	dwc3_core_exit(dwc);
701 702 703 704

err1:
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
705 706
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
707

708 709 710 711
err0:
	return ret;
}

712
static int dwc3_core_get_phy(struct dwc3 *dwc)
713
{
714
	struct device		*dev = dwc->dev;
F
Felipe Balbi 已提交
715
	struct device_node	*node = dev->of_node;
716
	int ret;
717

718 719 720
	if (node) {
		dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
		dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
721 722 723
	} else {
		dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
		dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
724 725
	}

F
Felipe Balbi 已提交
726 727
	if (IS_ERR(dwc->usb2_phy)) {
		ret = PTR_ERR(dwc->usb2_phy);
728 729 730
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb2_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
731
			return ret;
732 733 734 735
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
736 737
	}

F
Felipe Balbi 已提交
738
	if (IS_ERR(dwc->usb3_phy)) {
739
		ret = PTR_ERR(dwc->usb3_phy);
740 741 742
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb3_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
743
			return ret;
744 745 746 747
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
748 749
	}

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
	dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
	if (IS_ERR(dwc->usb2_generic_phy)) {
		ret = PTR_ERR(dwc->usb2_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb2_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
	}

	dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
	if (IS_ERR(dwc->usb3_generic_phy)) {
		ret = PTR_ERR(dwc->usb3_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb3_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
	}

776 777 778
	return 0;
}

779 780 781 782 783 784 785 786 787 788
static int dwc3_core_init_mode(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;
	int ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
		ret = dwc3_gadget_init(dwc);
		if (ret) {
789 790
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize gadget\n");
791 792 793 794 795 796 797
			return ret;
		}
		break;
	case USB_DR_MODE_HOST:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
		ret = dwc3_host_init(dwc);
		if (ret) {
798 799
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize host\n");
800 801 802 803 804 805 806
			return ret;
		}
		break;
	case USB_DR_MODE_OTG:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
		ret = dwc3_host_init(dwc);
		if (ret) {
807 808
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize host\n");
809 810 811 812 813
			return ret;
		}

		ret = dwc3_gadget_init(dwc);
		if (ret) {
814 815
			if (ret != -EPROBE_DEFER)
				dev_err(dev, "failed to initialize gadget\n");
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
			return ret;
		}
		break;
	default:
		dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
		return -EINVAL;
	}

	return 0;
}

static void dwc3_core_exit_mode(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_gadget_exit(dwc);
		break;
	case USB_DR_MODE_HOST:
		dwc3_host_exit(dwc);
		break;
	case USB_DR_MODE_OTG:
		dwc3_host_exit(dwc);
		dwc3_gadget_exit(dwc);
		break;
	default:
		/* do nothing */
		break;
	}
}

846 847 848 849 850 851 852
#define DWC3_ALIGN_MASK		(16 - 1)

static int dwc3_probe(struct platform_device *pdev)
{
	struct device		*dev = &pdev->dev;
	struct resource		*res;
	struct dwc3		*dwc;
H
Huang Rui 已提交
853
	u8			lpm_nyet_threshold;
H
Huang Rui 已提交
854
	u8			tx_de_emphasis;
855
	u8			hird_threshold;
856

857
	int			ret;
858 859 860 861 862

	void __iomem		*regs;
	void			*mem;

	mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
863
	if (!mem)
864
		return -ENOMEM;
865

866 867 868 869 870 871 872 873 874 875
	dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
	dwc->mem = mem;
	dwc->dev = dev;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "missing memory resource\n");
		return -ENODEV;
	}

876 877 878 879 880 881 882 883 884 885 886 887 888
	dwc->xhci_resources[0].start = res->start;
	dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
					DWC3_XHCI_REGS_END;
	dwc->xhci_resources[0].flags = res->flags;
	dwc->xhci_resources[0].name = res->name;

	res->start += DWC3_GLOBALS_REGS_START;

	/*
	 * Request memory region but exclude xHCI regs,
	 * since it will be requested by the xhci-plat driver.
	 */
	regs = devm_ioremap_resource(dev, res);
889 890 891 892
	if (IS_ERR(regs)) {
		ret = PTR_ERR(regs);
		goto err0;
	}
893 894 895 896

	dwc->regs	= regs;
	dwc->regs_size	= resource_size(res);

H
Huang Rui 已提交
897 898 899
	/* default to highest possible threshold */
	lpm_nyet_threshold = 0xff;

H
Huang Rui 已提交
900 901 902
	/* default to -3.5dB de-emphasis */
	tx_de_emphasis = 1;

903 904 905 906 907 908
	/*
	 * default to assert utmi_sleep_n and use maximum allowed HIRD
	 * threshold value of 0b1100
	 */
	hird_threshold = 12;

909
	dwc->maximum_speed = usb_get_maximum_speed(dev);
910
	dwc->dr_mode = usb_get_dr_mode(dev);
911
	dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
912

913
	dwc->has_lpm_erratum = device_property_read_bool(dev,
H
Huang Rui 已提交
914
				"snps,has-lpm-erratum");
915
	device_property_read_u8(dev, "snps,lpm-nyet-threshold",
H
Huang Rui 已提交
916
				&lpm_nyet_threshold);
917
	dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
918
				"snps,is-utmi-l1-suspend");
919
	device_property_read_u8(dev, "snps,hird-threshold",
920
				&hird_threshold);
921
	dwc->usb3_lpm_capable = device_property_read_bool(dev,
922
				"snps,usb3_lpm_capable");
923

924
	dwc->disable_scramble_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
925
				"snps,disable_scramble_quirk");
926
	dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
927
				"snps,u2exit_lfps_quirk");
928
	dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
929
				"snps,u2ss_inp3_quirk");
930
	dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
931
				"snps,req_p1p2p3_quirk");
932
	dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
933
				"snps,del_p1p2p3_quirk");
934
	dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
935
				"snps,del_phy_power_chg_quirk");
936
	dwc->lfps_filter_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
937
				"snps,lfps_filter_quirk");
938
	dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
939
				"snps,rx_detect_poll_quirk");
940
	dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
941
				"snps,dis_u3_susphy_quirk");
942
	dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
943
				"snps,dis_u2_susphy_quirk");
J
John Youn 已提交
944 945
	dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
				"snps,dis_enblslpm_quirk");
946 947
	dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
				"snps,dis_rxdet_inp3_quirk");
948 949
	dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
				"snps,dis-u2-freeclk-exists-quirk");
H
Huang Rui 已提交
950

951
	dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
H
Huang Rui 已提交
952
				"snps,tx_de_emphasis_quirk");
953
	device_property_read_u8(dev, "snps,tx_de_emphasis",
H
Huang Rui 已提交
954
				&tx_de_emphasis);
955 956 957
	device_property_read_string(dev, "snps,hsphy_interface",
				    &dwc->hsphy_interface);
	device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
958
				 &dwc->fladj);
959

H
Huang Rui 已提交
960
	dwc->lpm_nyet_threshold = lpm_nyet_threshold;
H
Huang Rui 已提交
961
	dwc->tx_de_emphasis = tx_de_emphasis;
H
Huang Rui 已提交
962

963 964 965
	dwc->hird_threshold = hird_threshold
		| (dwc->is_utmi_l1_suspend << 4);

966
	platform_set_drvdata(pdev, dwc);
967
	dwc3_cache_hwparams(dwc);
968

969 970
	ret = dwc3_core_get_phy(dwc);
	if (ret)
971
		goto err0;
972

973 974
	spin_lock_init(&dwc->lock);

975 976 977 978 979
	if (!dev->dma_mask) {
		dev->dma_mask = dev->parent->dma_mask;
		dev->dma_parms = dev->parent->dma_parms;
		dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
	}
980

F
Felipe Balbi 已提交
981 982 983
	pm_runtime_set_active(dev);
	pm_runtime_use_autosuspend(dev);
	pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
C
Chanho Park 已提交
984
	pm_runtime_enable(dev);
985 986 987 988
	ret = pm_runtime_get_sync(dev);
	if (ret < 0)
		goto err1;

C
Chanho Park 已提交
989
	pm_runtime_forbid(dev);
990

991 992 993 994
	ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
	if (ret) {
		dev_err(dwc->dev, "failed to allocate event buffers\n");
		ret = -ENOMEM;
995
		goto err2;
996 997
	}

998 999 1000
	if (IS_ENABLED(CONFIG_USB_DWC3_HOST) &&
			(dwc->dr_mode == USB_DR_MODE_OTG ||
					dwc->dr_mode == USB_DR_MODE_UNKNOWN))
1001
		dwc->dr_mode = USB_DR_MODE_HOST;
1002 1003 1004
	else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET) &&
			(dwc->dr_mode == USB_DR_MODE_OTG ||
					dwc->dr_mode == USB_DR_MODE_UNKNOWN))
1005 1006 1007 1008 1009
		dwc->dr_mode = USB_DR_MODE_PERIPHERAL;

	if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
		dwc->dr_mode = USB_DR_MODE_OTG;

1010 1011
	ret = dwc3_alloc_scratch_buffers(dwc);
	if (ret)
1012
		goto err3;
1013

1014 1015
	ret = dwc3_core_init(dwc);
	if (ret) {
C
Chanho Park 已提交
1016
		dev_err(dev, "failed to initialize core\n");
1017
		goto err4;
1018 1019
	}

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	/* Check the maximum_speed parameter */
	switch (dwc->maximum_speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
	case USB_SPEED_HIGH:
	case USB_SPEED_SUPER:
	case USB_SPEED_SUPER_PLUS:
		break;
	default:
		dev_err(dev, "invalid maximum_speed parameter %d\n",
			dwc->maximum_speed);
		/* fall through */
	case USB_SPEED_UNKNOWN:
		/* default to superspeed */
1034 1035 1036 1037 1038 1039 1040 1041 1042
		dwc->maximum_speed = USB_SPEED_SUPER;

		/*
		 * default to superspeed plus if we are capable.
		 */
		if (dwc3_is_usb31(dwc) &&
		    (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
		     DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
			dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1043 1044

		break;
1045 1046
	}

1047 1048
	ret = dwc3_core_init_mode(dwc);
	if (ret)
1049
		goto err5;
1050

1051
	dwc3_debugfs_init(dwc);
F
Felipe Balbi 已提交
1052
	pm_runtime_put(dev);
1053 1054 1055

	return 0;

1056
err5:
1057
	dwc3_event_buffers_cleanup(dwc);
1058

1059
err4:
1060
	dwc3_free_scratch_buffers(dwc);
1061

1062
err3:
1063
	dwc3_free_event_buffers(dwc);
1064
	dwc3_ulpi_exit(dwc);
1065

1066 1067 1068 1069 1070 1071 1072
err2:
	pm_runtime_allow(&pdev->dev);

err1:
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1073 1074 1075 1076 1077 1078 1079 1080
err0:
	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;

1081 1082 1083
	return ret;
}

B
Bill Pemberton 已提交
1084
static int dwc3_remove(struct platform_device *pdev)
1085 1086
{
	struct dwc3	*dwc = platform_get_drvdata(pdev);
1087 1088
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

F
Felipe Balbi 已提交
1089
	pm_runtime_get_sync(&pdev->dev);
1090 1091 1092 1093 1094 1095
	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;
1096

1097 1098
	dwc3_debugfs_exit(dwc);
	dwc3_core_exit_mode(dwc);
1099

1100
	dwc3_core_exit(dwc);
1101
	dwc3_ulpi_exit(dwc);
1102

1103
	pm_runtime_put_sync(&pdev->dev);
F
Felipe Balbi 已提交
1104
	pm_runtime_allow(&pdev->dev);
1105 1106
	pm_runtime_disable(&pdev->dev);

F
Felipe Balbi 已提交
1107 1108 1109
	dwc3_free_event_buffers(dwc);
	dwc3_free_scratch_buffers(dwc);

1110 1111 1112
	return 0;
}

F
Felipe Balbi 已提交
1113 1114
#ifdef CONFIG_PM
static int dwc3_suspend_common(struct dwc3 *dwc)
1115
{
F
Felipe Balbi 已提交
1116
	unsigned long	flags;
1117

1118 1119 1120
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
F
Felipe Balbi 已提交
1121
		spin_lock_irqsave(&dwc->lock, flags);
1122
		dwc3_gadget_suspend(dwc);
F
Felipe Balbi 已提交
1123
		spin_unlock_irqrestore(&dwc->lock, flags);
1124
		break;
1125
	case USB_DR_MODE_HOST:
1126
	default:
1127
		/* do nothing */
1128 1129 1130
		break;
	}

1131
	dwc3_core_exit(dwc);
1132

1133 1134 1135
	return 0;
}

F
Felipe Balbi 已提交
1136
static int dwc3_resume_common(struct dwc3 *dwc)
1137
{
F
Felipe Balbi 已提交
1138
	unsigned long	flags;
1139
	int		ret;
1140

1141 1142
	ret = dwc3_core_init(dwc);
	if (ret)
1143 1144
		return ret;

1145 1146 1147
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
F
Felipe Balbi 已提交
1148
		spin_lock_irqsave(&dwc->lock, flags);
1149
		dwc3_gadget_resume(dwc);
F
Felipe Balbi 已提交
1150
		spin_unlock_irqrestore(&dwc->lock, flags);
1151
		/* FALLTHROUGH */
1152
	case USB_DR_MODE_HOST:
1153 1154 1155 1156 1157
	default:
		/* do nothing */
		break;
	}

F
Felipe Balbi 已提交
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	return 0;
}

static int dwc3_runtime_checks(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
		if (dwc->connected)
			return -EBUSY;
		break;
	case USB_DR_MODE_HOST:
	default:
		/* do nothing */
		break;
	}

	return 0;
}

static int dwc3_runtime_suspend(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);
	int		ret;

	if (dwc3_runtime_checks(dwc))
		return -EBUSY;

	ret = dwc3_suspend_common(dwc);
	if (ret)
		return ret;

	device_init_wakeup(dev, true);

	return 0;
}

static int dwc3_runtime_resume(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);
	int		ret;

	device_init_wakeup(dev, false);

	ret = dwc3_resume_common(dwc);
	if (ret)
		return ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
		dwc3_gadget_process_pending_events(dwc);
		break;
	case USB_DR_MODE_HOST:
	default:
		/* do nothing */
		break;
	}

	pm_runtime_mark_last_busy(dev);

	return 0;
}

static int dwc3_runtime_idle(struct device *dev)
{
	struct dwc3     *dwc = dev_get_drvdata(dev);

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
		if (dwc3_runtime_checks(dwc))
			return -EBUSY;
		break;
	case USB_DR_MODE_HOST:
	default:
		/* do nothing */
		break;
	}

	pm_runtime_mark_last_busy(dev);
	pm_runtime_autosuspend(dev);

	return 0;
}
#endif /* CONFIG_PM */

#ifdef CONFIG_PM_SLEEP
static int dwc3_suspend(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	int		ret;

	ret = dwc3_suspend_common(dwc);
	if (ret)
		return ret;

	pinctrl_pm_select_sleep_state(dev);

	return 0;
}

static int dwc3_resume(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	int		ret;

	pinctrl_pm_select_default_state(dev);

	ret = dwc3_resume_common(dwc);
	if (ret)
		return ret;

1271 1272 1273 1274 1275 1276
	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}
1277
#endif /* CONFIG_PM_SLEEP */
1278 1279 1280

static const struct dev_pm_ops dwc3_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
F
Felipe Balbi 已提交
1281 1282
	SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
			dwc3_runtime_idle)
1283 1284
};

1285 1286
#ifdef CONFIG_OF
static const struct of_device_id of_dwc3_match[] = {
1287 1288 1289
	{
		.compatible = "snps,dwc3"
	},
1290 1291 1292 1293 1294 1295 1296 1297
	{
		.compatible = "synopsys,dwc3"
	},
	{ },
};
MODULE_DEVICE_TABLE(of, of_dwc3_match);
#endif

H
Heikki Krogerus 已提交
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
#ifdef CONFIG_ACPI

#define ACPI_ID_INTEL_BSW	"808622B7"

static const struct acpi_device_id dwc3_acpi_match[] = {
	{ ACPI_ID_INTEL_BSW, 0 },
	{ },
};
MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
#endif

1309 1310
static struct platform_driver dwc3_driver = {
	.probe		= dwc3_probe,
B
Bill Pemberton 已提交
1311
	.remove		= dwc3_remove,
1312 1313
	.driver		= {
		.name	= "dwc3",
1314
		.of_match_table	= of_match_ptr(of_dwc3_match),
H
Heikki Krogerus 已提交
1315
		.acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1316
		.pm	= &dwc3_dev_pm_ops,
1317 1318 1319
	},
};

1320 1321
module_platform_driver(dwc3_driver);

1322
MODULE_ALIAS("platform:dwc3");
1323
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
F
Felipe Balbi 已提交
1324
MODULE_LICENSE("GPL v2");
1325
MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");