i915_gem.c 132.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/oom.h>
35
#include <linux/shmem_fs.h>
36
#include <linux/slab.h>
37
#include <linux/swap.h>
J
Jesse Barnes 已提交
38
#include <linux/pci.h>
39
#include <linux/dma-buf.h>
40

41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
42 43
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
44
static __must_check int
45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
47 48 49
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj);

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
57
					     struct shrink_control *sc);
58
static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
59
					    struct shrink_control *sc);
60 61 62
static int i915_gem_shrinker_oom(struct notifier_block *nb,
				 unsigned long event,
				 void *ptr);
63 64
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
65

66 67 68 69 70 71
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

72 73 74 75 76 77 78 79
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

80 81 82 83 84 85 86 87
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
88
	obj->fence_dirty = false;
89 90 91
	obj->fence_reg = I915_FENCE_REG_NONE;
}

92 93 94 95
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
96
	spin_lock(&dev_priv->mm.object_stat_lock);
97 98
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
99
	spin_unlock(&dev_priv->mm.object_stat_lock);
100 101 102 103 104
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
105
	spin_lock(&dev_priv->mm.object_stat_lock);
106 107
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
108
	spin_unlock(&dev_priv->mm.object_stat_lock);
109 110
}

111
static int
112
i915_gem_wait_for_error(struct i915_gpu_error *error)
113 114 115
{
	int ret;

116 117
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
118
	if (EXIT_COND)
119 120
		return 0;

121 122 123 124 125
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
126 127 128
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
129 130 131 132
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
133
		return ret;
134
	}
135
#undef EXIT_COND
136

137
	return 0;
138 139
}

140
int i915_mutex_lock_interruptible(struct drm_device *dev)
141
{
142
	struct drm_i915_private *dev_priv = dev->dev_private;
143 144
	int ret;

145
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
146 147 148 149 150 151 152
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

153
	WARN_ON(i915_verify_lists(dev));
154 155
	return 0;
}
156

157
static inline bool
158
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
159
{
160
	return i915_gem_obj_bound_any(obj) && !obj->active;
161 162
}

J
Jesse Barnes 已提交
163 164
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
165
		    struct drm_file *file)
J
Jesse Barnes 已提交
166
{
167
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
168
	struct drm_i915_gem_init *args = data;
169

170 171 172
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

173 174 175
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
176

177 178 179 180
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
181
	mutex_lock(&dev->struct_mutex);
182 183
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
184
	dev_priv->gtt.mappable_end = args->gtt_end;
185 186
	mutex_unlock(&dev->struct_mutex);

187
	return 0;
188 189
}

190 191
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
192
			    struct drm_file *file)
193
{
194
	struct drm_i915_private *dev_priv = dev->dev_private;
195
	struct drm_i915_gem_get_aperture *args = data;
196 197
	struct drm_i915_gem_object *obj;
	size_t pinned;
198

199
	pinned = 0;
200
	mutex_lock(&dev->struct_mutex);
201
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
202
		if (i915_gem_obj_is_pinned(obj))
203
			pinned += i915_gem_obj_ggtt_size(obj);
204
	mutex_unlock(&dev->struct_mutex);
205

206
	args->aper_size = dev_priv->gtt.base.total;
207
	args->aper_available_size = args->aper_size - pinned;
208

209 210 211
	return 0;
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
{
	drm_dma_handle_t *phys = obj->phys_handle;

	if (!phys)
		return;

	if (obj->madv == I915_MADV_WILLNEED) {
		struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
		char *vaddr = phys->vaddr;
		int i;

		for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
			struct page *page = shmem_read_mapping_page(mapping, i);
			if (!IS_ERR(page)) {
				char *dst = kmap_atomic(page);
				memcpy(dst, vaddr, PAGE_SIZE);
				drm_clflush_virt_range(dst, PAGE_SIZE);
				kunmap_atomic(dst);

				set_page_dirty(page);
				mark_page_accessed(page);
				page_cache_release(page);
			}
			vaddr += PAGE_SIZE;
		}
		i915_gem_chipset_flush(obj->base.dev);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
#endif
	drm_pci_free(obj->base.dev, phys);
	obj->phys_handle = NULL;
}

int
i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
			    int align)
{
	drm_dma_handle_t *phys;
	struct address_space *mapping;
	char *vaddr;
	int i;

	if (obj->phys_handle) {
		if ((unsigned long)obj->phys_handle->vaddr & (align -1))
			return -EBUSY;

		return 0;
	}

	if (obj->madv != I915_MADV_WILLNEED)
		return -EFAULT;

	if (obj->base.filp == NULL)
		return -EINVAL;

	/* create a new object */
	phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
	if (!phys)
		return -ENOMEM;

	vaddr = phys->vaddr;
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
#endif
	mapping = file_inode(obj->base.filp)->i_mapping;
	for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
		struct page *page;
		char *src;

		page = shmem_read_mapping_page(mapping, i);
		if (IS_ERR(page)) {
#ifdef CONFIG_X86
			set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
#endif
			drm_pci_free(obj->base.dev, phys);
			return PTR_ERR(page);
		}

		src = kmap_atomic(page);
		memcpy(vaddr, src, PAGE_SIZE);
		kunmap_atomic(src);

		mark_page_accessed(page);
		page_cache_release(page);

		vaddr += PAGE_SIZE;
	}

	obj->phys_handle = phys;
	return 0;
}

static int
i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
	struct drm_device *dev = obj->base.dev;
	void *vaddr = obj->phys_handle->vaddr + args->offset;
	char __user *user_data = to_user_ptr(args->data_ptr);

	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}

	i915_gem_chipset_flush(dev);
	return 0;
}

334 335 336
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
337
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
338 339 340 341 342 343 344 345
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

346 347 348 349 350
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
351
{
352
	struct drm_i915_gem_object *obj;
353 354
	int ret;
	u32 handle;
355

356
	size = roundup(size, PAGE_SIZE);
357 358
	if (size == 0)
		return -EINVAL;
359 360

	/* Allocate the new object */
361
	obj = i915_gem_alloc_object(dev, size);
362 363 364
	if (obj == NULL)
		return -ENOMEM;

365
	ret = drm_gem_handle_create(file, &obj->base, &handle);
366
	/* drop reference from allocate - handle holds it now */
367 368 369
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
370

371
	*handle_p = handle;
372 373 374
	return 0;
}

375 376 377 378 379 380
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
381
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
382 383 384 385 386 387 388 389 390 391 392 393 394
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
395

396 397 398 399
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

426
static inline int
427 428
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;

	if (!obj->base.filp)
		return -EINVAL;

	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
477 478

		i915_gem_object_retire(obj);
479 480 481 482 483 484 485 486 487 488 489
	}

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

	return ret;
}

490 491 492
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
493
static int
494 495 496 497 498 499 500
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

501
	if (unlikely(page_do_bit17_swizzling))
502 503 504 505 506 507 508 509 510 511 512
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

513
	return ret ? -EFAULT : 0;
514 515
}

516 517 518 519
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
520
	if (unlikely(swizzled)) {
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

538 539 540 541 542 543 544 545 546 547 548 549
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
550 551 552
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
553 554 555 556 557 558 559 560 561 562 563

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

564
	return ret ? - EFAULT : 0;
565 566
}

567
static int
568 569 570 571
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
572
{
573
	char __user *user_data;
574
	ssize_t remain;
575
	loff_t offset;
576
	int shmem_page_offset, page_length, ret = 0;
577
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
578
	int prefaulted = 0;
579
	int needs_clflush = 0;
580
	struct sg_page_iter sg_iter;
581

V
Ville Syrjälä 已提交
582
	user_data = to_user_ptr(args->data_ptr);
583 584
	remain = args->size;

585
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
586

587
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
588 589 590
	if (ret)
		return ret;

591
	offset = args->offset;
592

593 594
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
595
		struct page *page = sg_page_iter_page(&sg_iter);
596 597 598 599

		if (remain <= 0)
			break;

600 601 602 603 604
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
605
		shmem_page_offset = offset_in_page(offset);
606 607 608 609
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

610 611 612
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

613 614 615 616 617
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
618 619 620

		mutex_unlock(&dev->struct_mutex);

621
		if (likely(!i915.prefault_disable) && !prefaulted) {
622
			ret = fault_in_multipages_writeable(user_data, remain);
623 624 625 626 627 628 629
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
630

631 632 633
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
634

635
		mutex_lock(&dev->struct_mutex);
636 637

		if (ret)
638 639
			goto out;

640
next_page:
641
		remain -= page_length;
642
		user_data += page_length;
643 644 645
		offset += page_length;
	}

646
out:
647 648
	i915_gem_object_unpin_pages(obj);

649 650 651
	return ret;
}

652 653 654 655 656 657 658
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
659
		     struct drm_file *file)
660 661
{
	struct drm_i915_gem_pread *args = data;
662
	struct drm_i915_gem_object *obj;
663
	int ret = 0;
664

665 666 667 668
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
669
		       to_user_ptr(args->data_ptr),
670 671 672
		       args->size))
		return -EFAULT;

673
	ret = i915_mutex_lock_interruptible(dev);
674
	if (ret)
675
		return ret;
676

677
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
678
	if (&obj->base == NULL) {
679 680
		ret = -ENOENT;
		goto unlock;
681
	}
682

683
	/* Bounds check source.  */
684 685
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
686
		ret = -EINVAL;
687
		goto out;
C
Chris Wilson 已提交
688 689
	}

690 691 692 693 694 695 696 697
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
698 699
	trace_i915_gem_object_pread(obj, args->offset, args->size);

700
	ret = i915_gem_shmem_pread(dev, obj, args, file);
701

702
out:
703
	drm_gem_object_unreference(&obj->base);
704
unlock:
705
	mutex_unlock(&dev->struct_mutex);
706
	return ret;
707 708
}

709 710
/* This is the fast write path which cannot handle
 * page faults in the source data
711
 */
712 713 714 715 716 717

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
718
{
719 720
	void __iomem *vaddr_atomic;
	void *vaddr;
721
	unsigned long unwritten;
722

P
Peter Zijlstra 已提交
723
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
724 725 726
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
727
						      user_data, length);
P
Peter Zijlstra 已提交
728
	io_mapping_unmap_atomic(vaddr_atomic);
729
	return unwritten;
730 731
}

732 733 734 735
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
736
static int
737 738
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
739
			 struct drm_i915_gem_pwrite *args,
740
			 struct drm_file *file)
741
{
742
	struct drm_i915_private *dev_priv = dev->dev_private;
743
	ssize_t remain;
744
	loff_t offset, page_base;
745
	char __user *user_data;
D
Daniel Vetter 已提交
746 747
	int page_offset, page_length, ret;

748
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
749 750 751 752 753 754 755 756 757 758
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
759

V
Ville Syrjälä 已提交
760
	user_data = to_user_ptr(args->data_ptr);
761 762
	remain = args->size;

763
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
764 765 766 767

	while (remain > 0) {
		/* Operation in this page
		 *
768 769 770
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
771
		 */
772 773
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
774 775 776 777 778
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
779 780
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
781
		 */
B
Ben Widawsky 已提交
782
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
783 784 785 786
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
787

788 789 790
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
791 792
	}

D
Daniel Vetter 已提交
793
out_unpin:
B
Ben Widawsky 已提交
794
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
795
out:
796
	return ret;
797 798
}

799 800 801 802
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
803
static int
804 805 806 807 808
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
809
{
810
	char *vaddr;
811
	int ret;
812

813
	if (unlikely(page_do_bit17_swizzling))
814
		return -EINVAL;
815

816 817 818 819
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
820 821
	ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
					user_data, page_length);
822 823 824 825
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
826

827
	return ret ? -EFAULT : 0;
828 829
}

830 831
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
832
static int
833 834 835 836 837
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
838
{
839 840
	char *vaddr;
	int ret;
841

842
	vaddr = kmap(page);
843
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
844 845 846
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
847 848
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
849 850
						user_data,
						page_length);
851 852 853 854 855
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
856 857 858
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
859
	kunmap(page);
860

861
	return ret ? -EFAULT : 0;
862 863 864
}

static int
865 866 867 868
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
869 870
{
	ssize_t remain;
871 872
	loff_t offset;
	char __user *user_data;
873
	int shmem_page_offset, page_length, ret = 0;
874
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
875
	int hit_slowpath = 0;
876 877
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
878
	struct sg_page_iter sg_iter;
879

V
Ville Syrjälä 已提交
880
	user_data = to_user_ptr(args->data_ptr);
881 882
	remain = args->size;

883
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
884

885 886 887 888 889
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
890
		needs_clflush_after = cpu_write_needs_clflush(obj);
891 892 893
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
894 895

		i915_gem_object_retire(obj);
896
	}
897 898 899 900 901
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
902

903 904 905 906 907 908
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

909
	offset = args->offset;
910
	obj->dirty = 1;
911

912 913
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
914
		struct page *page = sg_page_iter_page(&sg_iter);
915
		int partial_cacheline_write;
916

917 918 919
		if (remain <= 0)
			break;

920 921 922 923 924
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
925
		shmem_page_offset = offset_in_page(offset);
926 927 928 929 930

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

931 932 933 934 935 936 937
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

938 939 940
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

941 942 943 944 945 946
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
947 948 949

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
950 951 952 953
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
954

955
		mutex_lock(&dev->struct_mutex);
956 957

		if (ret)
958 959
			goto out;

960
next_page:
961
		remain -= page_length;
962
		user_data += page_length;
963
		offset += page_length;
964 965
	}

966
out:
967 968
	i915_gem_object_unpin_pages(obj);

969
	if (hit_slowpath) {
970 971 972 973 974 975 976
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
977 978
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
979
		}
980
	}
981

982
	if (needs_clflush_after)
983
		i915_gem_chipset_flush(dev);
984

985
	return ret;
986 987 988 989 990 991 992 993 994
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
995
		      struct drm_file *file)
996 997
{
	struct drm_i915_gem_pwrite *args = data;
998
	struct drm_i915_gem_object *obj;
999 1000 1001 1002 1003 1004
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
1005
		       to_user_ptr(args->data_ptr),
1006 1007 1008
		       args->size))
		return -EFAULT;

1009
	if (likely(!i915.prefault_disable)) {
1010 1011 1012 1013 1014
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
1015

1016
	ret = i915_mutex_lock_interruptible(dev);
1017
	if (ret)
1018
		return ret;
1019

1020
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1021
	if (&obj->base == NULL) {
1022 1023
		ret = -ENOENT;
		goto unlock;
1024
	}
1025

1026
	/* Bounds check destination. */
1027 1028
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
1029
		ret = -EINVAL;
1030
		goto out;
C
Chris Wilson 已提交
1031 1032
	}

1033 1034 1035 1036 1037 1038 1039 1040
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
1041 1042
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
1043
	ret = -EFAULT;
1044 1045 1046 1047 1048 1049
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
1050 1051
	if (obj->phys_handle) {
		ret = i915_gem_phys_pwrite(obj, args, file);
1052 1053 1054
		goto out;
	}

1055 1056 1057
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
1058
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
1059 1060 1061
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
1062
	}
1063

1064
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
1065
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1066

1067
out:
1068
	drm_gem_object_unreference(&obj->base);
1069
unlock:
1070
	mutex_unlock(&dev->struct_mutex);
1071 1072 1073
	return ret;
}

1074
int
1075
i915_gem_check_wedge(struct i915_gpu_error *error,
1076 1077
		     bool interruptible)
{
1078
	if (i915_reset_in_progress(error)) {
1079 1080 1081 1082 1083
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

1084 1085
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
1099
i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
1100 1101 1102 1103 1104 1105
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
1106
	if (seqno == ring->outstanding_lazy_seqno)
1107
		ret = i915_add_request(ring, NULL);
1108 1109 1110 1111

	return ret;
}

1112 1113 1114 1115 1116 1117
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
1118
		       struct intel_engine_cs *ring)
1119 1120 1121 1122
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

1123 1124 1125 1126 1127 1128 1129 1130
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

1131 1132 1133 1134
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
1135
 * @reset_counter: reset sequence associated with the given seqno
1136 1137 1138
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1139 1140 1141 1142 1143 1144 1145
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1146 1147 1148
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
1149
static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
1150
			unsigned reset_counter,
1151 1152 1153
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1154
{
1155
	struct drm_device *dev = ring->dev;
1156
	struct drm_i915_private *dev_priv = dev->dev_private;
1157 1158
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1159 1160
	struct timespec before, now;
	DEFINE_WAIT(wait);
1161
	unsigned long timeout_expire;
1162 1163
	int ret;

1164
	WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
1165

1166 1167 1168
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1169
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1170

1171
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1172 1173 1174 1175 1176 1177 1178
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1179
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1180 1181
		return -ENODEV;

1182 1183
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1184
	getrawmonotonic(&before);
1185 1186
	for (;;) {
		struct timer_list timer;
1187

1188 1189
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1190

1191 1192
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1193 1194 1195 1196 1197 1198 1199 1200
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1201

1202 1203 1204 1205
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1206

1207 1208 1209 1210 1211
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1212
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1213 1214 1215 1216 1217 1218
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1219 1220
			unsigned long expire;

1221
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1222
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1223 1224 1225
			mod_timer(&timer, expire);
		}

1226
		io_schedule();
1227 1228 1229 1230 1231 1232

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1233
	getrawmonotonic(&now);
1234
	trace_i915_gem_request_wait_end(ring, seqno);
1235

1236 1237
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1238 1239

	finish_wait(&ring->irq_queue, &wait);
1240 1241 1242 1243

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1244 1245
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1246 1247
	}

1248
	return ret;
1249 1250 1251 1252 1253 1254 1255
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
1256
i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1266
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1267 1268 1269 1270 1271 1272 1273
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1274 1275
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1276
			    interruptible, NULL, NULL);
1277 1278
}

1279 1280
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1281
				     struct intel_engine_cs *ring)
1282
{
1283 1284
	if (!obj->active)
		return 0;
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;

	return 0;
}

1298 1299 1300 1301 1302 1303 1304 1305
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
1306
	struct intel_engine_cs *ring = obj->ring;
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1318
	return i915_gem_object_wait_rendering__tail(obj, ring);
1319 1320
}

1321 1322 1323 1324 1325
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1326
					    struct drm_i915_file_private *file_priv,
1327 1328 1329 1330
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1331
	struct intel_engine_cs *ring = obj->ring;
1332
	unsigned reset_counter;
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1343
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1344 1345 1346 1347 1348 1349 1350
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1351
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1352
	mutex_unlock(&dev->struct_mutex);
1353
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1354
	mutex_lock(&dev->struct_mutex);
1355 1356
	if (ret)
		return ret;
1357

1358
	return i915_gem_object_wait_rendering__tail(obj, ring);
1359 1360
}

1361
/**
1362 1363
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1364 1365 1366
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1367
			  struct drm_file *file)
1368 1369
{
	struct drm_i915_gem_set_domain *args = data;
1370
	struct drm_i915_gem_object *obj;
1371 1372
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1373 1374
	int ret;

1375
	/* Only handle setting domains to types used by the CPU. */
1376
	if (write_domain & I915_GEM_GPU_DOMAINS)
1377 1378
		return -EINVAL;

1379
	if (read_domains & I915_GEM_GPU_DOMAINS)
1380 1381 1382 1383 1384 1385 1386 1387
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1388
	ret = i915_mutex_lock_interruptible(dev);
1389
	if (ret)
1390
		return ret;
1391

1392
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1393
	if (&obj->base == NULL) {
1394 1395
		ret = -ENOENT;
		goto unlock;
1396
	}
1397

1398 1399
	intel_edp_psr_exit(dev, true);

1400 1401 1402 1403
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1404 1405 1406
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1407 1408 1409
	if (ret)
		goto unref;

1410 1411
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1412 1413 1414 1415 1416 1417 1418

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1419
	} else {
1420
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1421 1422
	}

1423
unref:
1424
	drm_gem_object_unreference(&obj->base);
1425
unlock:
1426 1427 1428 1429 1430 1431 1432 1433 1434
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1435
			 struct drm_file *file)
1436 1437
{
	struct drm_i915_gem_sw_finish *args = data;
1438
	struct drm_i915_gem_object *obj;
1439 1440
	int ret = 0;

1441
	ret = i915_mutex_lock_interruptible(dev);
1442
	if (ret)
1443
		return ret;
1444

1445 1446
	intel_edp_psr_exit(dev, true);

1447
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1448
	if (&obj->base == NULL) {
1449 1450
		ret = -ENOENT;
		goto unlock;
1451 1452 1453
	}

	/* Pinned buffers may be scanout, so flush the cache */
1454 1455
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1456

1457
	drm_gem_object_unreference(&obj->base);
1458
unlock:
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1472
		    struct drm_file *file)
1473 1474 1475 1476 1477
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1478
	obj = drm_gem_object_lookup(dev, file, args->handle);
1479
	if (obj == NULL)
1480
		return -ENOENT;
1481

1482 1483 1484 1485 1486 1487 1488 1489
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1490
	addr = vm_mmap(obj->filp, 0, args->size,
1491 1492
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1493
	drm_gem_object_unreference_unlocked(obj);
1494 1495 1496 1497 1498 1499 1500 1501
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1520 1521
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1522
	struct drm_i915_private *dev_priv = dev->dev_private;
1523 1524 1525
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1526
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1527

1528 1529
	intel_runtime_pm_get(dev_priv);

1530 1531 1532 1533
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1534 1535 1536
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1537

C
Chris Wilson 已提交
1538 1539
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1540 1541 1542 1543 1544 1545 1546 1547 1548
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1549 1550
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1551
		ret = -EFAULT;
1552 1553 1554
		goto unlock;
	}

1555
	/* Now bind it into the GTT if needed */
1556
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1557 1558
	if (ret)
		goto unlock;
1559

1560 1561 1562
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1563

1564
	ret = i915_gem_object_get_fence(obj);
1565
	if (ret)
1566
		goto unpin;
1567

1568
	/* Finally, remap it using the new GTT offset */
1569 1570
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
1571

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	if (!obj->fault_mappable) {
		int i;

		for (i = 0; i < obj->base.size >> PAGE_SHIFT; i++) {
			ret = vm_insert_pfn(vma,
					    (unsigned long)vma->vm_start + i * PAGE_SIZE,
					    pfn + i);
			if (ret)
				break;
		}

		obj->fault_mappable = true;
	} else
		ret = vm_insert_pfn(vma,
				    (unsigned long)vmf->virtual_address,
				    pfn + page_offset);
1588
unpin:
B
Ben Widawsky 已提交
1589
	i915_gem_object_ggtt_unpin(obj);
1590
unlock:
1591
	mutex_unlock(&dev->struct_mutex);
1592
out:
1593
	switch (ret) {
1594
	case -EIO:
1595 1596 1597
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1598 1599 1600 1601
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1602
	case -EAGAIN:
D
Daniel Vetter 已提交
1603 1604 1605 1606
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1607
		 */
1608 1609
	case 0:
	case -ERESTARTSYS:
1610
	case -EINTR:
1611 1612 1613 1614 1615
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1616 1617
		ret = VM_FAULT_NOPAGE;
		break;
1618
	case -ENOMEM:
1619 1620
		ret = VM_FAULT_OOM;
		break;
1621
	case -ENOSPC:
1622
	case -EFAULT:
1623 1624
		ret = VM_FAULT_SIGBUS;
		break;
1625
	default:
1626
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1627 1628
		ret = VM_FAULT_SIGBUS;
		break;
1629
	}
1630 1631 1632

	intel_runtime_pm_put(dev_priv);
	return ret;
1633 1634
}

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1651 1652 1653 1654
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1655
 * Preserve the reservation of the mmapping with the DRM core code, but
1656 1657 1658 1659 1660 1661 1662 1663 1664
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1665
void
1666
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1667
{
1668 1669
	if (!obj->fault_mappable)
		return;
1670

1671 1672
	drm_vma_node_unmap(&obj->base.vma_node,
			   obj->base.dev->anon_inode->i_mapping);
1673
	obj->fault_mappable = false;
1674 1675
}

1676
uint32_t
1677
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1678
{
1679
	uint32_t gtt_size;
1680 1681

	if (INTEL_INFO(dev)->gen >= 4 ||
1682 1683
	    tiling_mode == I915_TILING_NONE)
		return size;
1684 1685 1686

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1687
		gtt_size = 1024*1024;
1688
	else
1689
		gtt_size = 512*1024;
1690

1691 1692
	while (gtt_size < size)
		gtt_size <<= 1;
1693

1694
	return gtt_size;
1695 1696
}

1697 1698 1699 1700 1701
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1702
 * potential fence register mapping.
1703
 */
1704 1705 1706
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1707 1708 1709 1710 1711
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1712
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1713
	    tiling_mode == I915_TILING_NONE)
1714 1715
		return 4096;

1716 1717 1718 1719
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1720
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1721 1722
}

1723 1724 1725 1726 1727
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1728
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1729 1730
		return 0;

1731 1732
	dev_priv->mm.shrinker_no_lock_stealing = true;

1733 1734
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1735
		goto out;
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1747
		goto out;
1748 1749

	i915_gem_shrink_all(dev_priv);
1750 1751 1752 1753 1754
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1755 1756 1757 1758 1759 1760 1761
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1762
int
1763 1764 1765 1766
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1767
{
1768
	struct drm_i915_private *dev_priv = dev->dev_private;
1769
	struct drm_i915_gem_object *obj;
1770 1771
	int ret;

1772
	ret = i915_mutex_lock_interruptible(dev);
1773
	if (ret)
1774
		return ret;
1775

1776
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1777
	if (&obj->base == NULL) {
1778 1779 1780
		ret = -ENOENT;
		goto unlock;
	}
1781

B
Ben Widawsky 已提交
1782
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1783
		ret = -E2BIG;
1784
		goto out;
1785 1786
	}

1787
	if (obj->madv != I915_MADV_WILLNEED) {
1788
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1789
		ret = -EFAULT;
1790
		goto out;
1791 1792
	}

1793 1794 1795
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1796

1797
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1798

1799
out:
1800
	drm_gem_object_unreference(&obj->base);
1801
unlock:
1802
	mutex_unlock(&dev->struct_mutex);
1803
	return ret;
1804 1805
}

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

1830 1831 1832 1833 1834 1835
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
}

D
Daniel Vetter 已提交
1836 1837 1838
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1839
{
1840
	i915_gem_object_free_mmap_offset(obj);
1841

1842 1843
	if (obj->base.filp == NULL)
		return;
1844

D
Daniel Vetter 已提交
1845 1846 1847 1848 1849
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1850
	shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
D
Daniel Vetter 已提交
1851 1852
	obj->madv = __I915_MADV_PURGED;
}
1853

1854 1855 1856
/* Try to discard unwanted pages */
static void
i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
D
Daniel Vetter 已提交
1857
{
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
	struct address_space *mapping;

	switch (obj->madv) {
	case I915_MADV_DONTNEED:
		i915_gem_object_truncate(obj);
	case __I915_MADV_PURGED:
		return;
	}

	if (obj->base.filp == NULL)
		return;

	mapping = file_inode(obj->base.filp)->i_mapping,
	invalidate_mapping_pages(mapping, 0, (loff_t)-1);
1872 1873
}

1874
static void
1875
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1876
{
1877 1878
	struct sg_page_iter sg_iter;
	int ret;
1879

1880
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1881

C
Chris Wilson 已提交
1882 1883 1884 1885 1886 1887
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1888
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1889 1890 1891
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1892
	if (i915_gem_object_needs_bit17_swizzle(obj))
1893 1894
		i915_gem_object_save_bit_17_swizzle(obj);

1895 1896
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1897

1898
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1899
		struct page *page = sg_page_iter_page(&sg_iter);
1900

1901
		if (obj->dirty)
1902
			set_page_dirty(page);
1903

1904
		if (obj->madv == I915_MADV_WILLNEED)
1905
			mark_page_accessed(page);
1906

1907
		page_cache_release(page);
1908
	}
1909
	obj->dirty = 0;
1910

1911 1912
	sg_free_table(obj->pages);
	kfree(obj->pages);
1913
}
C
Chris Wilson 已提交
1914

1915
int
1916 1917 1918 1919
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1920
	if (obj->pages == NULL)
1921 1922
		return 0;

1923 1924 1925
	if (obj->pages_pin_count)
		return -EBUSY;

1926
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1927

1928 1929 1930
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1931
	list_del(&obj->global_list);
1932

1933
	ops->put_pages(obj);
1934
	obj->pages = NULL;
1935

1936
	i915_gem_object_invalidate(obj);
C
Chris Wilson 已提交
1937 1938 1939 1940

	return 0;
}

1941
static unsigned long
1942 1943
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1944
{
1945 1946
	struct list_head still_in_list;
	struct drm_i915_gem_object *obj;
1947
	unsigned long count = 0;
C
Chris Wilson 已提交
1948

1949
	/*
1950
	 * As we may completely rewrite the (un)bound list whilst unbinding
1951 1952 1953
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	 *
	 * In particular, we must hold a reference whilst removing the
	 * object as we may end up waiting for and/or retiring the objects.
	 * This might release the final reference (held by the active list)
	 * and result in the object being freed from under us. This is
	 * similar to the precautions the eviction code must take whilst
	 * removing objects.
	 *
	 * Also note that although these lists do not hold a reference to
	 * the object we can safely grab one here: The final object
	 * unreferencing and the bound_list are both protected by the
	 * dev->struct_mutex and so we won't ever be able to observe an
	 * object on the bound_list with a reference count equals 0.
1967
	 */
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
	INIT_LIST_HEAD(&still_in_list);
	while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
		obj = list_first_entry(&dev_priv->mm.unbound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_in_list);

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

		drm_gem_object_reference(&obj->base);

		if (i915_gem_object_put_pages(obj) == 0)
			count += obj->base.size >> PAGE_SHIFT;

		drm_gem_object_unreference(&obj->base);
	}
	list_splice(&still_in_list, &dev_priv->mm.unbound_list);

	INIT_LIST_HEAD(&still_in_list);
1987
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1988
		struct i915_vma *vma, *v;
1989

1990 1991
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
1992
		list_move_tail(&obj->global_list, &still_in_list);
1993

1994 1995 1996
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1997 1998
		drm_gem_object_reference(&obj->base);

1999 2000 2001
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
2002

2003
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
2004
			count += obj->base.size >> PAGE_SHIFT;
2005 2006

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
2007
	}
2008
	list_splice(&still_in_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
2009 2010 2011 2012

	return count;
}

2013
static unsigned long
2014 2015 2016 2017 2018
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

2019
static unsigned long
C
Chris Wilson 已提交
2020 2021 2022
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	i915_gem_evict_everything(dev_priv->dev);
2023
	return __i915_gem_shrink(dev_priv, LONG_MAX, false);
D
Daniel Vetter 已提交
2024 2025
}

2026
static int
C
Chris Wilson 已提交
2027
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
2028
{
C
Chris Wilson 已提交
2029
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2030 2031
	int page_count, i;
	struct address_space *mapping;
2032 2033
	struct sg_table *st;
	struct scatterlist *sg;
2034
	struct sg_page_iter sg_iter;
2035
	struct page *page;
2036
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
2037
	gfp_t gfp;
2038

C
Chris Wilson 已提交
2039 2040 2041 2042 2043 2044 2045
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

2046 2047 2048 2049
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

2050
	page_count = obj->base.size / PAGE_SIZE;
2051 2052
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
2053
		return -ENOMEM;
2054
	}
2055

2056 2057 2058 2059 2060
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
2061
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
2062
	gfp = mapping_gfp_mask(mapping);
2063
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
2064
	gfp &= ~(__GFP_IO | __GFP_WAIT);
2065 2066 2067
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
			i915_gem_shrink_all(dev_priv);
2079
			page = shmem_read_mapping_page(mapping, i);
C
Chris Wilson 已提交
2080 2081 2082
			if (IS_ERR(page))
				goto err_pages;
		}
2083 2084 2085 2086 2087 2088 2089 2090
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
2091 2092 2093 2094 2095 2096 2097 2098 2099
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
2100 2101 2102

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
2103
	}
2104 2105 2106 2107
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
2108 2109
	obj->pages = st;

2110
	if (i915_gem_object_needs_bit17_swizzle(obj))
2111 2112 2113 2114 2115
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
2116 2117
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
2118
		page_cache_release(sg_page_iter_page(&sg_iter));
2119 2120
	sg_free_table(st);
	kfree(st);
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133

	/* shmemfs first checks if there is enough memory to allocate the page
	 * and reports ENOSPC should there be insufficient, along with the usual
	 * ENOMEM for a genuine allocation failure.
	 *
	 * We use ENOSPC in our driver to mean that we have run out of aperture
	 * space and so want to translate the error from shmemfs back to our
	 * usual understanding of ENOMEM.
	 */
	if (PTR_ERR(page) == -ENOSPC)
		return -ENOMEM;
	else
		return PTR_ERR(page);
2134 2135
}

2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

2150
	if (obj->pages)
2151 2152
		return 0;

2153
	if (obj->madv != I915_MADV_WILLNEED) {
2154
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
2155
		return -EFAULT;
2156 2157
	}

2158 2159
	BUG_ON(obj->pages_pin_count);

2160 2161 2162 2163
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2164
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2165
	return 0;
2166 2167
}

B
Ben Widawsky 已提交
2168
static void
2169
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
2170
			       struct intel_engine_cs *ring)
2171
{
2172
	struct drm_device *dev = obj->base.dev;
2173
	struct drm_i915_private *dev_priv = dev->dev_private;
2174
	u32 seqno = intel_ring_get_seqno(ring);
2175

2176
	BUG_ON(ring == NULL);
2177 2178 2179 2180
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2181
	obj->ring = ring;
2182 2183

	/* Add a reference if we're newly entering the active list. */
2184 2185 2186
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2187
	}
2188

2189
	list_move_tail(&obj->ring_list, &ring->active_list);
2190

2191
	obj->last_read_seqno = seqno;
2192

2193
	if (obj->fenced_gpu_access) {
2194 2195
		obj->last_fenced_seqno = seqno;

2196 2197 2198 2199 2200 2201 2202 2203
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2204 2205 2206
	}
}

B
Ben Widawsky 已提交
2207
void i915_vma_move_to_active(struct i915_vma *vma,
2208
			     struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
2209 2210 2211 2212 2213
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2214 2215
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2216
{
B
Ben Widawsky 已提交
2217
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2218 2219
	struct i915_address_space *vm;
	struct i915_vma *vma;
2220

2221
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2222
	BUG_ON(!obj->active);
2223

2224 2225 2226 2227 2228
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2229

2230
	list_del_init(&obj->ring_list);
2231 2232
	obj->ring = NULL;

2233 2234 2235 2236 2237
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2238 2239 2240 2241 2242 2243
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2244
}
2245

2246 2247 2248
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj)
{
2249
	struct intel_engine_cs *ring = obj->ring;
2250 2251 2252 2253 2254 2255 2256 2257 2258

	if (ring == NULL)
		return;

	if (i915_seqno_passed(ring->get_seqno(ring, true),
			      obj->last_read_seqno))
		i915_gem_object_move_to_inactive(obj);
}

2259
static int
2260
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2261
{
2262
	struct drm_i915_private *dev_priv = dev->dev_private;
2263
	struct intel_engine_cs *ring;
2264
	int ret, i, j;
2265

2266
	/* Carefully retire all requests without writing to the rings */
2267
	for_each_ring(ring, dev_priv, i) {
2268 2269 2270
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2271 2272
	}
	i915_gem_retire_requests(dev);
2273 2274

	/* Finally reset hw state */
2275
	for_each_ring(ring, dev_priv, i) {
2276
		intel_ring_init_seqno(ring, seqno);
2277

2278 2279
		for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
			ring->semaphore.sync_seqno[j] = 0;
2280
	}
2281

2282
	return 0;
2283 2284
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2311 2312
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2313
{
2314 2315 2316 2317
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2318
		int ret = i915_gem_init_seqno(dev, 0);
2319 2320
		if (ret)
			return ret;
2321

2322 2323
		dev_priv->next_seqno = 1;
	}
2324

2325
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2326
	return 0;
2327 2328
}

2329
int __i915_add_request(struct intel_engine_cs *ring,
2330
		       struct drm_file *file,
2331
		       struct drm_i915_gem_object *obj,
2332
		       u32 *out_seqno)
2333
{
2334
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2335
	struct drm_i915_gem_request *request;
2336
	u32 request_ring_position, request_start;
2337 2338
	int ret;

2339
	request_start = intel_ring_get_tail(ring);
2340 2341 2342 2343 2344 2345 2346
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2347 2348 2349
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2350

2351 2352
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2353
		return -ENOMEM;
2354

2355 2356 2357 2358 2359 2360 2361
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2362
	ret = ring->add_request(ring);
2363
	if (ret)
2364
		return ret;
2365

2366
	request->seqno = intel_ring_get_seqno(ring);
2367
	request->ring = ring;
2368
	request->head = request_start;
2369
	request->tail = request_ring_position;
2370 2371 2372 2373 2374 2375 2376

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2377
	request->batch_obj = obj;
2378

2379 2380 2381 2382
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2383 2384 2385
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2386
	request->emitted_jiffies = jiffies;
2387
	list_add_tail(&request->list, &ring->request_list);
2388
	request->file_priv = NULL;
2389

C
Chris Wilson 已提交
2390 2391 2392
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2393
		spin_lock(&file_priv->mm.lock);
2394
		request->file_priv = file_priv;
2395
		list_add_tail(&request->client_list,
2396
			      &file_priv->mm.request_list);
2397
		spin_unlock(&file_priv->mm.lock);
2398
	}
2399

2400
	trace_i915_gem_request_add(ring, request->seqno);
2401
	ring->outstanding_lazy_seqno = 0;
2402
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2403

2404
	if (!dev_priv->ums.mm_suspended) {
2405 2406
		i915_queue_hangcheck(ring->dev);

2407 2408 2409 2410 2411
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2412
	}
2413

2414
	if (out_seqno)
2415
		*out_seqno = request->seqno;
2416
	return 0;
2417 2418
}

2419 2420
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2421
{
2422
	struct drm_i915_file_private *file_priv = request->file_priv;
2423

2424 2425
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2426

2427
	spin_lock(&file_priv->mm.lock);
2428 2429
	list_del(&request->client_list);
	request->file_priv = NULL;
2430
	spin_unlock(&file_priv->mm.lock);
2431 2432
}

2433
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2434
				   const struct intel_context *ctx)
2435
{
2436
	unsigned long elapsed;
2437

2438 2439 2440
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2441 2442 2443
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2444
		if (!i915_gem_context_is_default(ctx)) {
2445
			DRM_DEBUG("context hanging too fast, banning!\n");
2446
			return true;
2447 2448 2449
		} else if (i915_stop_ring_allow_ban(dev_priv)) {
			if (i915_stop_ring_allow_warn(dev_priv))
				DRM_ERROR("gpu hanging too fast, banning!\n");
2450
			return true;
2451
		}
2452 2453 2454 2455 2456
	}

	return false;
}

2457
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2458
				  struct intel_context *ctx,
2459
				  const bool guilty)
2460
{
2461 2462 2463 2464
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2465

2466 2467 2468
	hs = &ctx->hang_stats;

	if (guilty) {
2469
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2470 2471 2472 2473
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2474 2475 2476
	}
}

2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2488
struct drm_i915_gem_request *
2489
i915_gem_find_active_request(struct intel_engine_cs *ring)
2490
{
2491
	struct drm_i915_gem_request *request;
2492 2493 2494
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2495 2496 2497 2498

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2499

2500
		return request;
2501
	}
2502 2503 2504 2505 2506

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2507
				       struct intel_engine_cs *ring)
2508 2509 2510 2511
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2512
	request = i915_gem_find_active_request(ring);
2513 2514 2515 2516 2517 2518

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2519
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2520 2521

	list_for_each_entry_continue(request, &ring->request_list, list)
2522
		i915_set_reset_status(dev_priv, request->ctx, false);
2523
}
2524

2525
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2526
					struct intel_engine_cs *ring)
2527
{
2528
	while (!list_empty(&ring->active_list)) {
2529
		struct drm_i915_gem_object *obj;
2530

2531 2532 2533
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2534

2535
		i915_gem_object_move_to_inactive(obj);
2536
	}
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2554 2555 2556 2557 2558

	/* These may not have been flush before the reset, do so now */
	kfree(ring->preallocated_lazy_request);
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
2559 2560
}

2561
void i915_gem_restore_fences(struct drm_device *dev)
2562 2563 2564 2565
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2566
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2567
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2568

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2579 2580 2581
	}
}

2582
void i915_gem_reset(struct drm_device *dev)
2583
{
2584
	struct drm_i915_private *dev_priv = dev->dev_private;
2585
	struct intel_engine_cs *ring;
2586
	int i;
2587

2588 2589 2590 2591 2592 2593 2594 2595
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2596
	for_each_ring(ring, dev_priv, i)
2597
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2598

2599 2600
	i915_gem_context_reset(dev);

2601
	i915_gem_restore_fences(dev);
2602 2603 2604 2605 2606
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2607
void
2608
i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
2609 2610 2611
{
	uint32_t seqno;

C
Chris Wilson 已提交
2612
	if (list_empty(&ring->request_list))
2613 2614
		return;

C
Chris Wilson 已提交
2615
	WARN_ON(i915_verify_lists(ring->dev));
2616

2617
	seqno = ring->get_seqno(ring, true);
2618

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2637
	while (!list_empty(&ring->request_list)) {
2638 2639
		struct drm_i915_gem_request *request;

2640
		request = list_first_entry(&ring->request_list,
2641 2642 2643
					   struct drm_i915_gem_request,
					   list);

2644
		if (!i915_seqno_passed(seqno, request->seqno))
2645 2646
			break;

C
Chris Wilson 已提交
2647
		trace_i915_gem_request_retire(ring, request->seqno);
2648 2649 2650 2651 2652
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
2653
		ring->buffer->last_retired_head = request->tail;
2654

2655
		i915_gem_free_request(request);
2656
	}
2657

C
Chris Wilson 已提交
2658 2659
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2660
		ring->irq_put(ring);
C
Chris Wilson 已提交
2661
		ring->trace_irq_seqno = 0;
2662
	}
2663

C
Chris Wilson 已提交
2664
	WARN_ON(i915_verify_lists(ring->dev));
2665 2666
}

2667
bool
2668 2669
i915_gem_retire_requests(struct drm_device *dev)
{
2670
	struct drm_i915_private *dev_priv = dev->dev_private;
2671
	struct intel_engine_cs *ring;
2672
	bool idle = true;
2673
	int i;
2674

2675
	for_each_ring(ring, dev_priv, i) {
2676
		i915_gem_retire_requests_ring(ring);
2677 2678 2679 2680 2681 2682 2683 2684 2685
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2686 2687
}

2688
static void
2689 2690
i915_gem_retire_work_handler(struct work_struct *work)
{
2691 2692 2693
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2694
	bool idle;
2695

2696
	/* Come back later if the device is busy... */
2697 2698 2699 2700
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2701
	}
2702
	if (!idle)
2703 2704
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2705
}
2706

2707 2708 2709 2710 2711 2712 2713
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2714 2715
}

2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2727
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2728 2729 2730 2731 2732 2733 2734 2735 2736
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2762
	struct drm_i915_private *dev_priv = dev->dev_private;
2763 2764
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
2765
	struct intel_engine_cs *ring = NULL;
2766
	struct timespec timeout_stack, *timeout = NULL;
2767
	unsigned reset_counter;
2768 2769 2770
	u32 seqno = 0;
	int ret = 0;

2771 2772 2773 2774
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2786 2787
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2788 2789 2790 2791
	if (ret)
		goto out;

	if (obj->active) {
2792
		seqno = obj->last_read_seqno;
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2808
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2809 2810
	mutex_unlock(&dev->struct_mutex);

2811
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2812
	if (timeout)
2813
		args->timeout_ns = timespec_to_ns(timeout);
2814 2815 2816 2817 2818 2819 2820 2821
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2834 2835
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
2836
		     struct intel_engine_cs *to)
2837
{
2838
	struct intel_engine_cs *from = obj->ring;
2839 2840 2841 2842 2843 2844
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2845
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2846
		return i915_gem_object_wait_rendering(obj, false);
2847 2848 2849

	idx = intel_ring_sync_index(from, to);

2850
	seqno = obj->last_read_seqno;
2851
	if (seqno <= from->semaphore.sync_seqno[idx])
2852 2853
		return 0;

2854 2855 2856
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2857

2858
	trace_i915_gem_ring_sync_to(from, to, seqno);
2859
	ret = to->semaphore.sync_to(to, from, seqno);
2860
	if (!ret)
2861 2862 2863 2864
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
2865
		from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
2866

2867
	return ret;
2868 2869
}

2870 2871 2872 2873 2874 2875 2876
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2877 2878 2879
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2880 2881 2882
	/* Wait for any direct GTT access to complete */
	mb();

2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2894
int i915_vma_unbind(struct i915_vma *vma)
2895
{
2896
	struct drm_i915_gem_object *obj = vma->obj;
2897
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2898
	int ret;
2899

2900
	if (list_empty(&vma->vma_link))
2901 2902
		return 0;

2903 2904 2905 2906
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2907

B
Ben Widawsky 已提交
2908
	if (vma->pin_count)
2909
		return -EBUSY;
2910

2911 2912
	BUG_ON(obj->pages == NULL);

2913
	ret = i915_gem_object_finish_gpu(obj);
2914
	if (ret)
2915 2916 2917 2918 2919 2920
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2921 2922
	if (i915_is_ggtt(vma->vm)) {
		i915_gem_object_finish_gtt(obj);
2923

2924 2925 2926 2927 2928
		/* release the fence reg _after_ flushing */
		ret = i915_gem_object_put_fence(obj);
		if (ret)
			return ret;
	}
2929

2930
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2931

2932 2933
	vma->unbind_vma(vma);

2934
	i915_gem_gtt_finish_object(obj);
2935

2936
	list_del_init(&vma->mm_list);
2937
	/* Avoid an unnecessary call to unbind on rebind. */
2938 2939
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2940

B
Ben Widawsky 已提交
2941 2942 2943 2944
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2945
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2946 2947
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2948

2949 2950 2951 2952 2953 2954
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2955
	return 0;
2956 2957
}

2958
int i915_gpu_idle(struct drm_device *dev)
2959
{
2960
	struct drm_i915_private *dev_priv = dev->dev_private;
2961
	struct intel_engine_cs *ring;
2962
	int ret, i;
2963 2964

	/* Flush everything onto the inactive list. */
2965
	for_each_ring(ring, dev_priv, i) {
2966
		ret = i915_switch_context(ring, ring->default_context);
2967 2968 2969
		if (ret)
			return ret;

2970
		ret = intel_ring_idle(ring);
2971 2972 2973
		if (ret)
			return ret;
	}
2974

2975
	return 0;
2976 2977
}

2978 2979
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2980
{
2981
	struct drm_i915_private *dev_priv = dev->dev_private;
2982 2983
	int fence_reg;
	int fence_pitch_shift;
2984

2985 2986 2987 2988 2989 2990 2991 2992
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

3007
	if (obj) {
3008
		u32 size = i915_gem_obj_ggtt_size(obj);
3009
		uint64_t val;
3010

3011
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
3012
				 0xfffff000) << 32;
3013
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
3014
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
3015 3016 3017
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
3018

3019 3020 3021 3022 3023 3024 3025 3026 3027
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
3028 3029
}

3030 3031
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
3032
{
3033
	struct drm_i915_private *dev_priv = dev->dev_private;
3034
	u32 val;
3035

3036
	if (obj) {
3037
		u32 size = i915_gem_obj_ggtt_size(obj);
3038 3039
		int pitch_val;
		int tile_width;
3040

3041
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
3042
		     (size & -size) != size ||
3043 3044 3045
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
3046

3047 3048 3049 3050 3051 3052 3053 3054 3055
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

3056
		val = i915_gem_obj_ggtt_offset(obj);
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
3072 3073
}

3074 3075
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
3076
{
3077
	struct drm_i915_private *dev_priv = dev->dev_private;
3078 3079
	uint32_t val;

3080
	if (obj) {
3081
		u32 size = i915_gem_obj_ggtt_size(obj);
3082
		uint32_t pitch_val;
3083

3084
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
3085
		     (size & -size) != size ||
3086 3087 3088
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
3089

3090 3091
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
3092

3093
		val = i915_gem_obj_ggtt_offset(obj);
3094 3095 3096 3097 3098 3099 3100
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
3101

3102 3103 3104 3105
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

3106 3107 3108 3109 3110
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

3111 3112 3113
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
3114 3115 3116 3117 3118 3119 3120 3121
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

3122 3123 3124 3125
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

3126
	switch (INTEL_INFO(dev)->gen) {
3127
	case 8:
3128
	case 7:
3129
	case 6:
3130 3131 3132 3133
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
3134
	default: BUG();
3135
	}
3136 3137 3138 3139 3140 3141

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
3142 3143
}

3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
3154
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3155 3156 3157
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3158 3159

	if (enable) {
3160
		obj->fence_reg = reg;
3161 3162 3163 3164 3165 3166 3167
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3168
	obj->fence_dirty = false;
3169 3170
}

3171
static int
3172
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3173
{
3174
	if (obj->last_fenced_seqno) {
3175
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3176 3177
		if (ret)
			return ret;
3178 3179 3180 3181

		obj->last_fenced_seqno = 0;
	}

3182
	obj->fenced_gpu_access = false;
3183 3184 3185 3186 3187 3188
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3189
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3190
	struct drm_i915_fence_reg *fence;
3191 3192
	int ret;

3193
	ret = i915_gem_object_wait_fence(obj);
3194 3195 3196
	if (ret)
		return ret;

3197 3198
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3199

3200 3201
	fence = &dev_priv->fence_regs[obj->fence_reg];

3202 3203 3204
	if (WARN_ON(fence->pin_count))
		return -EBUSY;

3205
	i915_gem_object_fence_lost(obj);
3206
	i915_gem_object_update_fence(obj, fence, false);
3207 3208 3209 3210 3211

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3212
i915_find_fence_reg(struct drm_device *dev)
3213 3214
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3215
	struct drm_i915_fence_reg *reg, *avail;
3216
	int i;
3217 3218

	/* First try to find a free reg */
3219
	avail = NULL;
3220 3221 3222
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3223
			return reg;
3224

3225
		if (!reg->pin_count)
3226
			avail = reg;
3227 3228
	}

3229
	if (avail == NULL)
3230
		goto deadlock;
3231 3232

	/* None available, try to steal one or wait for a user to finish */
3233
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3234
		if (reg->pin_count)
3235 3236
			continue;

C
Chris Wilson 已提交
3237
		return reg;
3238 3239
	}

3240 3241 3242 3243 3244 3245
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3246 3247
}

3248
/**
3249
 * i915_gem_object_get_fence - set up fencing for an object
3250 3251 3252 3253 3254 3255 3256 3257 3258
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3259 3260
 *
 * For an untiled surface, this removes any existing fence.
3261
 */
3262
int
3263
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3264
{
3265
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3266
	struct drm_i915_private *dev_priv = dev->dev_private;
3267
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3268
	struct drm_i915_fence_reg *reg;
3269
	int ret;
3270

3271 3272 3273
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3274
	if (obj->fence_dirty) {
3275
		ret = i915_gem_object_wait_fence(obj);
3276 3277 3278
		if (ret)
			return ret;
	}
3279

3280
	/* Just update our place in the LRU if our fence is getting reused. */
3281 3282
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3283
		if (!obj->fence_dirty) {
3284 3285 3286 3287 3288 3289
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3290 3291
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3292

3293 3294 3295
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3296
			ret = i915_gem_object_wait_fence(old);
3297 3298 3299
			if (ret)
				return ret;

3300
			i915_gem_object_fence_lost(old);
3301
		}
3302
	} else
3303 3304
		return 0;

3305 3306
	i915_gem_object_update_fence(obj, reg, enable);

3307
	return 0;
3308 3309
}

3310 3311 3312 3313 3314 3315 3316 3317
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3318
	 * crossing memory domains and dying.
3319 3320 3321 3322
	 */
	if (HAS_LLC(dev))
		return true;

3323
	if (!drm_mm_node_allocated(gtt_space))
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3347
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3348 3349 3350 3351 3352 3353 3354 3355
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3356 3357
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3368 3369
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3380 3381 3382
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3383
static struct i915_vma *
3384 3385 3386
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3387
			   uint64_t flags)
3388
{
3389
	struct drm_device *dev = obj->base.dev;
3390
	struct drm_i915_private *dev_priv = dev->dev_private;
3391
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3392 3393 3394
	unsigned long start =
		flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
	unsigned long end =
3395
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3396
	struct i915_vma *vma;
3397
	int ret;
3398

3399 3400 3401 3402 3403
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3404
						     obj->tiling_mode, true);
3405
	unfenced_alignment =
3406
		i915_gem_get_gtt_alignment(dev,
3407 3408
					   obj->base.size,
					   obj->tiling_mode, false);
3409

3410
	if (alignment == 0)
3411
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3412
						unfenced_alignment;
3413
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3414
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3415
		return ERR_PTR(-EINVAL);
3416 3417
	}

3418
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3419

3420 3421 3422
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3423 3424
	if (obj->base.size > end) {
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
3425
			  obj->base.size,
3426
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3427
			  end);
3428
		return ERR_PTR(-E2BIG);
3429 3430
	}

3431
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3432
	if (ret)
3433
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3434

3435 3436
	i915_gem_object_pin_pages(obj);

3437
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3438
	if (IS_ERR(vma))
3439
		goto err_unpin;
B
Ben Widawsky 已提交
3440

3441
search_free:
3442
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3443
						  size, alignment,
3444 3445
						  obj->cache_level,
						  start, end,
3446 3447
						  DRM_MM_SEARCH_DEFAULT,
						  DRM_MM_CREATE_DEFAULT);
3448
	if (ret) {
3449
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3450 3451 3452
					       obj->cache_level,
					       start, end,
					       flags);
3453 3454
		if (ret == 0)
			goto search_free;
3455

3456
		goto err_free_vma;
3457
	}
B
Ben Widawsky 已提交
3458
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3459
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3460
		ret = -EINVAL;
3461
		goto err_remove_node;
3462 3463
	}

3464
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3465
	if (ret)
3466
		goto err_remove_node;
3467

3468
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3469
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3470

3471 3472
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3473

3474 3475
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3476

3477 3478
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3479

3480
		obj->map_and_fenceable = mappable && fenceable;
3481
	}
3482

3483
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3484

3485
	trace_i915_vma_bind(vma, flags);
3486 3487 3488
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3489
	i915_gem_verify_gtt(dev);
3490
	return vma;
B
Ben Widawsky 已提交
3491

3492
err_remove_node:
3493
	drm_mm_remove_node(&vma->node);
3494
err_free_vma:
B
Ben Widawsky 已提交
3495
	i915_gem_vma_destroy(vma);
3496
	vma = ERR_PTR(ret);
3497
err_unpin:
B
Ben Widawsky 已提交
3498
	i915_gem_object_unpin_pages(obj);
3499
	return vma;
3500 3501
}

3502
bool
3503 3504
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3505 3506 3507 3508 3509
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3510
	if (obj->pages == NULL)
3511
		return false;
3512

3513 3514 3515 3516 3517
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3518
		return false;
3519

3520 3521 3522 3523 3524 3525 3526 3527
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3528
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3529
		return false;
3530

C
Chris Wilson 已提交
3531
	trace_i915_gem_object_clflush(obj);
3532
	drm_clflush_sg(obj->pages);
3533 3534

	return true;
3535 3536 3537 3538
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3539
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3540
{
C
Chris Wilson 已提交
3541 3542
	uint32_t old_write_domain;

3543
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3544 3545
		return;

3546
	/* No actual flushing is required for the GTT write domain.  Writes
3547 3548
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3549 3550 3551 3552
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3553
	 */
3554 3555
	wmb();

3556 3557
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3558 3559

	trace_i915_gem_object_change_domain(obj,
3560
					    obj->base.read_domains,
C
Chris Wilson 已提交
3561
					    old_write_domain);
3562 3563 3564 3565
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3566 3567
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3568
{
C
Chris Wilson 已提交
3569
	uint32_t old_write_domain;
3570

3571
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3572 3573
		return;

3574 3575 3576
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3577 3578
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3579 3580

	trace_i915_gem_object_change_domain(obj,
3581
					    obj->base.read_domains,
C
Chris Wilson 已提交
3582
					    old_write_domain);
3583 3584
}

3585 3586 3587 3588 3589 3590
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3591
int
3592
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3593
{
3594
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3595
	uint32_t old_write_domain, old_read_domains;
3596
	int ret;
3597

3598
	/* Not valid to be called on unbound objects. */
3599
	if (!i915_gem_obj_bound_any(obj))
3600 3601
		return -EINVAL;

3602 3603 3604
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3605
	ret = i915_gem_object_wait_rendering(obj, !write);
3606 3607 3608
	if (ret)
		return ret;

3609
	i915_gem_object_retire(obj);
3610
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3611

3612 3613 3614 3615 3616 3617 3618
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3619 3620
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3621

3622 3623 3624
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3625 3626
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3627
	if (write) {
3628 3629 3630
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3631 3632
	}

C
Chris Wilson 已提交
3633 3634 3635 3636
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3637
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3638
	if (i915_gem_object_is_inactive(obj)) {
3639
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3640 3641 3642 3643 3644
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3645

3646 3647 3648
	return 0;
}

3649 3650 3651
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3652
	struct drm_device *dev = obj->base.dev;
3653
	struct i915_vma *vma, *next;
3654 3655 3656 3657 3658
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3659
	if (i915_gem_obj_is_pinned(obj)) {
3660 3661 3662 3663
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3664
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
3665
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3666
			ret = i915_vma_unbind(vma);
3667 3668 3669
			if (ret)
				return ret;
		}
3670 3671
	}

3672
	if (i915_gem_obj_bound_any(obj)) {
3673 3674 3675 3676 3677 3678 3679 3680 3681 3682
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3683
		if (INTEL_INFO(dev)->gen < 6) {
3684 3685 3686 3687 3688
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3689
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3690 3691 3692
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3693 3694
	}

3695 3696 3697 3698 3699
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3700 3701 3702 3703 3704 3705 3706 3707
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
3708
		i915_gem_object_retire(obj);
3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3722
	i915_gem_verify_gtt(dev);
3723 3724 3725
	return 0;
}

B
Ben Widawsky 已提交
3726 3727
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3728
{
B
Ben Widawsky 已提交
3729
	struct drm_i915_gem_caching *args = data;
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3743 3744 3745 3746 3747 3748
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3749 3750 3751 3752
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3753 3754 3755 3756
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3757 3758 3759 3760 3761 3762 3763

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3764 3765
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3766
{
B
Ben Widawsky 已提交
3767
	struct drm_i915_gem_caching *args = data;
3768 3769 3770 3771
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3772 3773
	switch (args->caching) {
	case I915_CACHING_NONE:
3774 3775
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3776
	case I915_CACHING_CACHED:
3777 3778
		level = I915_CACHE_LLC;
		break;
3779 3780 3781
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3782 3783 3784 3785
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3786 3787 3788 3789
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3804 3805
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
3806 3807 3808 3809 3810 3811 3812 3813 3814
	struct i915_vma *vma;

	if (list_empty(&obj->vma_list))
		return false;

	vma = i915_gem_obj_to_ggtt(obj);
	if (!vma)
		return false;

3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
3826
	return vma->pin_count - !!obj->user_pin_count;
3827 3828
}

3829
/*
3830 3831 3832
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3833 3834
 */
int
3835 3836
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3837
				     struct intel_engine_cs *pipelined)
3838
{
3839
	u32 old_read_domains, old_write_domain;
3840
	bool was_pin_display;
3841 3842
	int ret;

3843
	if (pipelined != obj->ring) {
3844 3845
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3846 3847 3848
			return ret;
	}

3849 3850 3851
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
3852
	was_pin_display = obj->pin_display;
3853 3854
	obj->pin_display = true;

3855 3856 3857 3858 3859 3860 3861 3862 3863
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3864 3865
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3866
	if (ret)
3867
		goto err_unpin_display;
3868

3869 3870 3871 3872
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3873
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3874
	if (ret)
3875
		goto err_unpin_display;
3876

3877
	i915_gem_object_flush_cpu_write_domain(obj, true);
3878

3879
	old_write_domain = obj->base.write_domain;
3880
	old_read_domains = obj->base.read_domains;
3881 3882 3883 3884

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3885
	obj->base.write_domain = 0;
3886
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3887 3888 3889

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3890
					    old_write_domain);
3891 3892

	return 0;
3893 3894

err_unpin_display:
3895 3896
	WARN_ON(was_pin_display != is_pin_display(obj));
	obj->pin_display = was_pin_display;
3897 3898 3899 3900 3901 3902
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3903
	i915_gem_object_ggtt_unpin(obj);
3904
	obj->pin_display = is_pin_display(obj);
3905 3906
}

3907
int
3908
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3909
{
3910 3911
	int ret;

3912
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3913 3914
		return 0;

3915
	ret = i915_gem_object_wait_rendering(obj, false);
3916 3917 3918
	if (ret)
		return ret;

3919 3920
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3921
	return 0;
3922 3923
}

3924 3925 3926 3927 3928 3929
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3930
int
3931
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3932
{
C
Chris Wilson 已提交
3933
	uint32_t old_write_domain, old_read_domains;
3934 3935
	int ret;

3936 3937 3938
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3939
	ret = i915_gem_object_wait_rendering(obj, !write);
3940 3941 3942
	if (ret)
		return ret;

3943
	i915_gem_object_retire(obj);
3944
	i915_gem_object_flush_gtt_write_domain(obj);
3945

3946 3947
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3948

3949
	/* Flush the CPU cache if it's still invalid. */
3950
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3951
		i915_gem_clflush_object(obj, false);
3952

3953
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3954 3955 3956 3957 3958
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3959
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3960 3961 3962 3963 3964

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3965 3966
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3967
	}
3968

C
Chris Wilson 已提交
3969 3970 3971 3972
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3973 3974 3975
	return 0;
}

3976 3977 3978
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3979 3980 3981 3982
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3983 3984 3985
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3986
static int
3987
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3988
{
3989 3990
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3991
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3992
	struct drm_i915_gem_request *request;
3993
	struct intel_engine_cs *ring = NULL;
3994
	unsigned reset_counter;
3995 3996
	u32 seqno = 0;
	int ret;
3997

3998 3999 4000 4001 4002 4003 4004
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
4005

4006
	spin_lock(&file_priv->mm.lock);
4007
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
4008 4009
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
4010

4011 4012
		ring = request->ring;
		seqno = request->seqno;
4013
	}
4014
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
4015
	spin_unlock(&file_priv->mm.lock);
4016

4017 4018
	if (seqno == 0)
		return 0;
4019

4020
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
4021 4022
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
4023 4024 4025 4026

	return ret;
}

4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045
static bool
i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
{
	struct drm_i915_gem_object *obj = vma->obj;

	if (alignment &&
	    vma->node.start & (alignment - 1))
		return true;

	if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
		return true;

	if (flags & PIN_OFFSET_BIAS &&
	    vma->node.start < (flags & PIN_OFFSET_MASK))
		return true;

	return false;
}

4046
int
4047
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4048
		    struct i915_address_space *vm,
4049
		    uint32_t alignment,
4050
		    uint64_t flags)
4051
{
4052
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4053
	struct i915_vma *vma;
4054 4055
	int ret;

4056 4057 4058
	if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
		return -ENODEV;

4059
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
4060
		return -EINVAL;
4061 4062 4063

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
4064 4065 4066
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

4067
		if (i915_vma_misplaced(vma, alignment, flags)) {
B
Ben Widawsky 已提交
4068
			WARN(vma->pin_count,
4069
			     "bo is already pinned with incorrect alignment:"
4070
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
4071
			     " obj->map_and_fenceable=%d\n",
4072
			     i915_gem_obj_offset(obj, vm), alignment,
4073
			     !!(flags & PIN_MAPPABLE),
4074
			     obj->map_and_fenceable);
4075
			ret = i915_vma_unbind(vma);
4076 4077
			if (ret)
				return ret;
4078 4079

			vma = NULL;
4080 4081 4082
		}
	}

4083
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
4084 4085 4086
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
4087
	}
J
Jesse Barnes 已提交
4088

4089 4090
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
4091

4092
	vma->pin_count++;
4093 4094
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
4095 4096 4097 4098 4099

	return 0;
}

void
B
Ben Widawsky 已提交
4100
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
4101
{
B
Ben Widawsky 已提交
4102
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
4103

B
Ben Widawsky 已提交
4104 4105 4106 4107 4108
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
4109
		obj->pin_mappable = false;
4110 4111
}

4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
bool
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);

		WARN_ON(!ggtt_vma ||
			dev_priv->fence_regs[obj->fence_reg].pin_count >
			ggtt_vma->pin_count);
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
		return true;
	} else
		return false;
}

void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

4138 4139
int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4140
		   struct drm_file *file)
4141 4142
{
	struct drm_i915_gem_pin *args = data;
4143
	struct drm_i915_gem_object *obj;
4144 4145
	int ret;

4146 4147 4148
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

4149 4150 4151
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4152

4153
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4154
	if (&obj->base == NULL) {
4155 4156
		ret = -ENOENT;
		goto unlock;
4157 4158
	}

4159
	if (obj->madv != I915_MADV_WILLNEED) {
4160
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
4161
		ret = -EFAULT;
4162
		goto out;
4163 4164
	}

4165
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
4166
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4167
			  args->handle);
4168 4169
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4170 4171
	}

4172 4173 4174 4175 4176
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

4177
	if (obj->user_pin_count == 0) {
4178
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
4179 4180
		if (ret)
			goto out;
4181 4182
	}

4183 4184 4185
	obj->user_pin_count++;
	obj->pin_filp = file;

4186
	args->offset = i915_gem_obj_ggtt_offset(obj);
4187
out:
4188
	drm_gem_object_unreference(&obj->base);
4189
unlock:
4190
	mutex_unlock(&dev->struct_mutex);
4191
	return ret;
4192 4193 4194 4195
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4196
		     struct drm_file *file)
4197 4198
{
	struct drm_i915_gem_pin *args = data;
4199
	struct drm_i915_gem_object *obj;
4200
	int ret;
4201

4202 4203 4204
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4205

4206
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4207
	if (&obj->base == NULL) {
4208 4209
		ret = -ENOENT;
		goto unlock;
4210
	}
4211

4212
	if (obj->pin_filp != file) {
4213
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4214
			  args->handle);
4215 4216
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4217
	}
4218 4219 4220
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
4221
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
4222
	}
4223

4224
out:
4225
	drm_gem_object_unreference(&obj->base);
4226
unlock:
4227
	mutex_unlock(&dev->struct_mutex);
4228
	return ret;
4229 4230 4231 4232
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4233
		    struct drm_file *file)
4234 4235
{
	struct drm_i915_gem_busy *args = data;
4236
	struct drm_i915_gem_object *obj;
4237 4238
	int ret;

4239
	ret = i915_mutex_lock_interruptible(dev);
4240
	if (ret)
4241
		return ret;
4242

4243 4244
	intel_edp_psr_exit(dev, true);

4245
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4246
	if (&obj->base == NULL) {
4247 4248
		ret = -ENOENT;
		goto unlock;
4249
	}
4250

4251 4252 4253 4254
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4255
	 */
4256
	ret = i915_gem_object_flush_active(obj);
4257

4258
	args->busy = obj->active;
4259 4260 4261 4262
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4263

4264
	drm_gem_object_unreference(&obj->base);
4265
unlock:
4266
	mutex_unlock(&dev->struct_mutex);
4267
	return ret;
4268 4269 4270 4271 4272 4273
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4274
	return i915_gem_ring_throttle(dev, file_priv);
4275 4276
}

4277 4278 4279 4280 4281
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4282
	struct drm_i915_gem_object *obj;
4283
	int ret;
4284 4285 4286 4287 4288 4289 4290 4291 4292

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4293 4294 4295 4296
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4297
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4298
	if (&obj->base == NULL) {
4299 4300
		ret = -ENOENT;
		goto unlock;
4301 4302
	}

B
Ben Widawsky 已提交
4303
	if (i915_gem_obj_is_pinned(obj)) {
4304 4305
		ret = -EINVAL;
		goto out;
4306 4307
	}

4308 4309
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4310

C
Chris Wilson 已提交
4311 4312
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4313 4314
		i915_gem_object_truncate(obj);

4315
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4316

4317
out:
4318
	drm_gem_object_unreference(&obj->base);
4319
unlock:
4320
	mutex_unlock(&dev->struct_mutex);
4321
	return ret;
4322 4323
}

4324 4325
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4326
{
4327
	INIT_LIST_HEAD(&obj->global_list);
4328
	INIT_LIST_HEAD(&obj->ring_list);
4329
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4330
	INIT_LIST_HEAD(&obj->vma_list);
4331

4332 4333
	obj->ops = ops;

4334 4335 4336 4337 4338 4339 4340 4341
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4342 4343 4344 4345 4346
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4347 4348
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4349
{
4350
	struct drm_i915_gem_object *obj;
4351
	struct address_space *mapping;
D
Daniel Vetter 已提交
4352
	gfp_t mask;
4353

4354
	obj = i915_gem_object_alloc(dev);
4355 4356
	if (obj == NULL)
		return NULL;
4357

4358
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4359
		i915_gem_object_free(obj);
4360 4361
		return NULL;
	}
4362

4363 4364 4365 4366 4367 4368 4369
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4370
	mapping = file_inode(obj->base.filp)->i_mapping;
4371
	mapping_set_gfp_mask(mapping, mask);
4372

4373
	i915_gem_object_init(obj, &i915_gem_object_ops);
4374

4375 4376
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4377

4378 4379
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4395 4396
	trace_i915_gem_object_create(obj);

4397
	return obj;
4398 4399
}

4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423
static bool discard_backing_storage(struct drm_i915_gem_object *obj)
{
	/* If we are the last user of the backing storage (be it shmemfs
	 * pages or stolen etc), we know that the pages are going to be
	 * immediately released. In this case, we can then skip copying
	 * back the contents from the GPU.
	 */

	if (obj->madv != I915_MADV_WILLNEED)
		return false;

	if (obj->base.filp == NULL)
		return true;

	/* At first glance, this looks racy, but then again so would be
	 * userspace racing mmap against close. However, the first external
	 * reference to the filp can only be obtained through the
	 * i915_gem_mmap_ioctl() which safeguards us against the user
	 * acquiring such a reference whilst we are in the middle of
	 * freeing the object.
	 */
	return atomic_long_read(&obj->base.filp->f_count) == 1;
}

4424
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4425
{
4426
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4427
	struct drm_device *dev = obj->base.dev;
4428
	struct drm_i915_private *dev_priv = dev->dev_private;
4429
	struct i915_vma *vma, *next;
4430

4431 4432
	intel_runtime_pm_get(dev_priv);

4433 4434
	trace_i915_gem_object_destroy(obj);

4435
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4436 4437 4438 4439
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4440 4441
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4442

4443 4444
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4445

4446
			WARN_ON(i915_vma_unbind(vma));
4447

4448 4449
			dev_priv->mm.interruptible = was_interruptible;
		}
4450 4451
	}

4452 4453
	i915_gem_object_detach_phys(obj);

B
Ben Widawsky 已提交
4454 4455 4456 4457 4458
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4459 4460
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4461
	if (discard_backing_storage(obj))
4462
		obj->madv = I915_MADV_DONTNEED;
4463
	i915_gem_object_put_pages(obj);
4464
	i915_gem_object_free_mmap_offset(obj);
4465

4466 4467
	BUG_ON(obj->pages);

4468 4469
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4470

4471 4472 4473
	if (obj->ops->release)
		obj->ops->release(obj);

4474 4475
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4476

4477
	kfree(obj->bit_17);
4478
	i915_gem_object_free(obj);
4479 4480

	intel_runtime_pm_put(dev_priv);
4481 4482
}

4483
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4484
				     struct i915_address_space *vm)
4485 4486 4487 4488 4489 4490 4491 4492 4493
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4494 4495 4496
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4497 4498 4499 4500 4501

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4502
	list_del(&vma->vma_link);
4503

B
Ben Widawsky 已提交
4504 4505 4506
	kfree(vma);
}

4507 4508 4509 4510
static void
i915_gem_stop_ringbuffers(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4511
	struct intel_engine_cs *ring;
4512 4513 4514 4515 4516 4517
	int i;

	for_each_ring(ring, dev_priv, i)
		intel_stop_ring_buffer(ring);
}

4518
int
4519
i915_gem_suspend(struct drm_device *dev)
4520
{
4521
	struct drm_i915_private *dev_priv = dev->dev_private;
4522
	int ret = 0;
4523

4524
	mutex_lock(&dev->struct_mutex);
4525
	if (dev_priv->ums.mm_suspended)
4526
		goto err;
4527

4528
	ret = i915_gpu_idle(dev);
4529
	if (ret)
4530
		goto err;
4531

4532
	i915_gem_retire_requests(dev);
4533

4534
	/* Under UMS, be paranoid and evict. */
4535
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4536
		i915_gem_evict_everything(dev);
4537 4538

	i915_kernel_lost_context(dev);
4539
	i915_gem_stop_ringbuffers(dev);
4540

4541 4542 4543 4544 4545 4546 4547 4548 4549
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4550
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4551
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4552

4553
	return 0;
4554 4555 4556 4557

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4558 4559
}

4560
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
B
Ben Widawsky 已提交
4561
{
4562
	struct drm_device *dev = ring->dev;
4563
	struct drm_i915_private *dev_priv = dev->dev_private;
4564 4565
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4566
	int i, ret;
B
Ben Widawsky 已提交
4567

4568
	if (!HAS_L3_DPF(dev) || !remap_info)
4569
		return 0;
B
Ben Widawsky 已提交
4570

4571 4572 4573
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4574

4575 4576 4577 4578 4579
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4580
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4581 4582 4583
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4584 4585
	}

4586
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4587

4588
	return ret;
B
Ben Widawsky 已提交
4589 4590
}

4591 4592
void i915_gem_init_swizzling(struct drm_device *dev)
{
4593
	struct drm_i915_private *dev_priv = dev->dev_private;
4594

4595
	if (INTEL_INFO(dev)->gen < 5 ||
4596 4597 4598 4599 4600 4601
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4602 4603 4604
	if (IS_GEN5(dev))
		return;

4605 4606
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4607
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4608
	else if (IS_GEN7(dev))
4609
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4610 4611
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4612 4613
	else
		BUG();
4614
}
D
Daniel Vetter 已提交
4615

4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4632
static int i915_gem_init_rings(struct drm_device *dev)
4633
{
4634
	struct drm_i915_private *dev_priv = dev->dev_private;
4635
	int ret;
4636

4637
	ret = intel_init_render_ring_buffer(dev);
4638
	if (ret)
4639
		return ret;
4640 4641

	if (HAS_BSD(dev)) {
4642
		ret = intel_init_bsd_ring_buffer(dev);
4643 4644
		if (ret)
			goto cleanup_render_ring;
4645
	}
4646

4647
	if (intel_enable_blt(dev)) {
4648 4649 4650 4651 4652
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4653 4654 4655 4656 4657 4658
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}

4659 4660 4661 4662 4663
	if (HAS_BSD2(dev)) {
		ret = intel_init_bsd2_ring_buffer(dev);
		if (ret)
			goto cleanup_vebox_ring;
	}
B
Ben Widawsky 已提交
4664

4665
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4666
	if (ret)
4667
		goto cleanup_bsd2_ring;
4668 4669 4670

	return 0;

4671 4672
cleanup_bsd2_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
B
Ben Widawsky 已提交
4673 4674
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
4688
	struct drm_i915_private *dev_priv = dev->dev_private;
4689
	int ret, i;
4690 4691 4692 4693

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4694
	if (dev_priv->ellc_size)
4695
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4696

4697 4698 4699
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4700

4701
	if (HAS_PCH_NOP(dev)) {
4702 4703 4704 4705 4706 4707 4708 4709 4710
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4711 4712
	}

4713 4714 4715
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4716 4717 4718
	if (ret)
		return ret;

4719 4720 4721
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4722
	/*
4723 4724 4725 4726 4727
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4728
	 */
4729
	ret = i915_gem_context_enable(dev_priv);
4730
	if (ret && ret != -EIO) {
4731
		DRM_ERROR("Context enable failed %d\n", ret);
4732
		i915_gem_cleanup_ringbuffer(dev);
4733
	}
D
Daniel Vetter 已提交
4734

4735
	return ret;
4736 4737
}

4738 4739 4740 4741 4742 4743
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4744 4745 4746

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
4747 4748 4749
		I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
			      VLV_GTLC_ALLOWWAKEACK), 10))
4750 4751 4752
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4753
	i915_gem_init_userptr(dev);
4754
	i915_gem_init_global_gtt(dev);
4755

4756
	ret = i915_gem_context_init(dev);
4757 4758
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4759
		return ret;
4760
	}
4761

4762
	ret = i915_gem_init_hw(dev);
4763 4764 4765 4766 4767 4768 4769 4770
	if (ret == -EIO) {
		/* Allow ring initialisation to fail by marking the GPU as
		 * wedged. But we only want to do this where the GPU is angry,
		 * for all other failure, such as an allocation failure, bail.
		 */
		DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
		atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
		ret = 0;
4771
	}
4772
	mutex_unlock(&dev->struct_mutex);
4773

4774 4775 4776
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4777
	return ret;
4778 4779
}

4780 4781 4782
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
4783
	struct drm_i915_private *dev_priv = dev->dev_private;
4784
	struct intel_engine_cs *ring;
4785
	int i;
4786

4787 4788
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4789 4790
}

4791 4792 4793 4794
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4795
	struct drm_i915_private *dev_priv = dev->dev_private;
4796
	int ret;
4797

J
Jesse Barnes 已提交
4798 4799 4800
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4801
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4802
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4803
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4804 4805 4806
	}

	mutex_lock(&dev->struct_mutex);
4807
	dev_priv->ums.mm_suspended = 0;
4808

4809
	ret = i915_gem_init_hw(dev);
4810 4811
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4812
		return ret;
4813
	}
4814

4815
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4816

4817
	ret = drm_irq_install(dev, dev->pdev->irq);
4818 4819
	if (ret)
		goto cleanup_ringbuffer;
4820
	mutex_unlock(&dev->struct_mutex);
4821

4822
	return 0;
4823 4824 4825

cleanup_ringbuffer:
	i915_gem_cleanup_ringbuffer(dev);
4826
	dev_priv->ums.mm_suspended = 1;
4827 4828 4829
	mutex_unlock(&dev->struct_mutex);

	return ret;
4830 4831 4832 4833 4834 4835
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4836 4837 4838
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4839
	mutex_lock(&dev->struct_mutex);
4840
	drm_irq_uninstall(dev);
4841
	mutex_unlock(&dev->struct_mutex);
4842

4843
	return i915_gem_suspend(dev);
4844 4845 4846 4847 4848 4849 4850
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4851 4852 4853
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4854
	ret = i915_gem_suspend(dev);
4855 4856
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4857 4858
}

4859
static void
4860
init_ring_lists(struct intel_engine_cs *ring)
4861 4862 4863 4864 4865
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4866 4867
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4868
{
4869 4870
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4871 4872 4873 4874
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4875
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4876 4877
}

4878 4879 4880
void
i915_gem_load(struct drm_device *dev)
{
4881
	struct drm_i915_private *dev_priv = dev->dev_private;
4882 4883 4884 4885 4886 4887 4888
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4889

B
Ben Widawsky 已提交
4890 4891 4892
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4893
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4894 4895
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4896
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4897 4898
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4899
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4900
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4901 4902
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4903 4904
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4905
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4906

4907
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4908
	if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
4909 4910
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4911 4912
	}

4913 4914
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4915
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4916 4917
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4918

4919 4920 4921
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4922 4923 4924 4925
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4926
	/* Initialize fence registers to zero */
4927 4928
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4929

4930
	i915_gem_detect_bit_6_swizzle(dev);
4931
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4932

4933 4934
	dev_priv->mm.interruptible = true;

4935 4936 4937 4938
	dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
	dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
	dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.shrinker);
4939 4940 4941

	dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
	register_oom_notifier(&dev_priv->mm.oom_notifier);
4942
}
4943

4944
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4945
{
4946
	struct drm_i915_file_private *file_priv = file->driver_priv;
4947

4948 4949
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4950 4951 4952 4953
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4954
	spin_lock(&file_priv->mm.lock);
4955 4956 4957 4958 4959 4960 4961 4962 4963
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4964
	spin_unlock(&file_priv->mm.lock);
4965
}
4966

4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4979
	int ret;
4980 4981 4982 4983 4984 4985 4986 4987 4988

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4989
	file_priv->file = file;
4990 4991 4992 4993 4994 4995

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4996 4997 4998
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4999

5000
	return ret;
5001 5002
}

5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031
static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
{
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return false;

		if (to_i915(dev)->mm.shrinker_no_lock_stealing)
			return false;

		*unlock = false;
	} else
		*unlock = true;

	return true;
}

5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043
static int num_vma_bound(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;
	int count = 0;

	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
			count++;

	return count;
}

5044
static unsigned long
5045
i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
5046
{
5047
	struct drm_i915_private *dev_priv =
5048
		container_of(shrinker, struct drm_i915_private, mm.shrinker);
5049
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
5050
	struct drm_i915_gem_object *obj;
5051
	unsigned long count;
5052
	bool unlock;
5053

5054 5055
	if (!i915_gem_shrinker_lock(dev, &unlock))
		return 0;
5056

5057
	count = 0;
5058
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
5059
		if (obj->pages_pin_count == 0)
5060
			count += obj->base.size >> PAGE_SHIFT;
5061 5062

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5063 5064
		if (!i915_gem_obj_is_pinned(obj) &&
		    obj->pages_pin_count == num_vma_bound(obj))
5065
			count += obj->base.size >> PAGE_SHIFT;
5066
	}
5067

5068 5069
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5070

5071
	return count;
5072
}
5073 5074 5075 5076 5077 5078 5079 5080

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5081 5082
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5100
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5101 5102 5103 5104 5105 5106 5107
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5108
	struct i915_vma *vma;
5109

5110 5111
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5123 5124
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5136
static unsigned long
5137
i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
5138 5139
{
	struct drm_i915_private *dev_priv =
5140
		container_of(shrinker, struct drm_i915_private, mm.shrinker);
5141 5142
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
5143
	bool unlock;
5144

5145 5146
	if (!i915_gem_shrinker_lock(dev, &unlock))
		return SHRINK_STOP;
5147

5148 5149 5150 5151 5152
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
5153 5154
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5155

5156 5157
	return freed;
}
5158

5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222
static int
i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
{
	struct drm_i915_private *dev_priv =
		container_of(nb, struct drm_i915_private, mm.oom_notifier);
	struct drm_device *dev = dev_priv->dev;
	struct drm_i915_gem_object *obj;
	unsigned long timeout = msecs_to_jiffies(5000) + 1;
	unsigned long pinned, bound, unbound, freed;
	bool was_interruptible;
	bool unlock;

	while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout)
		schedule_timeout_killable(1);
	if (timeout == 0) {
		pr_err("Unable to purge GPU memory due lock contention.\n");
		return NOTIFY_DONE;
	}

	was_interruptible = dev_priv->mm.interruptible;
	dev_priv->mm.interruptible = false;

	freed = i915_gem_shrink_all(dev_priv);

	dev_priv->mm.interruptible = was_interruptible;

	/* Because we may be allocating inside our own driver, we cannot
	 * assert that there are no objects with pinned pages that are not
	 * being pointed to by hardware.
	 */
	unbound = bound = pinned = 0;
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (!obj->base.filp) /* not backed by a freeable object */
			continue;

		if (obj->pages_pin_count)
			pinned += obj->base.size;
		else
			unbound += obj->base.size;
	}
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (!obj->base.filp)
			continue;

		if (obj->pages_pin_count)
			pinned += obj->base.size;
		else
			bound += obj->base.size;
	}

	if (unlock)
		mutex_unlock(&dev->struct_mutex);

	pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
		freed, pinned);
	if (unbound || bound)
		pr_err("%lu and %lu bytes still available in the "
		       "bound and unbound GPU page lists.\n",
		       bound, unbound);

	*(unsigned long *)ptr += freed;
	return NOTIFY_DONE;
}

5223 5224 5225 5226
struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

5227 5228 5229
	/* This WARN has probably outlived its usefulness (callers already
	 * WARN if they don't find the GGTT vma they expect). When removing,
	 * remember to remove the pre-check in is_pin_display() as well */
5230 5231 5232 5233
	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5234
	if (vma->vm != obj_to_ggtt(obj))
5235 5236 5237 5238
		return NULL;

	return vma;
}