i915_gem.c 127.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63 64 65 66
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
67 68
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
69
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
70

71 72 73 74 75 76
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

77 78 79 80 81 82 83 84
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

85 86 87 88 89 90 91 92
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
93
	obj->fence_dirty = false;
94 95 96
	obj->fence_reg = I915_FENCE_REG_NONE;
}

97 98 99 100
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
101
	spin_lock(&dev_priv->mm.object_stat_lock);
102 103
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
104
	spin_unlock(&dev_priv->mm.object_stat_lock);
105 106 107 108 109
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
110
	spin_lock(&dev_priv->mm.object_stat_lock);
111 112
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
113
	spin_unlock(&dev_priv->mm.object_stat_lock);
114 115
}

116
static int
117
i915_gem_wait_for_error(struct i915_gpu_error *error)
118 119 120
{
	int ret;

121 122
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
123
	if (EXIT_COND)
124 125
		return 0;

126 127 128 129 130
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
131 132 133
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
134 135 136 137
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
138
		return ret;
139
	}
140
#undef EXIT_COND
141

142
	return 0;
143 144
}

145
int i915_mutex_lock_interruptible(struct drm_device *dev)
146
{
147
	struct drm_i915_private *dev_priv = dev->dev_private;
148 149
	int ret;

150
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
151 152 153 154 155 156 157
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

158
	WARN_ON(i915_verify_lists(dev));
159 160
	return 0;
}
161

162
static inline bool
163
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
164
{
165
	return i915_gem_obj_bound_any(obj) && !obj->active;
166 167
}

J
Jesse Barnes 已提交
168 169
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
170
		    struct drm_file *file)
J
Jesse Barnes 已提交
171
{
172
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
173
	struct drm_i915_gem_init *args = data;
174

175 176 177
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

178 179 180
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
181

182 183 184 185
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
186
	mutex_lock(&dev->struct_mutex);
187 188
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
189
	dev_priv->gtt.mappable_end = args->gtt_end;
190 191
	mutex_unlock(&dev->struct_mutex);

192
	return 0;
193 194
}

195 196
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
197
			    struct drm_file *file)
198
{
199
	struct drm_i915_private *dev_priv = dev->dev_private;
200
	struct drm_i915_gem_get_aperture *args = data;
201 202
	struct drm_i915_gem_object *obj;
	size_t pinned;
203

204
	pinned = 0;
205
	mutex_lock(&dev->struct_mutex);
206
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
207
		if (i915_gem_obj_is_pinned(obj))
208
			pinned += i915_gem_obj_ggtt_size(obj);
209
	mutex_unlock(&dev->struct_mutex);
210

211
	args->aper_size = dev_priv->gtt.base.total;
212
	args->aper_available_size = args->aper_size - pinned;
213

214 215 216
	return 0;
}

217 218 219
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
220
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
221 222 223 224 225 226 227 228
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

229 230 231 232 233
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
234
{
235
	struct drm_i915_gem_object *obj;
236 237
	int ret;
	u32 handle;
238

239
	size = roundup(size, PAGE_SIZE);
240 241
	if (size == 0)
		return -EINVAL;
242 243

	/* Allocate the new object */
244
	obj = i915_gem_alloc_object(dev, size);
245 246 247
	if (obj == NULL)
		return -ENOMEM;

248
	ret = drm_gem_handle_create(file, &obj->base, &handle);
249
	/* drop reference from allocate - handle holds it now */
250 251 252
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
253

254
	*handle_p = handle;
255 256 257
	return 0;
}

258 259 260 261 262 263
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
264
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
265 266 267 268 269 270 271 272 273 274 275 276 277
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
278

279 280 281 282
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

309
static inline int
310 311
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

335 336 337
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
338
static int
339 340 341 342 343 344 345
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

346
	if (unlikely(page_do_bit17_swizzling))
347 348 349 350 351 352 353 354 355 356 357
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

358
	return ret ? -EFAULT : 0;
359 360
}

361 362 363 364
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
365
	if (unlikely(swizzled)) {
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

383 384 385 386 387 388 389 390 391 392 393 394
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
395 396 397
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
398 399 400 401 402 403 404 405 406 407 408

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

409
	return ret ? - EFAULT : 0;
410 411
}

412
static int
413 414 415 416
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
417
{
418
	char __user *user_data;
419
	ssize_t remain;
420
	loff_t offset;
421
	int shmem_page_offset, page_length, ret = 0;
422
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
423
	int prefaulted = 0;
424
	int needs_clflush = 0;
425
	struct sg_page_iter sg_iter;
426

V
Ville Syrjälä 已提交
427
	user_data = to_user_ptr(args->data_ptr);
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
437
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
438 439 440
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
441
	}
442

443 444 445 446 447 448
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

449
	offset = args->offset;
450

451 452
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
453
		struct page *page = sg_page_iter_page(&sg_iter);
454 455 456 457

		if (remain <= 0)
			break;

458 459 460 461 462
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
463
		shmem_page_offset = offset_in_page(offset);
464 465 466 467
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (likely(!i915_prefault_disable) && !prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
529
		       to_user_ptr(args->data_ptr),
530 531 532
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
608
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619

V
Ville Syrjälä 已提交
620
	user_data = to_user_ptr(args->data_ptr);
621 622
	remain = args->size;

623
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653
out_unpin:
B
Ben Widawsky 已提交
654
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
655
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739
	struct sg_page_iter sg_iter;
740

V
Ville Syrjälä 已提交
741
	user_data = to_user_ptr(args->data_ptr);
742 743
	remain = args->size;

744
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
745

746 747 748 749 750
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
751
		needs_clflush_after = cpu_write_needs_clflush(obj);
752 753 754
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
755
	}
756 757 758 759 760
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
761

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771 772
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
773
		struct page *page = sg_page_iter_page(&sg_iter);
774
		int partial_cacheline_write;
775

776 777 778
		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797 798 799
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

800 801 802 803 804 805
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
806 807 808

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
809 810 811 812
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
813

814
		mutex_lock(&dev->struct_mutex);
815

816
next_page:
817 818 819
		set_page_dirty(page);
		mark_page_accessed(page);

820
		if (ret)
821 822
			goto out;

823
		remain -= page_length;
824
		user_data += page_length;
825
		offset += page_length;
826 827
	}

828
out:
829 830
	i915_gem_object_unpin_pages(obj);

831
	if (hit_slowpath) {
832 833 834 835 836 837 838
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
839 840
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
841
		}
842
	}
843

844
	if (needs_clflush_after)
845
		i915_gem_chipset_flush(dev);
846

847
	return ret;
848 849 850 851 852 853 854 855 856
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
857
		      struct drm_file *file)
858 859
{
	struct drm_i915_gem_pwrite *args = data;
860
	struct drm_i915_gem_object *obj;
861 862 863 864 865 866
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
867
		       to_user_ptr(args->data_ptr),
868 869 870
		       args->size))
		return -EFAULT;

871 872 873 874 875 876
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
877

878
	ret = i915_mutex_lock_interruptible(dev);
879
	if (ret)
880
		return ret;
881

882
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
883
	if (&obj->base == NULL) {
884 885
		ret = -ENOENT;
		goto unlock;
886
	}
887

888
	/* Bounds check destination. */
889 890
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
891
		ret = -EINVAL;
892
		goto out;
C
Chris Wilson 已提交
893 894
	}

895 896 897 898 899 900 901 902
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
903 904
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
905
	ret = -EFAULT;
906 907 908 909 910 911
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
912
	if (obj->phys_obj) {
913
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
914 915 916
		goto out;
	}

917 918 919
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
920
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
921 922 923
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
924
	}
925

926
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
927
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
928

929
out:
930
	drm_gem_object_unreference(&obj->base);
931
unlock:
932
	mutex_unlock(&dev->struct_mutex);
933 934 935
	return ret;
}

936
int
937
i915_gem_check_wedge(struct i915_gpu_error *error,
938 939
		     bool interruptible)
{
940
	if (i915_reset_in_progress(error)) {
941 942 943 944 945
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

946 947
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
968
	if (seqno == ring->outstanding_lazy_seqno)
969
		ret = i915_add_request(ring, NULL);
970 971 972 973

	return ret;
}

974 975 976 977 978 979 980 981 982 983 984
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

985 986 987 988 989 990 991 992
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

993 994 995 996
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
997
 * @reset_counter: reset sequence associated with the given seqno
998 999 1000
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1001 1002 1003 1004 1005 1006 1007
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1008 1009 1010 1011
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1012
			unsigned reset_counter,
1013 1014 1015
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1016 1017
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1018 1019 1020
	struct timespec before, now;
	DEFINE_WAIT(wait);
	long timeout_jiffies;
1021 1022
	int ret;

1023 1024
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1025 1026 1027
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1028
	timeout_jiffies = timeout ? timespec_to_jiffies_timeout(timeout) : 1;
1029

1030 1031 1032 1033 1034 1035 1036 1037
	if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1038 1039
	if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)) &&
	    WARN_ON(!ring->irq_get(ring)))
1040 1041
		return -ENODEV;

1042 1043
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1044
	getrawmonotonic(&before);
1045 1046 1047
	for (;;) {
		struct timer_list timer;
		unsigned long expire;
1048

1049 1050
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1051

1052 1053
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1054 1055 1056 1057 1058 1059 1060 1061
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1062

1063 1064 1065 1066
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

		if (timeout_jiffies <= 0) {
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
			expire = jiffies + (missed_irq(dev_priv, ring) ? 1: timeout_jiffies);
			mod_timer(&timer, expire);
		}

1085
		io_schedule();
1086 1087 1088 1089 1090 1091 1092 1093 1094

		if (timeout)
			timeout_jiffies = expire - jiffies;

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1095
	getrawmonotonic(&now);
1096
	trace_i915_gem_request_wait_end(ring, seqno);
1097 1098

	ring->irq_put(ring);
1099 1100

	finish_wait(&ring->irq_queue, &wait);
1101 1102 1103 1104

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1105 1106
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1107 1108
	}

1109
	return ret;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1127
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1128 1129 1130 1131 1132 1133 1134
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1135 1136
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1137
			    interruptible, NULL, NULL);
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1179
	return i915_gem_object_wait_rendering__tail(obj, ring);
1180 1181
}

1182 1183 1184 1185 1186
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1187
					    struct drm_file *file,
1188 1189 1190 1191 1192
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1193
	unsigned reset_counter;
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1204
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1205 1206 1207 1208 1209 1210 1211
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1212
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1213
	mutex_unlock(&dev->struct_mutex);
1214
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
1215
	mutex_lock(&dev->struct_mutex);
1216 1217
	if (ret)
		return ret;
1218

1219
	return i915_gem_object_wait_rendering__tail(obj, ring);
1220 1221
}

1222
/**
1223 1224
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1225 1226 1227
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1228
			  struct drm_file *file)
1229 1230
{
	struct drm_i915_gem_set_domain *args = data;
1231
	struct drm_i915_gem_object *obj;
1232 1233
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1234 1235
	int ret;

1236
	/* Only handle setting domains to types used by the CPU. */
1237
	if (write_domain & I915_GEM_GPU_DOMAINS)
1238 1239
		return -EINVAL;

1240
	if (read_domains & I915_GEM_GPU_DOMAINS)
1241 1242 1243 1244 1245 1246 1247 1248
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1249
	ret = i915_mutex_lock_interruptible(dev);
1250
	if (ret)
1251
		return ret;
1252

1253
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1254
	if (&obj->base == NULL) {
1255 1256
		ret = -ENOENT;
		goto unlock;
1257
	}
1258

1259 1260 1261 1262
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1263
	ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
1264 1265 1266
	if (ret)
		goto unref;

1267 1268
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1269 1270 1271 1272 1273 1274 1275

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1276
	} else {
1277
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1278 1279
	}

1280
unref:
1281
	drm_gem_object_unreference(&obj->base);
1282
unlock:
1283 1284 1285 1286 1287 1288 1289 1290 1291
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1292
			 struct drm_file *file)
1293 1294
{
	struct drm_i915_gem_sw_finish *args = data;
1295
	struct drm_i915_gem_object *obj;
1296 1297
	int ret = 0;

1298
	ret = i915_mutex_lock_interruptible(dev);
1299
	if (ret)
1300
		return ret;
1301

1302
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1303
	if (&obj->base == NULL) {
1304 1305
		ret = -ENOENT;
		goto unlock;
1306 1307 1308
	}

	/* Pinned buffers may be scanout, so flush the cache */
1309 1310
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1311

1312
	drm_gem_object_unreference(&obj->base);
1313
unlock:
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1327
		    struct drm_file *file)
1328 1329 1330 1331 1332
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1333
	obj = drm_gem_object_lookup(dev, file, args->handle);
1334
	if (obj == NULL)
1335
		return -ENOENT;
1336

1337 1338 1339 1340 1341 1342 1343 1344
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1345
	addr = vm_mmap(obj->filp, 0, args->size,
1346 1347
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1348
	drm_gem_object_unreference_unlocked(obj);
1349 1350 1351 1352 1353 1354 1355 1356
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1375 1376
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1377
	drm_i915_private_t *dev_priv = dev->dev_private;
1378 1379 1380
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1381
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1382 1383 1384 1385 1386

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1387 1388 1389
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1390

C
Chris Wilson 已提交
1391 1392
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1393 1394 1395 1396 1397 1398
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1399
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1400
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1401 1402
	if (ret)
		goto unlock;
1403

1404 1405 1406
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1407

1408
	ret = i915_gem_object_get_fence(obj);
1409
	if (ret)
1410
		goto unpin;
1411

1412 1413
	obj->fault_mappable = true;

1414 1415 1416
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1417 1418 1419

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1420
unpin:
B
Ben Widawsky 已提交
1421
	i915_gem_object_ggtt_unpin(obj);
1422
unlock:
1423
	mutex_unlock(&dev->struct_mutex);
1424
out:
1425
	switch (ret) {
1426
	case -EIO:
1427 1428 1429
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1430
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1431
			return VM_FAULT_SIGBUS;
1432
	case -EAGAIN:
D
Daniel Vetter 已提交
1433 1434 1435 1436
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1437
		 */
1438 1439
	case 0:
	case -ERESTARTSYS:
1440
	case -EINTR:
1441 1442 1443 1444 1445
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1446
		return VM_FAULT_NOPAGE;
1447 1448
	case -ENOMEM:
		return VM_FAULT_OOM;
1449 1450
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1451
	default:
1452
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1453
		return VM_FAULT_SIGBUS;
1454 1455 1456
	}
}

1457 1458 1459 1460
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1461
 * Preserve the reservation of the mmapping with the DRM core code, but
1462 1463 1464 1465 1466 1467 1468 1469 1470
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1471
void
1472
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1473
{
1474 1475
	if (!obj->fault_mappable)
		return;
1476

1477
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1478
	obj->fault_mappable = false;
1479 1480
}

1481
uint32_t
1482
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1483
{
1484
	uint32_t gtt_size;
1485 1486

	if (INTEL_INFO(dev)->gen >= 4 ||
1487 1488
	    tiling_mode == I915_TILING_NONE)
		return size;
1489 1490 1491

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1492
		gtt_size = 1024*1024;
1493
	else
1494
		gtt_size = 512*1024;
1495

1496 1497
	while (gtt_size < size)
		gtt_size <<= 1;
1498

1499
	return gtt_size;
1500 1501
}

1502 1503 1504 1505 1506
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1507
 * potential fence register mapping.
1508
 */
1509 1510 1511
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1512 1513 1514 1515 1516
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1517
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1518
	    tiling_mode == I915_TILING_NONE)
1519 1520
		return 4096;

1521 1522 1523 1524
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1525
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1526 1527
}

1528 1529 1530 1531 1532
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1533
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1534 1535
		return 0;

1536 1537
	dev_priv->mm.shrinker_no_lock_stealing = true;

1538 1539
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1540
		goto out;
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1552
		goto out;
1553 1554

	i915_gem_shrink_all(dev_priv);
1555 1556 1557 1558 1559
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1560 1561 1562 1563 1564 1565 1566
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1567
int
1568 1569 1570 1571
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1572
{
1573
	struct drm_i915_private *dev_priv = dev->dev_private;
1574
	struct drm_i915_gem_object *obj;
1575 1576
	int ret;

1577
	ret = i915_mutex_lock_interruptible(dev);
1578
	if (ret)
1579
		return ret;
1580

1581
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1582
	if (&obj->base == NULL) {
1583 1584 1585
		ret = -ENOENT;
		goto unlock;
	}
1586

B
Ben Widawsky 已提交
1587
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1588
		ret = -E2BIG;
1589
		goto out;
1590 1591
	}

1592
	if (obj->madv != I915_MADV_WILLNEED) {
1593
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1594 1595
		ret = -EINVAL;
		goto out;
1596 1597
	}

1598 1599 1600
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1601

1602
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1603

1604
out:
1605
	drm_gem_object_unreference(&obj->base);
1606
unlock:
1607
	mutex_unlock(&dev->struct_mutex);
1608
	return ret;
1609 1610
}

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1635 1636 1637
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1638 1639 1640
{
	struct inode *inode;

1641
	i915_gem_object_free_mmap_offset(obj);
1642

1643 1644
	if (obj->base.filp == NULL)
		return;
1645

D
Daniel Vetter 已提交
1646 1647 1648 1649 1650
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1651
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1652
	shmem_truncate_range(inode, 0, (loff_t)-1);
1653

D
Daniel Vetter 已提交
1654 1655
	obj->madv = __I915_MADV_PURGED;
}
1656

D
Daniel Vetter 已提交
1657 1658 1659 1660
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1661 1662
}

1663
static void
1664
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1665
{
1666 1667
	struct sg_page_iter sg_iter;
	int ret;
1668

1669
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1670

C
Chris Wilson 已提交
1671 1672 1673 1674 1675 1676
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1677
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1678 1679 1680
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1681
	if (i915_gem_object_needs_bit17_swizzle(obj))
1682 1683
		i915_gem_object_save_bit_17_swizzle(obj);

1684 1685
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1686

1687
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1688
		struct page *page = sg_page_iter_page(&sg_iter);
1689

1690
		if (obj->dirty)
1691
			set_page_dirty(page);
1692

1693
		if (obj->madv == I915_MADV_WILLNEED)
1694
			mark_page_accessed(page);
1695

1696
		page_cache_release(page);
1697
	}
1698
	obj->dirty = 0;
1699

1700 1701
	sg_free_table(obj->pages);
	kfree(obj->pages);
1702
}
C
Chris Wilson 已提交
1703

1704
int
1705 1706 1707 1708
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1709
	if (obj->pages == NULL)
1710 1711
		return 0;

1712 1713 1714
	if (obj->pages_pin_count)
		return -EBUSY;

1715
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1716

1717 1718 1719
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1720
	list_del(&obj->global_list);
1721

1722
	ops->put_pages(obj);
1723
	obj->pages = NULL;
1724

C
Chris Wilson 已提交
1725 1726 1727 1728 1729 1730
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1731
static unsigned long
1732 1733
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1734
{
1735
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1736
	struct drm_i915_gem_object *obj, *next;
1737
	unsigned long count = 0;
C
Chris Wilson 已提交
1738 1739 1740

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1741
				 global_list) {
1742
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1743
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1744 1745 1746 1747 1748 1749
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1750 1751 1752 1753 1754 1755 1756 1757
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1758
		struct i915_vma *vma, *v;
1759

1760 1761 1762 1763
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1764 1765 1766
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1789 1790 1791
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1792

1793
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1794
			count += obj->base.size >> PAGE_SHIFT;
1795 1796

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1797
	}
1798
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1799 1800 1801 1802

	return count;
}

1803
static unsigned long
1804 1805 1806 1807 1808
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1809
static unsigned long
C
Chris Wilson 已提交
1810 1811 1812
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1813
	long freed = 0;
C
Chris Wilson 已提交
1814 1815 1816

	i915_gem_evict_everything(dev_priv->dev);

1817
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1818
				 global_list) {
1819
		if (i915_gem_object_put_pages(obj) == 0)
1820 1821 1822
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1823 1824
}

1825
static int
C
Chris Wilson 已提交
1826
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1827
{
C
Chris Wilson 已提交
1828
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1829 1830
	int page_count, i;
	struct address_space *mapping;
1831 1832
	struct sg_table *st;
	struct scatterlist *sg;
1833
	struct sg_page_iter sg_iter;
1834
	struct page *page;
1835
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1836
	gfp_t gfp;
1837

C
Chris Wilson 已提交
1838 1839 1840 1841 1842 1843 1844
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1845 1846 1847 1848
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1849
	page_count = obj->base.size / PAGE_SIZE;
1850 1851
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1852
		return -ENOMEM;
1853
	}
1854

1855 1856 1857 1858 1859
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1860
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1861
	gfp = mapping_gfp_mask(mapping);
1862
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1863
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1864 1865 1866
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1877
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1878 1879 1880 1881 1882 1883 1884
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1885
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1886 1887
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1888 1889 1890 1891 1892 1893 1894 1895
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1896 1897 1898 1899 1900 1901 1902 1903 1904
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1905 1906 1907

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1908
	}
1909 1910 1911 1912
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1913 1914
	obj->pages = st;

1915
	if (i915_gem_object_needs_bit17_swizzle(obj))
1916 1917 1918 1919 1920
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1921 1922
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1923
		page_cache_release(sg_page_iter_page(&sg_iter));
1924 1925
	sg_free_table(st);
	kfree(st);
1926
	return PTR_ERR(page);
1927 1928
}

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1943
	if (obj->pages)
1944 1945
		return 0;

1946 1947 1948 1949 1950
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1951 1952
	BUG_ON(obj->pages_pin_count);

1953 1954 1955 1956
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1957
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1958
	return 0;
1959 1960
}

B
Ben Widawsky 已提交
1961
static void
1962
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1963
			       struct intel_ring_buffer *ring)
1964
{
1965
	struct drm_device *dev = obj->base.dev;
1966
	struct drm_i915_private *dev_priv = dev->dev_private;
1967
	u32 seqno = intel_ring_get_seqno(ring);
1968

1969
	BUG_ON(ring == NULL);
1970 1971 1972 1973
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1974
	obj->ring = ring;
1975 1976

	/* Add a reference if we're newly entering the active list. */
1977 1978 1979
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1980
	}
1981

1982
	list_move_tail(&obj->ring_list, &ring->active_list);
1983

1984
	obj->last_read_seqno = seqno;
1985

1986
	if (obj->fenced_gpu_access) {
1987 1988
		obj->last_fenced_seqno = seqno;

1989 1990 1991 1992 1993 1994 1995 1996
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1997 1998 1999
	}
}

B
Ben Widawsky 已提交
2000 2001 2002 2003 2004 2005 2006
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2007 2008
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2009
{
B
Ben Widawsky 已提交
2010
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2011 2012
	struct i915_address_space *vm;
	struct i915_vma *vma;
2013

2014
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2015
	BUG_ON(!obj->active);
2016

2017 2018 2019 2020 2021
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2022

2023
	list_del_init(&obj->ring_list);
2024 2025
	obj->ring = NULL;

2026 2027 2028 2029 2030
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2031 2032 2033 2034 2035 2036
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2037
}
2038

2039
static int
2040
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2041
{
2042 2043 2044
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2045

2046
	/* Carefully retire all requests without writing to the rings */
2047
	for_each_ring(ring, dev_priv, i) {
2048 2049 2050
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2051 2052
	}
	i915_gem_retire_requests(dev);
2053 2054

	/* Finally reset hw state */
2055
	for_each_ring(ring, dev_priv, i) {
2056
		intel_ring_init_seqno(ring, seqno);
2057

2058 2059 2060
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2061

2062
	return 0;
2063 2064
}

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2091 2092
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2093
{
2094 2095 2096 2097
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2098
		int ret = i915_gem_init_seqno(dev, 0);
2099 2100
		if (ret)
			return ret;
2101

2102 2103
		dev_priv->next_seqno = 1;
	}
2104

2105
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2106
	return 0;
2107 2108
}

2109 2110
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2111
		       struct drm_i915_gem_object *obj,
2112
		       u32 *out_seqno)
2113
{
C
Chris Wilson 已提交
2114
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2115
	struct drm_i915_gem_request *request;
2116
	u32 request_ring_position, request_start;
2117
	int was_empty;
2118 2119
	int ret;

2120
	request_start = intel_ring_get_tail(ring);
2121 2122 2123 2124 2125 2126 2127
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2128 2129 2130
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2131

2132 2133
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2134
		return -ENOMEM;
2135

2136 2137 2138 2139 2140 2141 2142
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2143
	ret = ring->add_request(ring);
2144
	if (ret)
2145
		return ret;
2146

2147
	request->seqno = intel_ring_get_seqno(ring);
2148
	request->ring = ring;
2149
	request->head = request_start;
2150
	request->tail = request_ring_position;
2151 2152 2153 2154 2155 2156 2157

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2158
	request->batch_obj = obj;
2159

2160 2161 2162 2163
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2164 2165 2166
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2167
	request->emitted_jiffies = jiffies;
2168 2169
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2170
	request->file_priv = NULL;
2171

C
Chris Wilson 已提交
2172 2173 2174
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2175
		spin_lock(&file_priv->mm.lock);
2176
		request->file_priv = file_priv;
2177
		list_add_tail(&request->client_list,
2178
			      &file_priv->mm.request_list);
2179
		spin_unlock(&file_priv->mm.lock);
2180
	}
2181

2182
	trace_i915_gem_request_add(ring, request->seqno);
2183
	ring->outstanding_lazy_seqno = 0;
2184
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2185

2186
	if (!dev_priv->ums.mm_suspended) {
2187 2188
		i915_queue_hangcheck(ring->dev);

2189
		if (was_empty) {
2190
			cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2191
			queue_delayed_work(dev_priv->wq,
2192 2193
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2194 2195
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2196
	}
2197

2198
	if (out_seqno)
2199
		*out_seqno = request->seqno;
2200
	return 0;
2201 2202
}

2203 2204
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2205
{
2206
	struct drm_i915_file_private *file_priv = request->file_priv;
2207

2208 2209
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2210

2211
	spin_lock(&file_priv->mm.lock);
2212 2213
	list_del(&request->client_list);
	request->file_priv = NULL;
2214
	spin_unlock(&file_priv->mm.lock);
2215 2216
}

2217 2218
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2219
{
2220 2221
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2255 2256 2257 2258 2259 2260 2261 2262
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2263 2264
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2293 2294 2295 2296 2297 2298
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2299
	unsigned long offset = 0;
2300 2301 2302 2303

	/* Innocent until proven guilty */
	guilty = false;

2304 2305 2306 2307
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2308
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2309
	    i915_request_guilty(request, acthd, &inside)) {
2310
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2311 2312
			  ring->name,
			  inside ? "inside" : "flushing",
2313
			  offset,
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
2326
		hs = &request->file_priv->private_default_ctx->hang_stats;
2327 2328

	if (hs) {
2329 2330
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2331
			hs->batch_active++;
2332 2333
			hs->guilty_ts = get_seconds();
		} else {
2334
			hs->batch_pending++;
2335
		}
2336 2337 2338
	}
}

2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2350 2351
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2352
{
2353 2354 2355 2356 2357 2358
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2359 2360
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2361

2362 2363 2364
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2365

2366 2367 2368
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2369
		i915_gem_free_request(request);
2370
	}
2371

2372
	while (!list_empty(&ring->active_list)) {
2373
		struct drm_i915_gem_object *obj;
2374

2375 2376 2377
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2378

2379
		i915_gem_object_move_to_inactive(obj);
2380 2381 2382
	}
}

2383
void i915_gem_restore_fences(struct drm_device *dev)
2384 2385 2386 2387
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2388
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2389
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2390

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2401 2402 2403
	}
}

2404
void i915_gem_reset(struct drm_device *dev)
2405
{
2406
	struct drm_i915_private *dev_priv = dev->dev_private;
2407
	struct intel_ring_buffer *ring;
2408
	int i;
2409

2410 2411
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2412

2413 2414
	i915_gem_cleanup_ringbuffer(dev);

2415 2416
	i915_gem_context_reset(dev);

2417
	i915_gem_restore_fences(dev);
2418 2419 2420 2421 2422
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2423
void
C
Chris Wilson 已提交
2424
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2425
{
B
Ben Widawsky 已提交
2426 2427
	LIST_HEAD(deferred_request_free);
	struct drm_i915_gem_request *request;
2428 2429
	uint32_t seqno;

C
Chris Wilson 已提交
2430
	if (list_empty(&ring->request_list))
2431 2432
		return;

C
Chris Wilson 已提交
2433
	WARN_ON(i915_verify_lists(ring->dev));
2434

2435
	seqno = ring->get_seqno(ring, true);
2436

2437 2438
	while (!list_empty(&ring->request_list)) {
		request = list_first_entry(&ring->request_list,
2439 2440 2441
					   struct drm_i915_gem_request,
					   list);

2442
		if (!i915_seqno_passed(seqno, request->seqno))
2443 2444
			break;

C
Chris Wilson 已提交
2445
		trace_i915_gem_request_retire(ring, request->seqno);
2446 2447 2448 2449 2450 2451
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2452

B
Ben Widawsky 已提交
2453
		list_move_tail(&request->list, &deferred_request_free);
2454
	}
2455

2456 2457 2458 2459
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2460
		struct drm_i915_gem_object *obj;
2461

2462
		obj = list_first_entry(&ring->active_list,
2463 2464
				      struct drm_i915_gem_object,
				      ring_list);
2465

2466
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2467
			break;
2468

2469
		i915_gem_object_move_to_inactive(obj);
2470
	}
2471

C
Chris Wilson 已提交
2472 2473
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2474
		ring->irq_put(ring);
C
Chris Wilson 已提交
2475
		ring->trace_irq_seqno = 0;
2476
	}
2477

B
Ben Widawsky 已提交
2478 2479 2480 2481 2482 2483 2484
	/* Finish processing active list before freeing request */
	while (!list_empty(&deferred_request_free)) {
		request = list_first_entry(&deferred_request_free,
					   struct drm_i915_gem_request,
					   list);
		i915_gem_free_request(request);
	}
C
Chris Wilson 已提交
2485
	WARN_ON(i915_verify_lists(ring->dev));
2486 2487
}

2488
bool
2489 2490 2491
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2492
	struct intel_ring_buffer *ring;
2493
	bool idle = true;
2494
	int i;
2495

2496
	for_each_ring(ring, dev_priv, i) {
2497
		i915_gem_retire_requests_ring(ring);
2498 2499 2500 2501 2502 2503 2504 2505 2506
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2507 2508
}

2509
static void
2510 2511
i915_gem_retire_work_handler(struct work_struct *work)
{
2512 2513 2514
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2515
	bool idle;
2516

2517
	/* Come back later if the device is busy... */
2518 2519 2520 2521
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2522
	}
2523
	if (!idle)
2524 2525
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2526
}
2527

2528 2529 2530 2531 2532 2533 2534
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2535 2536
}

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2548
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2549 2550 2551 2552 2553 2554 2555 2556 2557
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2583
	drm_i915_private_t *dev_priv = dev->dev_private;
2584 2585 2586
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2587
	struct timespec timeout_stack, *timeout = NULL;
2588
	unsigned reset_counter;
2589 2590 2591
	u32 seqno = 0;
	int ret = 0;

2592 2593 2594 2595
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2607 2608
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2609 2610 2611 2612
	if (ret)
		goto out;

	if (obj->active) {
2613
		seqno = obj->last_read_seqno;
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2629
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2630 2631
	mutex_unlock(&dev->struct_mutex);

2632
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2633
	if (timeout)
2634
		args->timeout_ns = timespec_to_ns(timeout);
2635 2636 2637 2638 2639 2640 2641 2642
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2666
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2667
		return i915_gem_object_wait_rendering(obj, false);
2668 2669 2670

	idx = intel_ring_sync_index(from, to);

2671
	seqno = obj->last_read_seqno;
2672 2673 2674
	if (seqno <= from->sync_seqno[idx])
		return 0;

2675 2676 2677
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2678

2679
	trace_i915_gem_ring_sync_to(from, to, seqno);
2680
	ret = to->sync_to(to, from, seqno);
2681
	if (!ret)
2682 2683 2684 2685 2686
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2687

2688
	return ret;
2689 2690
}

2691 2692 2693 2694 2695 2696 2697
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2698 2699 2700
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2701 2702 2703
	/* Wait for any direct GTT access to complete */
	mb();

2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2715
int i915_vma_unbind(struct i915_vma *vma)
2716
{
2717
	struct drm_i915_gem_object *obj = vma->obj;
2718
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2719
	int ret;
2720

2721 2722 2723
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

2724
	if (list_empty(&vma->vma_link))
2725 2726
		return 0;

2727 2728 2729 2730 2731
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2732

B
Ben Widawsky 已提交
2733
	if (vma->pin_count)
2734
		return -EBUSY;
2735

2736 2737
	BUG_ON(obj->pages == NULL);

2738
	ret = i915_gem_object_finish_gpu(obj);
2739
	if (ret)
2740 2741 2742 2743 2744 2745
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2746
	i915_gem_object_finish_gtt(obj);
2747

2748
	/* release the fence reg _after_ flushing */
2749
	ret = i915_gem_object_put_fence(obj);
2750
	if (ret)
2751
		return ret;
2752

2753
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2754

2755 2756
	vma->unbind_vma(vma);

2757
	i915_gem_gtt_finish_object(obj);
2758

B
Ben Widawsky 已提交
2759
	list_del(&vma->mm_list);
2760
	/* Avoid an unnecessary call to unbind on rebind. */
2761 2762
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2763

B
Ben Widawsky 已提交
2764 2765 2766 2767
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2768
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2769 2770
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2771

2772 2773 2774 2775 2776 2777
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2778
	return 0;
2779 2780
}

2781 2782 2783 2784 2785 2786 2787 2788 2789
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2790
	if (!i915_gem_obj_ggtt_bound(obj))
2791 2792
		return 0;

B
Ben Widawsky 已提交
2793
	if (i915_gem_obj_to_ggtt(obj)->pin_count)
2794 2795 2796 2797 2798 2799 2800
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2801
int i915_gpu_idle(struct drm_device *dev)
2802 2803
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2804
	struct intel_ring_buffer *ring;
2805
	int ret, i;
2806 2807

	/* Flush everything onto the inactive list. */
2808
	for_each_ring(ring, dev_priv, i) {
2809
		ret = i915_switch_context(ring, NULL, ring->default_context);
2810 2811 2812
		if (ret)
			return ret;

2813
		ret = intel_ring_idle(ring);
2814 2815 2816
		if (ret)
			return ret;
	}
2817

2818
	return 0;
2819 2820
}

2821 2822
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2823 2824
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2825 2826
	int fence_reg;
	int fence_pitch_shift;
2827

2828 2829 2830 2831 2832 2833 2834 2835
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2850
	if (obj) {
2851
		u32 size = i915_gem_obj_ggtt_size(obj);
2852
		uint64_t val;
2853

2854
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2855
				 0xfffff000) << 32;
2856
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2857
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2858 2859 2860
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2861

2862 2863 2864 2865 2866 2867 2868 2869 2870
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2871 2872
}

2873 2874
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2875 2876
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2877
	u32 val;
2878

2879
	if (obj) {
2880
		u32 size = i915_gem_obj_ggtt_size(obj);
2881 2882
		int pitch_val;
		int tile_width;
2883

2884
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2885
		     (size & -size) != size ||
2886 2887 2888
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2889

2890 2891 2892 2893 2894 2895 2896 2897 2898
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2899
		val = i915_gem_obj_ggtt_offset(obj);
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2915 2916
}

2917 2918
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2919 2920 2921 2922
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2923
	if (obj) {
2924
		u32 size = i915_gem_obj_ggtt_size(obj);
2925
		uint32_t pitch_val;
2926

2927
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2928
		     (size & -size) != size ||
2929 2930 2931
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2932

2933 2934
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2935

2936
		val = i915_gem_obj_ggtt_offset(obj);
2937 2938 2939 2940 2941 2942 2943
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2944

2945 2946 2947 2948
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2949 2950 2951 2952 2953
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2954 2955 2956
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2957 2958 2959 2960 2961 2962 2963 2964
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2965 2966 2967 2968
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2969
	switch (INTEL_INFO(dev)->gen) {
2970
	case 8:
2971
	case 7:
2972
	case 6:
2973 2974 2975 2976
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2977
	default: BUG();
2978
	}
2979 2980 2981 2982 2983 2984

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2985 2986
}

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2997
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2998 2999 3000
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3001 3002

	if (enable) {
3003
		obj->fence_reg = reg;
3004 3005 3006 3007 3008 3009 3010
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3011
	obj->fence_dirty = false;
3012 3013
}

3014
static int
3015
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3016
{
3017
	if (obj->last_fenced_seqno) {
3018
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3019 3020
		if (ret)
			return ret;
3021 3022 3023 3024

		obj->last_fenced_seqno = 0;
	}

3025
	obj->fenced_gpu_access = false;
3026 3027 3028 3029 3030 3031
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3032
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3033
	struct drm_i915_fence_reg *fence;
3034 3035
	int ret;

3036
	ret = i915_gem_object_wait_fence(obj);
3037 3038 3039
	if (ret)
		return ret;

3040 3041
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3042

3043 3044
	fence = &dev_priv->fence_regs[obj->fence_reg];

3045
	i915_gem_object_fence_lost(obj);
3046
	i915_gem_object_update_fence(obj, fence, false);
3047 3048 3049 3050 3051

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3052
i915_find_fence_reg(struct drm_device *dev)
3053 3054
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3055
	struct drm_i915_fence_reg *reg, *avail;
3056
	int i;
3057 3058

	/* First try to find a free reg */
3059
	avail = NULL;
3060 3061 3062
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3063
			return reg;
3064

3065
		if (!reg->pin_count)
3066
			avail = reg;
3067 3068
	}

3069 3070
	if (avail == NULL)
		return NULL;
3071 3072

	/* None available, try to steal one or wait for a user to finish */
3073
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3074
		if (reg->pin_count)
3075 3076
			continue;

C
Chris Wilson 已提交
3077
		return reg;
3078 3079
	}

C
Chris Wilson 已提交
3080
	return NULL;
3081 3082
}

3083
/**
3084
 * i915_gem_object_get_fence - set up fencing for an object
3085 3086 3087 3088 3089 3090 3091 3092 3093
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3094 3095
 *
 * For an untiled surface, this removes any existing fence.
3096
 */
3097
int
3098
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3099
{
3100
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3101
	struct drm_i915_private *dev_priv = dev->dev_private;
3102
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3103
	struct drm_i915_fence_reg *reg;
3104
	int ret;
3105

3106 3107 3108
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3109
	if (obj->fence_dirty) {
3110
		ret = i915_gem_object_wait_fence(obj);
3111 3112 3113
		if (ret)
			return ret;
	}
3114

3115
	/* Just update our place in the LRU if our fence is getting reused. */
3116 3117
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3118
		if (!obj->fence_dirty) {
3119 3120 3121 3122 3123 3124 3125 3126
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3127

3128 3129 3130
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3131
			ret = i915_gem_object_wait_fence(old);
3132 3133 3134
			if (ret)
				return ret;

3135
			i915_gem_object_fence_lost(old);
3136
		}
3137
	} else
3138 3139
		return 0;

3140 3141
	i915_gem_object_update_fence(obj, reg, enable);

3142
	return 0;
3143 3144
}

3145 3146 3147 3148 3149 3150 3151 3152
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3153
	 * crossing memory domains and dying.
3154 3155 3156 3157
	 */
	if (HAS_LLC(dev))
		return true;

3158
	if (!drm_mm_node_allocated(gtt_space))
3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3182
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3183 3184 3185 3186 3187 3188 3189 3190
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3191 3192
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3203 3204
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3215 3216 3217 3218
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3219 3220 3221 3222 3223
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3224
{
3225
	struct drm_device *dev = obj->base.dev;
3226
	drm_i915_private_t *dev_priv = dev->dev_private;
3227
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3228 3229
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3230
	struct i915_vma *vma;
3231
	int ret;
3232

3233 3234 3235 3236 3237
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3238
						     obj->tiling_mode, true);
3239
	unfenced_alignment =
3240
		i915_gem_get_gtt_alignment(dev,
3241
						    obj->base.size,
3242
						    obj->tiling_mode, false);
3243

3244
	if (alignment == 0)
3245 3246
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3247
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3248 3249 3250 3251
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3252
	size = map_and_fenceable ? fence_size : obj->base.size;
3253

3254 3255 3256
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3257
	if (obj->base.size > gtt_max) {
3258
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3259 3260
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3261
			  gtt_max);
3262 3263 3264
		return -E2BIG;
	}

3265
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3266 3267 3268
	if (ret)
		return ret;

3269 3270
	i915_gem_object_pin_pages(obj);

3271 3272
	BUG_ON(!i915_is_ggtt(vm));

3273
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3274
	if (IS_ERR(vma)) {
3275 3276
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3277 3278
	}

3279 3280 3281
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3282
search_free:
3283 3284
	/* FIXME: Some tests are failing when they receive a reloc of 0. To
	 * prevent this, we simply don't allow the 0th offset. */
3285
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3286
						  size, alignment,
3287
						  obj->cache_level, 1, gtt_max,
3288
						  DRM_MM_SEARCH_DEFAULT);
3289
	if (ret) {
3290
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3291
					       obj->cache_level,
3292 3293
					       map_and_fenceable,
					       nonblocking);
3294 3295
		if (ret == 0)
			goto search_free;
3296

3297
		goto err_free_vma;
3298
	}
B
Ben Widawsky 已提交
3299
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3300
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3301
		ret = -EINVAL;
3302
		goto err_remove_node;
3303 3304
	}

3305
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3306
	if (ret)
3307
		goto err_remove_node;
3308

3309
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3310
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3311

3312 3313
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3314

3315 3316
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3317

3318 3319
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3320

3321
		obj->map_and_fenceable = mappable && fenceable;
3322
	}
3323

3324
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3325

3326
	trace_i915_vma_bind(vma, map_and_fenceable);
3327
	i915_gem_verify_gtt(dev);
3328
	return 0;
B
Ben Widawsky 已提交
3329

3330
err_remove_node:
3331
	drm_mm_remove_node(&vma->node);
3332
err_free_vma:
B
Ben Widawsky 已提交
3333
	i915_gem_vma_destroy(vma);
3334
err_unpin:
B
Ben Widawsky 已提交
3335 3336
	i915_gem_object_unpin_pages(obj);
	return ret;
3337 3338
}

3339
bool
3340 3341
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3342 3343 3344 3345 3346
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3347
	if (obj->pages == NULL)
3348
		return false;
3349

3350 3351 3352 3353 3354
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3355
		return false;
3356

3357 3358 3359 3360 3361 3362 3363 3364
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3365
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3366
		return false;
3367

C
Chris Wilson 已提交
3368
	trace_i915_gem_object_clflush(obj);
3369
	drm_clflush_sg(obj->pages);
3370 3371

	return true;
3372 3373 3374 3375
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3376
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3377
{
C
Chris Wilson 已提交
3378 3379
	uint32_t old_write_domain;

3380
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3381 3382
		return;

3383
	/* No actual flushing is required for the GTT write domain.  Writes
3384 3385
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3386 3387 3388 3389
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3390
	 */
3391 3392
	wmb();

3393 3394
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3395 3396

	trace_i915_gem_object_change_domain(obj,
3397
					    obj->base.read_domains,
C
Chris Wilson 已提交
3398
					    old_write_domain);
3399 3400 3401 3402
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3403 3404
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3405
{
C
Chris Wilson 已提交
3406
	uint32_t old_write_domain;
3407

3408
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3409 3410
		return;

3411 3412 3413
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3414 3415
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3416 3417

	trace_i915_gem_object_change_domain(obj,
3418
					    obj->base.read_domains,
C
Chris Wilson 已提交
3419
					    old_write_domain);
3420 3421
}

3422 3423 3424 3425 3426 3427
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3428
int
3429
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3430
{
3431
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3432
	uint32_t old_write_domain, old_read_domains;
3433
	int ret;
3434

3435
	/* Not valid to be called on unbound objects. */
3436
	if (!i915_gem_obj_bound_any(obj))
3437 3438
		return -EINVAL;

3439 3440 3441
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3442
	ret = i915_gem_object_wait_rendering(obj, !write);
3443 3444 3445
	if (ret)
		return ret;

3446
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3447

3448 3449 3450 3451 3452 3453 3454
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3455 3456
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3457

3458 3459 3460
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3461 3462
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3463
	if (write) {
3464 3465 3466
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3467 3468
	}

C
Chris Wilson 已提交
3469 3470 3471 3472
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3473
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3474
	if (i915_gem_object_is_inactive(obj)) {
3475
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3476 3477 3478 3479 3480
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3481

3482 3483 3484
	return 0;
}

3485 3486 3487
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3488
	struct drm_device *dev = obj->base.dev;
3489
	struct i915_vma *vma;
3490 3491 3492 3493 3494
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3495
	if (i915_gem_obj_is_pinned(obj)) {
3496 3497 3498 3499
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3500 3501
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3502
			ret = i915_vma_unbind(vma);
3503 3504 3505 3506 3507
			if (ret)
				return ret;

			break;
		}
3508 3509
	}

3510
	if (i915_gem_obj_bound_any(obj)) {
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3521
		if (INTEL_INFO(dev)->gen < 6) {
3522 3523 3524 3525 3526
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3527 3528
		list_for_each_entry(vma, &obj->vma_list, vma_link)
			vma->bind_vma(vma, cache_level, 0);
3529 3530
	}

3531 3532 3533 3534 3535
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3557
	i915_gem_verify_gtt(dev);
3558 3559 3560
	return 0;
}

B
Ben Widawsky 已提交
3561 3562
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3563
{
B
Ben Widawsky 已提交
3564
	struct drm_i915_gem_caching *args = data;
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3578 3579 3580 3581 3582 3583
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3584 3585 3586 3587
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3588 3589 3590 3591
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3592 3593 3594 3595 3596 3597 3598

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3599 3600
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3601
{
B
Ben Widawsky 已提交
3602
	struct drm_i915_gem_caching *args = data;
3603 3604 3605 3606
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3607 3608
	switch (args->caching) {
	case I915_CACHING_NONE:
3609 3610
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3611
	case I915_CACHING_CACHED:
3612 3613
		level = I915_CACHE_LLC;
		break;
3614 3615 3616
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3617 3618 3619 3620
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3621 3622 3623 3624
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
B
Ben Widawsky 已提交
3652
	return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
3653 3654
}

3655
/*
3656 3657 3658
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3659 3660
 */
int
3661 3662
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3663
				     struct intel_ring_buffer *pipelined)
3664
{
3665
	u32 old_read_domains, old_write_domain;
3666 3667
	int ret;

3668
	if (pipelined != obj->ring) {
3669 3670
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3671 3672 3673
			return ret;
	}

3674 3675 3676 3677 3678
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3679 3680 3681 3682 3683 3684 3685 3686 3687
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3688 3689
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3690
	if (ret)
3691
		goto err_unpin_display;
3692

3693 3694 3695 3696
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3697
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3698
	if (ret)
3699
		goto err_unpin_display;
3700

3701
	i915_gem_object_flush_cpu_write_domain(obj, true);
3702

3703
	old_write_domain = obj->base.write_domain;
3704
	old_read_domains = obj->base.read_domains;
3705 3706 3707 3708

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3709
	obj->base.write_domain = 0;
3710
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3711 3712 3713

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3714
					    old_write_domain);
3715 3716

	return 0;
3717 3718 3719 3720 3721 3722 3723 3724 3725

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3726
	i915_gem_object_ggtt_unpin(obj);
3727
	obj->pin_display = is_pin_display(obj);
3728 3729
}

3730
int
3731
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3732
{
3733 3734
	int ret;

3735
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3736 3737
		return 0;

3738
	ret = i915_gem_object_wait_rendering(obj, false);
3739 3740 3741
	if (ret)
		return ret;

3742 3743
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3744
	return 0;
3745 3746
}

3747 3748 3749 3750 3751 3752
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3753
int
3754
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3755
{
C
Chris Wilson 已提交
3756
	uint32_t old_write_domain, old_read_domains;
3757 3758
	int ret;

3759 3760 3761
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3762
	ret = i915_gem_object_wait_rendering(obj, !write);
3763 3764 3765
	if (ret)
		return ret;

3766
	i915_gem_object_flush_gtt_write_domain(obj);
3767

3768 3769
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3770

3771
	/* Flush the CPU cache if it's still invalid. */
3772
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3773
		i915_gem_clflush_object(obj, false);
3774

3775
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3776 3777 3778 3779 3780
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3781
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3782 3783 3784 3785 3786

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3787 3788
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3789
	}
3790

C
Chris Wilson 已提交
3791 3792 3793 3794
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3795 3796 3797
	return 0;
}

3798 3799 3800
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3801 3802 3803 3804
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3805 3806 3807
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3808
static int
3809
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3810
{
3811 3812
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3813
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3814 3815
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3816
	unsigned reset_counter;
3817 3818
	u32 seqno = 0;
	int ret;
3819

3820 3821 3822 3823 3824 3825 3826
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3827

3828
	spin_lock(&file_priv->mm.lock);
3829
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3830 3831
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3832

3833 3834
		ring = request->ring;
		seqno = request->seqno;
3835
	}
3836
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3837
	spin_unlock(&file_priv->mm.lock);
3838

3839 3840
	if (seqno == 0)
		return 0;
3841

3842
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3843 3844
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3845 3846 3847 3848

	return ret;
}

3849
int
3850
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3851
		    struct i915_address_space *vm,
3852
		    uint32_t alignment,
3853 3854
		    bool map_and_fenceable,
		    bool nonblocking)
3855
{
3856
	const u32 flags = map_and_fenceable ? GLOBAL_BIND : 0;
3857
	struct i915_vma *vma;
3858 3859
	int ret;

3860 3861 3862 3863 3864
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
B
Ben Widawsky 已提交
3865 3866 3867
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3868 3869
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3870
		    (map_and_fenceable && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3871
			WARN(vma->pin_count,
3872
			     "bo is already pinned with incorrect alignment:"
3873
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3874
			     " obj->map_and_fenceable=%d\n",
3875
			     i915_gem_obj_offset(obj, vm), alignment,
3876
			     map_and_fenceable,
3877
			     obj->map_and_fenceable);
3878
			ret = i915_vma_unbind(vma);
3879 3880 3881 3882 3883
			if (ret)
				return ret;
		}
	}

3884 3885 3886 3887
	if (!i915_gem_obj_bound(obj, vm)) {
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3888
		if (ret)
3889
			return ret;
3890

3891
	}
J
Jesse Barnes 已提交
3892

3893 3894 3895
	vma = i915_gem_obj_to_vma(obj, vm);

	vma->bind_vma(vma, obj->cache_level, flags);
3896

B
Ben Widawsky 已提交
3897
	i915_gem_obj_to_vma(obj, vm)->pin_count++;
3898
	obj->pin_mappable |= map_and_fenceable;
3899 3900 3901 3902 3903

	return 0;
}

void
B
Ben Widawsky 已提交
3904
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3905
{
B
Ben Widawsky 已提交
3906
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3907

B
Ben Widawsky 已提交
3908 3909 3910 3911 3912
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3913
		obj->pin_mappable = false;
3914 3915 3916 3917
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3918
		   struct drm_file *file)
3919 3920
{
	struct drm_i915_gem_pin *args = data;
3921
	struct drm_i915_gem_object *obj;
3922 3923
	int ret;

3924 3925 3926
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3927

3928
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3929
	if (&obj->base == NULL) {
3930 3931
		ret = -ENOENT;
		goto unlock;
3932 3933
	}

3934
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3935
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3936 3937
		ret = -EINVAL;
		goto out;
3938 3939
	}

3940
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3941 3942
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3943 3944
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3945 3946
	}

3947 3948 3949 3950 3951
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3952
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3953
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3954 3955
		if (ret)
			goto out;
3956 3957
	}

3958 3959 3960
	obj->user_pin_count++;
	obj->pin_filp = file;

3961
	args->offset = i915_gem_obj_ggtt_offset(obj);
3962
out:
3963
	drm_gem_object_unreference(&obj->base);
3964
unlock:
3965
	mutex_unlock(&dev->struct_mutex);
3966
	return ret;
3967 3968 3969 3970
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3971
		     struct drm_file *file)
3972 3973
{
	struct drm_i915_gem_pin *args = data;
3974
	struct drm_i915_gem_object *obj;
3975
	int ret;
3976

3977 3978 3979
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3980

3981
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3982
	if (&obj->base == NULL) {
3983 3984
		ret = -ENOENT;
		goto unlock;
3985
	}
3986

3987
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3988 3989
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3990 3991
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3992
	}
3993 3994 3995
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
3996
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
3997
	}
3998

3999
out:
4000
	drm_gem_object_unreference(&obj->base);
4001
unlock:
4002
	mutex_unlock(&dev->struct_mutex);
4003
	return ret;
4004 4005 4006 4007
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4008
		    struct drm_file *file)
4009 4010
{
	struct drm_i915_gem_busy *args = data;
4011
	struct drm_i915_gem_object *obj;
4012 4013
	int ret;

4014
	ret = i915_mutex_lock_interruptible(dev);
4015
	if (ret)
4016
		return ret;
4017

4018
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4019
	if (&obj->base == NULL) {
4020 4021
		ret = -ENOENT;
		goto unlock;
4022
	}
4023

4024 4025 4026 4027
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4028
	 */
4029
	ret = i915_gem_object_flush_active(obj);
4030

4031
	args->busy = obj->active;
4032 4033 4034 4035
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4036

4037
	drm_gem_object_unreference(&obj->base);
4038
unlock:
4039
	mutex_unlock(&dev->struct_mutex);
4040
	return ret;
4041 4042 4043 4044 4045 4046
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4047
	return i915_gem_ring_throttle(dev, file_priv);
4048 4049
}

4050 4051 4052 4053 4054
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4055
	struct drm_i915_gem_object *obj;
4056
	int ret;
4057 4058 4059 4060 4061 4062 4063 4064 4065

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4066 4067 4068 4069
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4070
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4071
	if (&obj->base == NULL) {
4072 4073
		ret = -ENOENT;
		goto unlock;
4074 4075
	}

B
Ben Widawsky 已提交
4076
	if (i915_gem_obj_is_pinned(obj)) {
4077 4078
		ret = -EINVAL;
		goto out;
4079 4080
	}

4081 4082
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4083

C
Chris Wilson 已提交
4084 4085
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4086 4087
		i915_gem_object_truncate(obj);

4088
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4089

4090
out:
4091
	drm_gem_object_unreference(&obj->base);
4092
unlock:
4093
	mutex_unlock(&dev->struct_mutex);
4094
	return ret;
4095 4096
}

4097 4098
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4099
{
4100
	INIT_LIST_HEAD(&obj->global_list);
4101
	INIT_LIST_HEAD(&obj->ring_list);
4102
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4103
	INIT_LIST_HEAD(&obj->vma_list);
4104

4105 4106
	obj->ops = ops;

4107 4108 4109 4110 4111 4112 4113 4114
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4115 4116 4117 4118 4119
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4120 4121
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4122
{
4123
	struct drm_i915_gem_object *obj;
4124
	struct address_space *mapping;
D
Daniel Vetter 已提交
4125
	gfp_t mask;
4126

4127
	obj = i915_gem_object_alloc(dev);
4128 4129
	if (obj == NULL)
		return NULL;
4130

4131
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4132
		i915_gem_object_free(obj);
4133 4134
		return NULL;
	}
4135

4136 4137 4138 4139 4140 4141 4142
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4143
	mapping = file_inode(obj->base.filp)->i_mapping;
4144
	mapping_set_gfp_mask(mapping, mask);
4145

4146
	i915_gem_object_init(obj, &i915_gem_object_ops);
4147

4148 4149
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4150

4151 4152
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4168 4169
	trace_i915_gem_object_create(obj);

4170
	return obj;
4171 4172
}

4173
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4174
{
4175
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4176
	struct drm_device *dev = obj->base.dev;
4177
	drm_i915_private_t *dev_priv = dev->dev_private;
4178
	struct i915_vma *vma, *next;
4179

4180 4181
	trace_i915_gem_object_destroy(obj);

4182 4183 4184
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4185 4186 4187 4188
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4189 4190 4191 4192
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4193 4194
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4195

4196 4197
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4198

4199
			WARN_ON(i915_vma_unbind(vma));
4200

4201 4202
			dev_priv->mm.interruptible = was_interruptible;
		}
4203 4204
	}

B
Ben Widawsky 已提交
4205 4206 4207 4208 4209
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4210 4211
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4212
	i915_gem_object_put_pages(obj);
4213
	i915_gem_object_free_mmap_offset(obj);
4214
	i915_gem_object_release_stolen(obj);
4215

4216 4217
	BUG_ON(obj->pages);

4218 4219
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4220

4221 4222
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4223

4224
	kfree(obj->bit_17);
4225
	i915_gem_object_free(obj);
4226 4227
}

4228
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4229
				     struct i915_address_space *vm)
4230 4231 4232 4233 4234 4235 4236 4237 4238
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4239 4240 4241
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4242 4243 4244 4245 4246

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4247
	list_del(&vma->vma_link);
4248

B
Ben Widawsky 已提交
4249 4250 4251
	kfree(vma);
}

4252
int
4253
i915_gem_suspend(struct drm_device *dev)
4254 4255
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4256
	int ret = 0;
4257

4258
	mutex_lock(&dev->struct_mutex);
4259
	if (dev_priv->ums.mm_suspended)
4260
		goto err;
4261

4262
	ret = i915_gpu_idle(dev);
4263
	if (ret)
4264
		goto err;
4265

4266
	i915_gem_retire_requests(dev);
4267

4268
	/* Under UMS, be paranoid and evict. */
4269
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4270
		i915_gem_evict_everything(dev);
4271 4272

	i915_kernel_lost_context(dev);
4273
	i915_gem_cleanup_ringbuffer(dev);
4274

4275 4276 4277 4278 4279 4280 4281 4282 4283
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4284
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4285
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4286

4287
	return 0;
4288 4289 4290 4291

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4292 4293
}

4294
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4295
{
4296
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4297
	drm_i915_private_t *dev_priv = dev->dev_private;
4298 4299
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4300
	int i, ret;
B
Ben Widawsky 已提交
4301

4302
	if (!HAS_L3_DPF(dev) || !remap_info)
4303
		return 0;
B
Ben Widawsky 已提交
4304

4305 4306 4307
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4308

4309 4310 4311 4312 4313
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4314
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4315 4316 4317
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4318 4319
	}

4320
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4321

4322
	return ret;
B
Ben Widawsky 已提交
4323 4324
}

4325 4326 4327 4328
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4329
	if (INTEL_INFO(dev)->gen < 5 ||
4330 4331 4332 4333 4334 4335
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4336 4337 4338
	if (IS_GEN5(dev))
		return;

4339 4340
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4341
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4342
	else if (IS_GEN7(dev))
4343
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4344 4345
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4346 4347
	else
		BUG();
4348
}
D
Daniel Vetter 已提交
4349

4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4366
static int i915_gem_init_rings(struct drm_device *dev)
4367
{
4368
	struct drm_i915_private *dev_priv = dev->dev_private;
4369
	int ret;
4370

4371
	ret = intel_init_render_ring_buffer(dev);
4372
	if (ret)
4373
		return ret;
4374 4375

	if (HAS_BSD(dev)) {
4376
		ret = intel_init_bsd_ring_buffer(dev);
4377 4378
		if (ret)
			goto cleanup_render_ring;
4379
	}
4380

4381
	if (intel_enable_blt(dev)) {
4382 4383 4384 4385 4386
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4387 4388 4389 4390 4391 4392 4393
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4394
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4395
	if (ret)
B
Ben Widawsky 已提交
4396
		goto cleanup_vebox_ring;
4397 4398 4399

	return 0;

B
Ben Widawsky 已提交
4400 4401
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4416
	int ret, i;
4417 4418 4419 4420

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4421
	if (dev_priv->ellc_size)
4422
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4423

4424 4425 4426
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4427

4428 4429 4430 4431 4432 4433
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4434 4435 4436
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4437 4438 4439
	if (ret)
		return ret;

4440 4441 4442
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4443
	/*
4444 4445 4446 4447 4448
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4449
	 */
4450
	ret = i915_gem_context_enable(dev_priv);
4451
	if (ret) {
4452 4453
		DRM_ERROR("Context enable failed %d\n", ret);
		goto err_out;
4454 4455
	}

4456
	return 0;
4457 4458 4459 4460

err_out:
	i915_gem_cleanup_ringbuffer(dev);
	return ret;
4461 4462
}

4463 4464 4465 4466 4467 4468
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4469 4470 4471 4472 4473 4474 4475 4476

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4477
	i915_gem_init_global_gtt(dev);
4478

4479 4480 4481 4482
	ret = i915_gem_context_init(dev);
	if (ret)
		return ret;

4483 4484 4485
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
4486
		WARN_ON(dev_priv->mm.aliasing_ppgtt);
4487
		i915_gem_context_fini(dev);
4488
		drm_mm_takedown(&dev_priv->gtt.base.mm);
4489 4490 4491
		return ret;
	}

4492 4493 4494
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4495 4496 4497
	return 0;
}

4498 4499 4500 4501
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4502
	struct intel_ring_buffer *ring;
4503
	int i;
4504

4505 4506
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4507 4508
}

4509 4510 4511 4512
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4513
	struct drm_i915_private *dev_priv = dev->dev_private;
4514
	int ret;
4515

J
Jesse Barnes 已提交
4516 4517 4518
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4519
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4520
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4521
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4522 4523 4524
	}

	mutex_lock(&dev->struct_mutex);
4525
	dev_priv->ums.mm_suspended = 0;
4526

4527
	ret = i915_gem_init_hw(dev);
4528 4529
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4530
		return ret;
4531
	}
4532

4533
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4534
	mutex_unlock(&dev->struct_mutex);
4535

4536 4537 4538
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4539

4540
	return 0;
4541 4542 4543 4544

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4545
	dev_priv->ums.mm_suspended = 1;
4546 4547 4548
	mutex_unlock(&dev->struct_mutex);

	return ret;
4549 4550 4551 4552 4553 4554
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4555 4556 4557
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4558
	drm_irq_uninstall(dev);
4559

4560
	return i915_gem_suspend(dev);
4561 4562 4563 4564 4565 4566 4567
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4568 4569 4570
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4571
	ret = i915_gem_suspend(dev);
4572 4573
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4574 4575
}

4576 4577 4578 4579 4580 4581 4582
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4583 4584 4585 4586 4587 4588 4589 4590 4591 4592
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4593 4594 4595 4596
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4597 4598 4599 4600 4601 4602 4603
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4604

B
Ben Widawsky 已提交
4605 4606 4607
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4608
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4609 4610
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4611
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4612 4613
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4614
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4615
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4616 4617
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4618 4619
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4620
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4621

4622 4623
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4624 4625
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4626 4627
	}

4628 4629
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4630
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4631 4632
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4633

4634 4635 4636
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4637 4638 4639 4640
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4641
	/* Initialize fence registers to zero */
4642 4643
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4644

4645
	i915_gem_detect_bit_6_swizzle(dev);
4646
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4647

4648 4649
	dev_priv->mm.interruptible = true;

4650 4651
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4652 4653
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4654
}
4655 4656 4657 4658 4659

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4660 4661
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4662 4663 4664 4665 4666 4667 4668 4669
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4670
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4671 4672 4673 4674 4675
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4676
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4689
	kfree(phys_obj);
4690 4691 4692
	return ret;
}

4693
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4718
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4719 4720 4721 4722
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4723
				 struct drm_i915_gem_object *obj)
4724
{
A
Al Viro 已提交
4725
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4726
	char *vaddr;
4727 4728 4729
	int i;
	int page_count;

4730
	if (!obj->phys_obj)
4731
		return;
4732
	vaddr = obj->phys_obj->handle->vaddr;
4733

4734
	page_count = obj->base.size / PAGE_SIZE;
4735
	for (i = 0; i < page_count; i++) {
4736
		struct page *page = shmem_read_mapping_page(mapping, i);
4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4748
	}
4749
	i915_gem_chipset_flush(dev);
4750

4751 4752
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4753 4754 4755 4756
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4757
			    struct drm_i915_gem_object *obj,
4758 4759
			    int id,
			    int align)
4760
{
A
Al Viro 已提交
4761
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4762 4763 4764 4765 4766 4767 4768 4769
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4770 4771
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4772 4773 4774 4775 4776 4777 4778
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4779
						obj->base.size, align);
4780
		if (ret) {
4781 4782
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4783
			return ret;
4784 4785 4786 4787
		}
	}

	/* bind to the object */
4788 4789
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4790

4791
	page_count = obj->base.size / PAGE_SIZE;
4792 4793

	for (i = 0; i < page_count; i++) {
4794 4795 4796
		struct page *page;
		char *dst, *src;

4797
		page = shmem_read_mapping_page(mapping, i);
4798 4799
		if (IS_ERR(page))
			return PTR_ERR(page);
4800

4801
		src = kmap_atomic(page);
4802
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4803
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4804
		kunmap_atomic(src);
4805

4806 4807 4808
		mark_page_accessed(page);
		page_cache_release(page);
	}
4809

4810 4811 4812 4813
	return 0;
}

static int
4814 4815
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4816 4817 4818
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4819
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4820
	char __user *user_data = to_user_ptr(args->data_ptr);
4821

4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4835

4836
	i915_gem_chipset_flush(dev);
4837 4838
	return 0;
}
4839

4840
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4841
{
4842
	struct drm_i915_file_private *file_priv = file->driver_priv;
4843

4844 4845
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4846 4847 4848 4849
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4850
	spin_lock(&file_priv->mm.lock);
4851 4852 4853 4854 4855 4856 4857 4858 4859
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4860
	spin_unlock(&file_priv->mm.lock);
4861
}
4862

4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4875
	int ret;
4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4891 4892 4893
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4894

4895
	return ret;
4896 4897
}

4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4911 4912
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4913
{
4914 4915 4916 4917 4918
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4919
	struct drm_i915_gem_object *obj;
4920
	bool unlock = true;
4921
	unsigned long count;
4922

4923 4924
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4925
			return 0;
4926

4927
		if (dev_priv->mm.shrinker_no_lock_stealing)
4928
			return 0;
4929

4930 4931
		unlock = false;
	}
4932

4933
	count = 0;
4934
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4935
		if (obj->pages_pin_count == 0)
4936
			count += obj->base.size >> PAGE_SHIFT;
4937 4938 4939 4940 4941

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

B
Ben Widawsky 已提交
4942
		if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
4943
			count += obj->base.size >> PAGE_SHIFT;
4944
	}
4945

4946 4947
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4948

4949
	return count;
4950
}
4951 4952 4953 4954 4955 4956 4957 4958

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4959 4960
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4978
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4979 4980 4981 4982 4983 4984 4985
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4986
	struct i915_vma *vma;
4987

4988 4989
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5001 5002
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5027
			return SHRINK_STOP;
5028 5029

		if (dev_priv->mm.shrinker_no_lock_stealing)
5030
			return SHRINK_STOP;
5031 5032 5033 5034

		unlock = false;
	}

5035 5036 5037 5038 5039 5040
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5041 5042 5043 5044
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5045

5046 5047
	return freed;
}
5048 5049 5050 5051 5052 5053 5054 5055 5056

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5057
	if (vma->vm != obj_to_ggtt(obj))
5058 5059 5060 5061
		return NULL;

	return vma;
}